# Analog/Mixed-Signal Circuits for Machine Learning Applications

EE451 Supervised Research Exposition (Guide: Prof. Rajesh Zele)

Mihir Kavishwar (17D070004)
Advanced Integrated Circuits and Systems Lab
Electrical Engineering, IIT Bombay

#### Introduction

- Over the past few years, there have been several efforts to design Analog/Mixed-Signal circuits which can implement Machine Learning algorithms
- One of the main driving factors for this research is the high energy efficiency and low latency of analog designs when compared to their digital counterparts, which is critical for applications like Edge Devices
- In this presentation I will discuss some literature that I reviewed and show some simulation work which was carried out during the course of this semester

#### Outline

- Simulation Setup and Results for In-Memory Computation
- Winner-Take-All Circuits
- 3 Bump and Anti-Bump Circuits
- 4 Analog Programmable Multidimensional RBF Classifier
- Switched-Capacitor Matrix Multiplier
- 6 Conclusion

# Simulation Setup



Ref: J. Zhang, Z. Wang and N. Verma, "In-Memory Computation of a Machine-Learning Classifier in a Standard 6T SRAM Array," in IEEE Journal of Solid-State Circuits, vol. 52, no. 4, pp. 915-924, April 2017

#### Transient Simulation Results



Ref: J. Zhang, Z. Wang and N. Verma, "In-Memory Computation of a Machine-Learning Classifier in a Standard 6T SRAM Array," in IEEE Journal of Solid-State Circuits, vol. 52, no. 4, pp. 915-924, April 2017

 Many classification algorithms in supervised learning use a winner-take-all (WTA) approach to produce the final outputs. Given N input-output pairs, say

$$\begin{aligned} &(\textit{input}_k, \textit{output}_k) & k \in \{1, 2, \dots, N\} \\ &\text{then, } \textit{output}_k = \begin{cases} 1, & \textit{if } k = m \\ 0, & \textit{if } k \neq m \end{cases} \\ &\text{where, } m = \underset{k \in \{1, 2, \dots, N\}}{\text{arg max}} \underset{\textit{input}_k}{\textit{input}_k} \end{aligned}$$

 That is, only the output corresponding to the largest input is high while all other outputs are low

Ref: J. Lazzaro, S. Ryckebusch, M. A. Mahowald and C. A. Mead, "Winner-take-all networks of O(N) complexity", Advances in Neural Information Processing Systems 1, Morgan Kaufmann Publishers, San Francisco, CA, 1989



Figure 1. Schematic diagram of the winner-take-all circuit. Each neuron receives a unidirectional current input  $I_k$ ; the output voltages  $V_1 \dots V_n$  represent the result of the winner-take-all computation. If  $I_k = \max(I_1 \dots I_n)$ , then  $V_k$  is a logarithmic function of  $I_k$ ; if  $I_j \ll I_k$ , then  $V_j \approx 0$ .

Ref: J. Lazzaro, S. Ryckebusch, M. A. Mahowald and C. A. Mead, "Winner-take-all networks of O(N) complexity", Advances in Neural Information Processing Systems 1, Morgan Kaufmann Publishers, San Francisco, CA, 1989

# $I_1 \bigoplus_{V_1} I_{2_1} \qquad I_{2_2} \bigoplus_{V_2} I_{2_2} \\ \downarrow I_{c_1} \qquad \downarrow I_{c_2} \qquad \downarrow I_{c_2} \\ \downarrow I_{c} \qquad \downarrow I_{c_2} \\ \downarrow I_{c} \qquad \downarrow I_{c_2} \\ \downarrow I_{c} \qquad \downarrow I_{c_2} \\ \downarrow I_{c_2} \qquad \downarrow I_{c_2}$

#### Subthreshold Current Equation:

$$I_{ds} = I_0 e^{rac{\kappa V_{gs}}{V_T}} (1 - e^{-rac{V_{ds}}{V_T}})$$

If  $I_1 = I_m + \delta_i$  and  $I_2 = I_m$ , we can show

$$V_1 \approx \frac{V_T}{\kappa} ln \left( \frac{l_m + \delta_i}{l_0} \right) + \frac{V_T}{\kappa} ln \left( \frac{l_c}{l_0} \right)$$

 $V_2 \approx 0$ 

Ref: J. Lazzaro, S. Ryckebusch, M. A. Mahowald and C. A. Mead, "Winner-take-all networks of O(N) complexity", Advances in Neural Information Processing Systems 1, Morgan Kaufmann Publishers, San Francisco, CA, 1989



Figure 3. Experimental data (circles) and theory (solid lines) for a two-neuron winner-take-all circuit.  $I_1$ , the input current of the first neuron, is swept about the value of  $I_2$ , the input current of the second neuron; neuron voltage outputs  $V_1$  and  $V_2$  are plotted versus normalized input current.

Ref: J. Lazzaro, S. Ryckebusch, M. A. Mahowald and C. A. Mead, "Winner-take-all networks of O(N) complexity", Advances in Neural Information Processing Systems 1, Morgan Kaufmann Publishers, San Francisco, CA, 1989

- The notion of similarity is commonly used in many ML tasks:
  - ► Clustering algorithms such as K-means clustering use Euclidean distance to compute similarity between two data points
  - Radial Basis Function (RBF) Kernel which is commonly used in Support Vector Machines is actually a similarity function
- Bump circuits implement a gaussian-like similarity function which "bumps" if the input voltages are close to each other and dies down if they are far apart
- Anti-bump circuits implement a dis-similarity function which is like an inverse gaussian - it gives high output if input voltages are far apart and low output if they are close by

Ref: T. Delbruck, "'Bump' circuits for computing similarity and dissimilarity of analog voltages," IJCNN-91-Seattle International Joint Conference on Neural Networks, Seattle, WA, USA, 1991



Ref: T. Delbruck, "Bump' circuits for computing similarity and dissimilarity of analog voltages," IJCNN-91-Seattle
International Joint Conference on Neural Networks, Seattle, WA, USA, 1991



All voltages are in units of  $\frac{KT}{q}$ . Analysis of differential pair gives us

$$I_1=I_brac{e^{\kappa V_1}}{e^{\kappa V_1}+e^{\kappa V_2}}$$
 and  $I_2=I_brac{e^{\kappa V_2}}{e^{\kappa V_1}+e^{\kappa V_2}}$ 

If  $|\Delta V|=|V_1-V_2|$  is larger than a few  $\frac{KT}{q}$  then current in one of the two legs will shut off

Ref: T. Delbruck, "Bump' circuits for computing similarity and dissimilarity of analog voltages," IJCNN-91-Seattle International Joint Conference on Neural Networks, Seattle, WA, USA, 1991



Analysis of current correlator gives us

$$\begin{split} I_{out} &\approx w I_b \frac{e^{(V_{dd} - \kappa V_x)} e^{(V_{dd} - \kappa V_y)}}{e^{(V_{dd} - \kappa V_x)} + e^{(V_{dd} - \kappa V_y)}} \\ &\approx w \frac{I_1 I_2}{I_1 + I_2} \end{split}$$

Substituting  $I_1$  and  $I_2$  gives us

$$I_{out} \approx w \frac{I_b}{2} sech^2 \left( \frac{\kappa (V_1 - V_2)}{2} \right)$$

where 
$$sech(x) = \frac{2}{e^x + e^{-x}}$$

Ref: T. Delbruck, "'Bump' circuits for computing similarity and dissimilarity of analog voltages," IJCNN-91-Seattle International Joint Conference on Neural Networks, Seattle, WA, USA, 1991



Figure 2: The bump-anti-bump circuit. (a) The circuit. (b) Outputs from the circuit in (a), showing the currents in the three legs and their sum, along with a theoretical curve for I<sub>sut</sub>. the sum curve is due to the drain conductance in O<sub>s</sub>.

$$I_{out} pprox rac{I_b}{1 + rac{4}{w} cosh^2 \left(rac{\kappa (V_1 - V_2)}{2}
ight)} \quad ext{where} \quad cosh(x) = rac{e^x + e^{-x}}{2}$$



Fig. 1. Analog RBF-based classifier in an analog front-end for speech recognition. The front-end of our current speech recognition system includes a bandpass-filter bank based analog Cepstrum generator, an analog RBF-based classifier, and a continuous-time HMM. Putting the DSP stages behind the analog front-end makes the entire system more efficient.

A real-valued function  $\varphi$  whose value depends only on the distance between the input and some fixed point, c, called a center, so that  $\varphi(\mathbf{x}) = \varphi(\|\mathbf{x} - \mathbf{c}\|) \text{ is called }$  Radial Basis Function (RBF)

A classifier which uses RBFs to determine decision boundaries is called an RBF classifier.

Ref: S. Peng, P. E. Hasler and D. V. Anderson, "An Analog Programmable Multidimensional Radial Basis Function Based Classifier." in IEEE Transactions on Circuits and Systems I: Regular Papers, vol. 54, no. 10, pp. 2148-2158, Oct. 2007

#### **Classification Algorithm**

#### 

#### Implementation



Here  $f_i(.)$  is a multidimensional Gaussian RBF function with diagonal covariance matrix  $\Sigma_i$ , mean vector  $\mu_i$ , and maximum likelihood  $K_i$ 

$$f_{\mu_i, \Sigma_i, K_i}(\mathsf{x}) = K_i.exp\left(-rac{1}{2}(\mathsf{x} - \mu_\mathsf{i})^T\Sigma_i^{-1}(\mathsf{x} - \mu_\mathsf{i})\right)$$

Ref: S. Peng, P. E. Hasler and D. V. Anderson, "An Analog Programmable Multidimensional Radial Basis Function Based Classifier," in IEEE Transactions on Circuits and Systems I: Regular Papers, vol., 54, no., 10, pp., 2148-2158, Oct. 2007.



Fig. 7. Measured bivariate RBFs. Measurement results from two cascading floating-gate bump circuits.  $\Delta V_{\Sigma}$  is the input voltage difference  $\Delta V_{\Sigma n} - V_{\Sigma n}$ ,  $-V_{\Sigma n}$  of the first stage floating-gate bump circuit and  $\Delta V_{\Sigma}$  is the input voltage difference of the second stage. In both stages,  $V_{\Sigma n} = V_{\Sigma n} / 2$ . The common-mode charges are programmed to different levels to approximate bivariate Gaussian functions with different variance.



rig. 13. Configurate classification results. The measurer rounp output cutrents (circle contours) and the WTA voltages (thick cold lines at the bottom) of the production of the work of the contours of the contours of the contours first stage and the second stage floating-gate bump circuits, respectively. Both of their Vi<sub>to</sub> terminals are fixed at Vi<sub>to</sub> 22. (a) Four templates are programmed to have the same variance and evenly spaced means. (b) Four templates are programmed to have different variances with evenly spaced means.

Ref: S. Peng, P. E. Hasler and D. V. Anderson, "An Analog Programmable Multidimensional Radial Basis Function Based Classifier," in IEEE Transactions on Circuits and Systems I: Regular Papers, vol. 54, no. 10, pp. 2148-2158, Oct. 2007



Fig. 2. Schematics of the new floating-gate bump circuit. All floating-gate tensisters in the schematics have two inputs with equal weights and the floating-gate voltage can be expressed as  $V_{1g} = 1/2(V_{\rm court} + V_{\rm court}) + V_{\rm C}$ , where  $V_{\rm court} = V_{\rm court} + V_{\rm court} + V_{\rm court} + V_{\rm court}$  and capacitance from the floating gate. The bump circuit is composed of an inverse generation book, a fully differential VGA, and a conventional bump circuit. common-mode and differential charges on  $M_{2g}$  mod  $M_{2g}$ . The height is concluded by the tail current  $I_{\rm D}$ . All of them are independently programmable.

In order to achieve programmability of parameters  $(K_i, \Sigma_i, \mu_i)$ , 2-input Floating Gate Transistors were used We can show,

$$I_{out} \approx w \frac{I_b}{2}.exp\left(-\eta'(\Delta V_{in} + V_{Q,dm})^2\right)$$

 $\eta'$  is a function of  $V_{Q,cm}$ By programming  $I_b$ ,  $V_{Q,cm}$  and  $V_{Q,dm}$ we can vary  $K_i$ ,  $\Sigma_i$ ,  $\mu_i$  respectively

To make this multidimensional we simply cascade the bump cells

Ref: S. Peng, P. E. Hasler and D. V. Anderson, "An Analog Programmable Multidimensional Radial Basis Function Based Classifier," in IEEE Transactions on Circuits and Systems I: Regular Papers, vol. 54, no. 10, pp. 2148-2158, Oct. 2007



$$y[j] = \sum_{i=1}^{n} A[j, i].x[i]$$

Ref: E. H. Lee and S. S. Wong, "Analysis and Design of a Passive Switched-Capacitor Matrix Multiplier for Approximate Computing," in IEEE Journal of Solid-State Circuits, vol. 52, no. 1, pp. 261-271, Jan. 2017



#### <u>Active</u>

$$\begin{split} V_{C_2}[i] = & \frac{C_1[i].(1+A_0)}{C_1[i] + C_2.(1+A_0)} V_{in}[i] \\ & + \frac{C_2.(1+A_0)}{C_1[i] + C_2.(1+A_0)} V_{C_2}[i-1] \\ & \frac{\text{Passive}}{} \end{split}$$

$$V_{C_2}[i] = \frac{C_1[i]}{C_1[i] + C_2} V_{in}[i] + \frac{C_2}{C_1[i] + C_2} V_{C_2}[i-1]$$

$$V_{C_2}[i] = \mu[i].k[i].V_{in}[i] + k[i].V_{C_2}[i-1]$$
  
 
$$\approx \mu[i].V_{in}[i] + V_{C_2}[i-1] \quad ; \quad C_2 \gg C_1[i]$$

Ref: E. H. Lee and S. S. Wong, "Analysis and Design of a Passive Switched-Capacitor Matrix Multiplier for Approximate Computing," in IEEE Journal of Solid-State Circuits, vol. 52, no. 1, pp. 261-271, Jan. 2017





Ref: E. H. Lee and S. S. Wong, "Analysis and Design of a Passive Switched-Capacitor Matrix Multiplier for Approximate Computing," in IEEE Journal of Solid-State Circuits, vol. 52, no. 1, pp. 261-271, Jan. 2017

$$\tilde{A} = \begin{bmatrix} \mu[1,1] \prod_{j=1}^{n} k[1,j] & \mu[1,2] \prod_{j=2}^{n} k[1,j] & \dots & \mu[1,n]k[1,n] \\ \mu[2,1] \prod_{j=1}^{n} k[2,j] & \mu[2,2] \prod_{j=2}^{n} k[2,j] & \dots & \mu[2,n]k[2,n] \\ \vdots & \vdots & \ddots & \vdots \\ \mu[m,1] \prod_{j=1}^{n} k[m,j] & \mu[m,2] \prod_{j=2}^{n} k[m,j] & \dots & \mu[m,n]k[m,n] \end{bmatrix}$$

To correct for the non-ideality, multiply the output by another matrix B which is derived by solving

$$\min_{B \in \Omega_B} ||A - B\tilde{A}||_F$$

Ref: E. H. Lee and S. S. Wong, "Analysis and Design of a Passive Switched-Capacitor Matrix Multiplier for Approximate Computing," in IEEE Journal of Solid-State Circuits, vol. 52, no. 1, pp. 261-271, Jan. 2017



Fig. 14. Designed compression and classifying layer for a small convolutional neural network and measured confidence levels for sampled input images on the CIFAR-10 database.

| Conventional | This work                      |
|--------------|--------------------------------|
| 86           | 85                             |
| 145*         | 13                             |
| 3072         | 144                            |
| 6b/4b/6b     | Analog/3b<br>/6b               |
| 0.0033       | 0.0054                         |
|              | 86<br>145*<br>3072<br>6b/4b/6b |

Ref: E. H. Lee and S. S. Wong, "Analysis and Design of a Passive Switched-Capacitor Matrix Multiplier for Approximate Computing," in IEEE Journal of Solid-State Circuits, vol. 52, no. 1, pp. 261-271, Jan. 2017

#### Conclusion

- Depending on the ML algorithm that we want to implement, different circuits can be used
  - ▶ For non-linear computations, **sub-threshold** designs are very effective as they are not only energy efficient but also have an exponential equation governing their behaviour. Use of **floating gate transistors** allows us to program such systems.
  - For linear computations such as Multiply and Accumulate (MAC), standard SRAM memory can be modified to combine the functionality of storage and computation. Alternatively, switched-capacitor designs can be used. While the later may not offer performance boost, it can save a lot of energy.
- These circuits may be useful in emerging style of analog VLSI design, where numerical precision is sacrificed for massive parallelism, collective computation and exploitation of nonlinear circuit properties<sup>1</sup>

<sup>&</sup>lt;sup>1</sup>T. Delbruck, 1991