# cādence

# Cadence Combo PHY Core Driver Quick Start Guide

Product Version 1.0.0 April 2020 © 1996-2020 Cadence Design Systems, Inc. All rights reserved.

Cadence Design Systems, Inc. (Cadence), 2655 Seely Ave., San Jose, CA 95134, USA.

**Trademarks:** Trademarks and service marks of Cadence Design Systems, Inc. contained in this document are attributed to Cadence with the appropriate symbol. For queries regarding Cadence's trademarks, contact the corporate legal department at the address shown above or call 800.862.4522. All other trademarks are the property of their respective holders.

Restricted Permission: This document is protected by copyright law and international treaties and contains trade secrets and proprietary information owned by Cadence. Unauthorized reproduction or distribution of this document, or any portion of it, may result in civil and criminal penalties. Except as specified in this permission statement, this document may not be copied, reproduced, modified, published, uploaded, posted, transmitted, or distributed in any way, without prior written permission from Cadence. This document contains the proprietary and confidential information of Cadence or its licensors, and is supplied subject to, and may be used only in accordance with, a written agreement between Cadence and its customer.

Unless otherwise agreed to by Cadence in writing, this statement grants Cadence customers permission to print one (1) hard copy of this document subject to the following conditions:

- 1. This document may not be modified in any way.
- 2. Any authorized copy of this document or portion thereof must include all original copyright, trademark, and other proprietary notices and this permission statement.
- 3. The information contained in this document cannot be used in the development of like products or software, whether for internal or external use, and shall not be used for the benefit of any other party, whether or not for consideration.

Disclaimer: INFORMATION IN THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE AND DOES NOT REPRESENT A COMMITMENT ON THE PART OF CADENCE. EXCEPT AS MAY BE EXPLICITLY SET FORTH IN A WRITTEN AGREEMENT BETWEEN CADENCE AND ITS CUSTOMER, CADENCE DOES NOT MAKE, AND EXPRESSLY DISCLAIMS, ANY REPRESENTATIONS OR WARRANTIES AS TO THE COMPLETENESS, ACCURACY OR USEFULNESS OF THE INFORMATION CONTAINED IN THIS DOCUMENT. CADENCE DOES NOT WARRANT THAT USE OF SUCH INFORMATION WILL NOT INFRINGE ANY THIRD PARTY RIGHTS, AND CADENCE DISCLAIMS ALL IMPLIED WARRANTIES, INCLUDING MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. CADENCE DOES NOT ASSUME ANY LIABILITY FOR DAMAGES OR COSTS OF ANY KIND THAT MAY RESULT FROM USE OF SUCH INFORMATION. CADENCE CUSTOMER HAS COMPLETE CONTROL AND FINAL DECISION-MAKING AUTHORITY OVER ALL ASPECTS OF THE DEVELOPMENT, MANUFACTURE, SALE AND USE OF CUSTOMER'S PRODUCT, INCLUDING, BUT NOT LIMITED TO, ALL DECISIONS WITH REGARD TO DESIGN, PRODUCTION, TESTING, ASSEMBLY, QUALIFICATION, CERTIFICATION, INTEGRATION OF CADENCE PRODUCTS, INSTRUCTIONS FOR USE, LABELING AND DISTRIBUTION, AND CADENCE EXPRESSLY DISAVOWS ANY RESPONSIBILITY WITH REGARD TO ANY SUCH DECISIONS REGARDING CUSTOMER'S PRODUCT.

**Restricted Rights:** Use, duplication, or disclosure by the Government is subject to restrictions as set forth in FAR52.227- 14 and DFAR252.227-7013 et seq. or its successor.

| Cadence Combo PHY Core Driver Quick Start Guide: User Guide Cadence Design Systems, Inc. |  |  |  |  |
|------------------------------------------------------------------------------------------|--|--|--|--|
|                                                                                          |  |  |  |  |
|                                                                                          |  |  |  |  |
|                                                                                          |  |  |  |  |
|                                                                                          |  |  |  |  |
|                                                                                          |  |  |  |  |
|                                                                                          |  |  |  |  |
|                                                                                          |  |  |  |  |
|                                                                                          |  |  |  |  |
|                                                                                          |  |  |  |  |
|                                                                                          |  |  |  |  |
|                                                                                          |  |  |  |  |
|                                                                                          |  |  |  |  |

# **Table of Contents**

|    | Acronyms                                         |    |
|----|--------------------------------------------------|----|
| 2. | Document Purpose                                 | 2  |
| 3. | Description                                      | 3  |
|    | 3.1. Core Driver Features                        | 3  |
|    | 3.2. Naming conventions                          | 3  |
| 4. | Core Driver Usage Model                          | 4  |
|    | 4.1. Description                                 | 4  |
|    | 4.2. Probing the Hardware                        | 4  |
|    | 4.3. Initialisation                              |    |
|    | 4.4. Configuring PHY                             |    |
| 5. | Configuration and Hardware Operation Information |    |
|    | 5.1. Introduction                                |    |
| 6. | Dynamic Data Structures                          |    |
|    | 6.1. Introduction                                |    |
|    | 6.2. CCP_SysReq_s                                |    |
|    | 6.3. CCP_Config_s                                |    |
|    | 6.4. CCP_PrivateData_s                           |    |
|    | 6.5. CCP_PhyDqTimingReg_s                        |    |
|    | 6.6. CCP_PhyDqsTimingReg_s                       |    |
|    | 6.7. CCP_PhyGateLpbkCtrlReg_s                    |    |
|    | 6.8. CCP_PhyDllMasterCtrlReg_s                   |    |
|    | 6.9. CCP_PhyDllSlaveCtrlReg_s                    |    |
|    | 6.10. CCP_PhyleTimingReg_s                       |    |
|    | 6.11. CCP_PhyObsReg0_s                           |    |
|    | 6.12. CCP_PhyDllObsReg0_s                        |    |
|    | 6.13. CCP_PhyDllObsReg1_s                        |    |
|    | · · · · · · · · · · · · · · · · · · ·            |    |
|    | 6.14. CCP_PhyDllObsReg2_s                        |    |
|    | 6.15. CCP_PhyStaticToggReg_s                     |    |
|    | 6.16. CCP_PhyWrDeskewReg_s                       |    |
|    | 6.17. CCP_PhyRdDeskewReg_s                       |    |
|    | 6.18. CCP_PhyWrRdDeskewCmd_s                     |    |
|    | 6.19. CCP_PhyWrDeskewPdCtrl0Dq0_s                |    |
|    | 6.20. CCP_PhyFeaturesReg_s                       |    |
|    | 6.21. CCP_PhyCtrlMain_s                          |    |
|    | 6.22. CCP_PhyTselReg_s                           |    |
|    | 6.23. CCPEXT_PhyWrDeskewReg_s                    |    |
|    | 6.24. CCPEXT_PhyRdDeskewReg_s                    |    |
|    | 6.25. CCPEXT_PhyWrDeskewPdCtrl0Dqx_s             |    |
|    | 6.26. CCPEXT_PhyWrDeskewPdCtrl1Reg_s             |    |
|    | 6.27. CCPEXT_PhyCtrlLowFreqSel_s                 |    |
|    | 6.28. CCPEXT_PhyWrRdDeskewCmdExt_s               |    |
|    | 6.29. CCP_ReadPhyReg                             |    |
|    | 6.30. CCP_WritePhyReg                            |    |
| 7. | Driver Function API                              |    |
|    | 7.1. Introduction                                |    |
|    | 7.2. CCP_Probe                                   |    |
|    | 7.3. CCP_Init                                    |    |
|    | 7.4. CCP_SetPhyDqTimingReg                       |    |
|    | 7.5. CCP_GetPhyDqTimingReg                       | 21 |

#### Cadence Combo PHY Core Driver Quick Start Guide

| 7.6.  | CCP_SetPhyDqsTimingReg            | 22 |
|-------|-----------------------------------|----|
| 7.7.  | CCP_GetPhyDqsTimingReg            | 22 |
| 7.8.  | CCP_SetPhyGateLpbkCtrlReg         | 23 |
| 7.9.  | CCP_GetPhyGateLpbkCtrlReg         | 23 |
| 7.10. | . CCP_SetPhyDllMasterCtrlReg      | 24 |
| 7.11. | . CCP_GetPhyDllMasterCtrlReg      | 24 |
| 7.12. | . CCP_SetPhyDllSlaveCtrlReg       | 25 |
| 7.13. | . CCP_GetPhyDllSlaveCtrlReg       | 26 |
| 7.14. | . CCP_SetPhyIeTimingReg           | 26 |
| 7.15. | . CCP_GetPhyIeTimingReg           | 27 |
| 7.16. | . CCP_GetPhyObsReg0               | 27 |
| 7.17. | . CCP_GetPhyDllObsReg0            | 28 |
| 7.18. | . CCP_GetPhyDllObsReg1            | 28 |
| 7.19. | . CCP_GetPhyDllObsReg2            | 29 |
| 7.20. | . CCP_SetPhyStaticToggReg         | 29 |
| 7.21. | . CCP_GetPhyStaticToggReg         | 30 |
|       | . CCP_SetPhyWrRdDeskewCmd         |    |
|       | . CCP_GetPhyWrRdDeskewCmd         |    |
|       | . CCP_SetPhyWrDeskewPdCtrl0Dq0    |    |
|       | . CCP_GetPhyWrDeskewPdCtrl0Dq0    |    |
| 7.26. | . CCP_SetPhyCtrlMain              | 33 |
|       | . CCP_GetPhyCtrlMain              |    |
|       | . CCP_SetPhyTselReg               |    |
|       | . CCP_GetPhyTselReg               |    |
|       | . CCP_SetPhyGpioCtrl0             |    |
|       | . CCP_SetPhyGpioCtrl1             |    |
|       | . CCP_GetPhyGpioStatus0           |    |
|       | . CCP_GetPhyGpioStatus1           |    |
|       | . CCP_WaitForDllLock              |    |
|       | . CCP_GetPhyFeaturesReg           |    |
| 7.36. | . CCPEXT_SetPhyWrDeskewPdCtrl0Dqx | 38 |
| 7.37. | . CCPEXT_GetPhyWrDeskewPdCtrl0Dqx | 39 |
|       | . CCPEXT_SetPhyWrDeskewReg        |    |
|       | . CCPEXT_GetPhyWrDeskewReg        |    |
|       | . CCPEXT_SetPhyRdDeskewReg        |    |
|       | . CCPEXT_GetPhyRdDeskewReg        |    |
|       | . CCPEXT_SetPhyWrDeskewPdCtrl1Reg |    |
|       | . CCPEXT_GetPhyWrDeskewPdCtrl1Reg |    |
|       | . CCPEXT_SetPhyCtrlLowFreqSel     |    |
|       | . CCPEXT_GetPhyCtrlLowFreqSel     |    |
|       | . CCPEXT_SetPhyWrRdDeskewCmdExt   |    |
| 7.47. | . CCPEXT GetPhyWrRdDeskewCmdExt   | 45 |

## **List of Tables**

# **Chapter 1. Acronyms**

API Application Programming Interface.

Core Driver Cadence Firmware component that provides IP programming abstraction.

CPS Cadence Platform Services. A set of basic platform specific access functions acting as hardware

abstraction layer for the core driver to operate.

**Chapter 2. Document Purpose** This document is intended to serve as an overview and a reference for customers looking to use the Cadence Combo PHY Core Driver for the Cadence Cadence Combo PHY Core.

## **Chapter 3. Description**

The Core Driver provided by Cadence is:

1. Production Code: Code built to production standards. i.e. it is fully verified with positive and negative testing.

#### 3.1. Core Driver Features

The Cadence Combo PHY Core Driver has extended support for low speed version, enabled by adding the switch CCP\_MODE=1. By default, driver will be in full version mode unless specified by CCP\_MODE=1.

The *Init* function configures a number of parameters on creation of the driver instance, e.g. register base address.

Detailed data structures and APIs are listed in the later chapters of the document.

### 3.2. Naming conventions

The Cadence Combo PHY Core Driver API will use the prefix CCP\_ and CCPEXT\_ for public top-level names of functions and data objects/definitions.

### **Chapter 4. Core Driver Usage Model**

### 4.1. Description

In order to support multiple instances and provide the minimum name space pollution, the Core Driver is implemented as a structure that contains a function pointer table.

A Common public header is provided to define the API object structure and the data structures common for both low speed and full version mode. The file is contained in the include directory of the distribution as  $ccp\_obj\_if.h$ . Whereas,  $ccpEXT\_obj\_if.h$  holds the extra API's required for full version mode functioning with prefix CCPEXT\_

The API requires a private data pointer that provides the driver with instance information. It is critical that the upper software layer abides by the programming model.

Every API call apart from *probe* requires the private data address as the first parameter, to identify the driver instance and provide access to the internal state of that instance.

There is no resource protection mechanism provided in the Combo PHY Core Driver. It is expected that the higher level software stack will be responsible for protecting calls to the core driver where appropriate.

### 4.2. Probing the Hardware

The client code must obtain the object pointer to the core driver. It can be retrieved by issuing the *CCP\_GetInstance()* function. This provides access to all of the API functions, but initially only *probe* may be called.

Before initialising the core driver, the client must first invoke the *probe* function. The *probe* function returns the dynamic memory requirements for the driver, depending on the configuration specified. The configuration information is passed to *probe* in an *CCP\_Config* struct, although at this stage only those fields which affect the requirements need to be set, as indicated in the struct description. The client may repeat *probe* calls to customise configuration depending on available system resources.

The client code must then allocate the memory to the sizes returned by the probe function.

```
#include "ccp_structs_if.h"

CCP_SysReq sysReq = { 0 };
CCP_Config cfg = { 0 };

/* Initialise config structure fields required by probe */

uint32_t result = CCP_Probe(&cfg, &req);

if (result != CDN_EOK) {
    printf("Error: Probe function failed\n");
    return result;
}
printf("privateData object requires %u bytes\n", req.privDataSize);
...
```

#### 4.3. Initialisation

After this stage, the client must reserve the necessary memory areas for the driver private data and hardware configuration (if required). The CCP\_Config struct should be filled out with the values for all initial configuration fields.

The driver can now be initialised with an *init* call, which will:

- initialise the driver instance
- configure the hardware as specified in the config parameter fields
- e.g. *init* example, following on from *probe* example above:

```
uint32_t readPhyReg(uint32_t address) {
    // return a value for a given Cadence Combo PHY register
}

void writePhyReg(uint32_t address, uint32_t value) {
    // write a given Cadence Combo PHY
}
...
cfg.readPhyReg = readPhyReg;
cfg.writePhyReg = writePhyReg;
CCP_PrivateData *privData = calloc(1, sysReq.privDataSize);
...
result = CCP_Init(pD, &cfg);
if (result != CDN_EOK) {
    printf("Error: Init function failed\n");
    return result;
}
```

### 4.4. Configuring PHY

After this stage, the client can call required CCP driver API functions according to required configuration.

```
...
CCP_PhyDqTimingReg config = { 0 };
status = CCP_GetPhyDqTimingReg(pD, &config);
CHECK_STATUS(status);

config.ioMaskAlwaysOn = 0;
config.ioMaskEnd = 1;
config.ioMaskStart = 0;
config.ioMaskStart = 0;
config.dataSelectOeEnd = 2;

status = CCP_SetPhyDqTimingReg(pD, &config);
CHECK_STATUS(status);
return status;
...
```

# **Chapter 5. Configuration and Hardware Operation Information**

### 5.1. Introduction

The following definitions specify the driver operation environment that is defined by hardware configuration or client code.

These defines are located in the header file of the core driver.

**Table 5.1. Configuration and Hardware Operation Information** 

| #define          | value   | description         |
|------------------|---------|---------------------|
| CCP_MAGIC_NUMBER | 0x6182U | Magic number value. |

### **Chapter 6. Dynamic Data Structures**

#### 6.1. Introduction

This section defines the data structures used by the driver to provide hardware information, modification and dynamic operation of the driver.

These data structures are defined in the header file of the core driver and utilized by the API.

### 6.2. CCP\_SysReq\_s

Type: struct

### **Description**

"The structure that contains the resource requirements for driver operation."

#### **Fields**

privDataSize "@details The number of bytes required for driver operation."

### 6.3. CCP\_Config\_s

Type: struct

### **Description**

"Configuration parameters passed to probe and init."

#### **Fields**

readPhyReg PHY Registry read access callback.
writePhyReg PHY Registry write access callback.

### 6.4. CCP\_PrivateData\_s

Type: struct

#### **Fields**

regs

cfg "Config info supplied to init."

### 6.5. CCP\_PhyDqTimingReg\_s

Type: struct

### **Description**

Controls the DQ related timing.

#### **Fields**

ioMaskAlwaysOn

ioMaskEnd

ioMaskStart

dataClkperiodDelay

dataSelectTselStart Defines the DQ pad dynamic termination select enable time.

dataSelectTselEnd Adjusts the starting point of the DQ pad output enable window.

dataSelectOeStart Defines the DQ pad dynamic termination select disable time.

dataSelectOeEnd Adjusts the starting point of the DQ pad output enable window.

### 6.6. CCP\_PhyDqsTimingReg\_s

Type: struct

#### **Description**

Controls the DQS related timing.

#### **Fields**

dgsClkPeriodDelay Defines additional latency on the write DQS path.

useExtLpbkDqs Field to choose lpbk\_dqs to capture data for reads.

useLpbkDqs Field choose lpbk\_dqs to capture data for reads.

usePhonyDqs Use Phony DQS.

usePhonyDqsCmd Field to choose phony DQS cmd.

phonyDqsSel Phony DQS select.

dqsSelectTselStart Defines the DQ pad dynamic termination select enable time.

dqsSelectTselEnd Defines the DQ pad dynamic termination select disable time.

dqsSelectOeStart Adjusts the starting point of the DQS pad output enable window.

dqsSelectOeEnd Adjusts the ending point of the DQS pad output enable window.

### 6.7. CCP\_PhyGateLpbkCtrlReg\_s

Type: struct

### **Description**

Controls the gate and loopback control related timing.

All the reserved fields must be set to 0.

#### **Fields**

syncMethod Defines the method of transfering the data from DQS domain flops to the clk\_phy

clock domain.

swDqsPhaseBypass DQS Phase bypass.

enSwHalfCycle Enables the software half cycle shift.

swHalfCycleShift Software half cycle shift effect.

paramPhaseDetectSelOe DLL Phase Detect Selector for DQS OE generation.

rdDelSel Defines the read data delay.

rdDelSelEmpty Defines the read data delay for the empty signal generated based on the incoming

DQS strobes.

lpbkErrCheckTiming Sets the cycle delay between the LFSR and loopback error check logic.

lpbkFailMuxsel Selects data output type for phy\_obs\_reg\_0[23:8].

loopbackControl Loopback control.

lpbk\_internal Controls the loopback read multiplexer.

lpbkEn Controls internal write multiplexer.

gateCfgAlwaysOn This parameter cause the gate to be always on.

gateCfgClose Extend the closing of the DQS gate.

gateCfg Coarse adjust of gate open time.

### 6.8. CCP\_PhyDIIMasterCtrlReg\_s

Type: struct

### **Description**

This register holds the control for the Master DLL logic.

#### **Fields**

paramDllBypassMode This register holds the control for the Master DLL logic.

paramPhaseDetectSel Selects the number of delay elements to be inserted between the phase detect flip-flops.

#### **Dynamic Data Structures**

paramDllLockNum Holds the number of consecutive increment or decrement .indications.

paramDllStartPoint This value is the initial delay value for the DLL.

### 6.9. CCP\_PhyDIISlaveCtrlReg\_s

Type: struct

### **Description**

This register holds the control for the slave DLL logic.

All reserved fields must be set to 0.

#### **Fields**

readDqsCmdDelay Controls the read command DQS delay.

clkWrdqsDelay Controls the clk\_wrdqs delay line.

clkWrDelay Controls the clk\_wr delay line.

readDqsDelay Controls the read DQS delay.

### 6.10. CCP\_PhyleTimingReg\_s

Type: struct

### **Description**

This register controls the DQS related timing.

#### **Fields**

ieAlwaysOn Forces the input enable(s) to be on always.

dqIeStart Define the start position for the DQ input enable.

dqIeStop Define the stop position for the DQ input enable.

dgsIeStart Define the start position for the DQS input enable.

dqsIeStop Define the stop position for the DQS input enable.

rddataEnIeDly Specifies the number of clocks of delay for the dfi\_rddata\_en signal.

### 6.11. CCP\_PhyObsReg0\_s

Type: struct

### **Description**

This register holds the following observable points in the PHY.

#### **Fields**

dqsCmdOverflow CMD Status signal to indicate that the logic gate was closed.

dqsCmdUnderrun CMD Status signal to indicate that the logic gate had to be forced closed.

dqsOverflow Status signal to indicate that the logic gate was closed too late.

dqsUnderrun Status signal to indicate that the logic gate had to be forced closed.

lpbkDqData Loopback DQ errors data.

lpbkStatus Loopback status.

### 6.12. CCP\_PhyDIIObsReg0\_s

Type: struct

### **Description**

This register holds the following observable points in the PHY.

#### **Fields**

lockIncDbg State of the cumulative dll\_lock\_inc register.

lockDecDbg State of the cumulative dll\_lock\_dec register.

dllLockValue Reports the number of delay elements.

dllUnlockCount Number of master DLL consecutive inc/dec.

dllLockedMode Indicates status of DLL.

Defines the mode in which the DLL has achieved the lock.

dllLock Indicates status of DLL - locked/unlocked.

### 6.13. CCP\_PhyDIIObsReg1\_s

Type: struct

### **Description**

This register holds the following observable points in the PHY.

#### **Fields**

decoderOutWr Holds the encoded value for the clk\_wr delay line for this slice.

decoderOutRdCmd Holds the encoded value for the CMD read delay line for this slice.

decoderOutRd Holds the encoded value for the read delay line for this slice.

### 6.14. CCP\_PhyDIIObsReg2\_s

Type: struct

### **Description**

This register holds the following observable points in the PHY.

#### **Fields**

decoderOutWrdqs Holds the encoded value for the clk\_wrdqs delay line for this slice.

### 6.15. CCP\_PhyStaticToggReg\_s

Type: struct

### **Description**

This register holds the following observable points in the PHY.

#### **Fields**

readDqsToggEnable Enables the toggling for the active part of the read\_dqs delay line in idle state.

staticToggEnable Holds the encoded value for the CMD read delay line for this slice.

staticToggGlobalEnable Global control to enable the toggle signal during static activity.

staticTogClkDiv Clock divider to create toggle signal.

### 6.16. CCP\_PhyWrDeskewReg\_s

Type: struct

### **Description**

This struct holds the values of delay of each DQ bit on the write path.

#### **Fields**

wrDq0DeskwDelay Deskew delay for DQ bit 0.
wrDq1DeskwDelay Deskew delay for DQ bit 1.
wrDq2DeskwDelay Deskew delay for DQ bit 2.
wrDq3DeskwDelay Deskew delay for DQ bit 3.
wrDq4DeskwDelay Deskew delay for DQ bit 4.

```
wrDq5DeskwDelay Deskew delay for DQ bit 5.
wrDq6DeskwDelay Deskew delay for DQ bit 6.
wrDq7DeskwDelay Deskew delay for DQ bit 7.
```

### 6.17. CCP\_PhyRdDeskewReg\_s

Type: struct

### **Description**

This struct holds the values of delay of each DQ bit on the read path.

#### **Fields**

```
rdDq0DeskwDelay Deskew delay for DQ bit 0.
rdDq1DeskwDelay Deskew delay for DQ bit 1.
rdDq2DeskwDelay Deskew delay for DQ bit 2.
rdDq3DeskwDelay Deskew delay for DQ bit 3.
rdDq4DeskwDelay Deskew delay for DQ bit 4.
rdDq5DeskwDelay Deskew delay for DQ bit 5.
rdDq6DeskwDelay Deskew delay for DQ bit 6.
rdDq7DeskwDelay Deskew delay for DQ bit 7.
```

### 6.18. CCP\_PhyWrRdDeskewCmd\_s

Type: struct

### Description

This structs holds the values of delay of CMD bit on the write and read path path as well as the values of phase detect block for CMD bit on the write path.

#### **Fields**

| cmdClkperiodDelay           | Defines additional latency on the CMD signal.                                                                         |
|-----------------------------|-----------------------------------------------------------------------------------------------------------------------|
| ${\tt cmdSwDqPhaseBypass}$  | CMD SW DQ phase bypass.                                                                                               |
| ${\tt cmdEnSwHalfCycle}$    | Enables the software half cycle shift.                                                                                |
| ${\tt cmdSwHalfCycleShift}$ | CMD SW half cycle shift.                                                                                              |
| cmdPhaseDetectSel           | DLL Phase Detect Selector for CMD generation to handle the clock domain crossing between the clock and clk_wr signal. |

### 6.19. CCP\_PhyWrDeskewPdCtrl0Dq0\_s

Type: struct

### **Description**

This struct holds the values of phase detect block for each DQ DQ bit on the write path.

#### **Fields**

 ${\tt dq0SwDqPhaseBypass} \quad DQ0 \ SW \ Phase \ Bypass.$ 

 ${\tt dq0EnSwHalfCycle} \qquad \quad {\tt DQ0\,EN\,SW\,half\,cycle}.$ 

dq0SwHalfCycleShift DQ0SW half cycle shift.

dq0PhaseDetectSel DQ0 phase detect sel.

### 6.20. CCP\_PhyFeaturesReg\_s

Type: struct

### **Description**

This struct holds the available hardware features.

#### **Fields**

asfSup Support for Automotive Safety Feature.

pllSup Support for PLL.

jtagSup Support for JTAG muxes.

extLpbkDqs Support for external LPBK\_DQS io pad.

regIntf SFR interface type.0 - DFI, 1 - APB.

perBitDeskew Support for per-bit deskew.

dfiClockRatio Support for clock ratio on DFI interface.

0 - 1:1, 1 - 1:2

aging Support for aging in delay lines.

dllTapNum Number of taps in I/O delay lines.

0 - 256, 1 - 512.

bankNum Maximum number of banks supported by hardware.

sdEmmc Support for SD/eMMC.

#### **Dynamic Data Structures**

xspi Support for XSPI.

sdr16Bit Support for 16bit in ONFI SDR work mode.

onfi41 Support for ONFI4.1 - NAND Flash.

onfi40 Support for ONFI4.0 - NAND Flash.

### 6.21. CCP\_PhyCtrlMain\_s

Type: struct

#### **Description**

This register handles the global control settings for the PHY.

Please make sure all the reserved fields are set to 0.

#### **Fields**

sdrDqsValue The value that should be driven on the DQS pin while SDR operations are in progress.

phonyDqsTiming The timing of assertion of phony DQS to the data slices.

ctrlClkperiodDelay Defines additional latency on the control signals ALE/CLE/WE/RE/CE/WP.

### 6.22. CCP\_PhyTselReg\_s

Type: struct

### **Description**

This register handles the global control settings for the termination selects for reads.

Please make sure all the reserved fields are set to 0.

#### **Fields**

tselOffValueData Termination select off value for the data.

tselOffValueDqs Termination select off value for the data strobe.

tselRdValueDqs Termination select read value for the data strobe.

### 6.23. CCPEXT\_PhyWrDeskewReg\_s

Type: struct

### Description

This struct holds the values of delay of each DQ bit on the write path.

#### **Fields**

```
wrDq1DeskwDelay Deskew delay for DQ bit 0.
wrDq1DeskwDelay Deskew delay for DQ bit 1.
wrDq2DeskwDelay Deskew delay for DQ bit 2.
wrDq3DeskwDelay Deskew delay for DQ bit 3.
wrDq4DeskwDelay Deskew delay for DQ bit 4.
wrDq5DeskwDelay Deskew delay for DQ bit 5.
wrDq6DeskwDelay Deskew delay for DQ bit 6.
wrDq7DeskwDelay Deskew delay for DQ bit 7.
```

### 6.24. CCPEXT\_PhyRdDeskewReg\_s

Type: struct

### **Description**

This struct holds the values of delay of each DQ bit on the read path.

#### **Fields**

```
rdDq1DeskwDelay Deskew delay for DQ bit 0.
rdDq1DeskwDelay Deskew delay for DQ bit 1.
rdDq2DeskwDelay Deskew delay for DQ bit 2.
rdDq3DeskwDelay Deskew delay for DQ bit 3.
rdDq4DeskwDelay Deskew delay for DQ bit 4.
rdDq5DeskwDelay Deskew delay for DQ bit 5.
rdDq6DeskwDelay Deskew delay for DQ bit 6.
rdDq7DeskwDelay Deskew delay for DQ bit 7.
```

### 6.25. CCPEXT\_PhyWrDeskewPdCtrl0Dqx\_s

Type: struct

### **Description**

This struct holds the values of phase detect block for each DQ DQ bit on the write path.

### **Fields**

dq3SwDqPhaseBypass DQ3 SW Phase Bypass. dq3EnSwHalfCycle DQ3 EN SW half cycle. dq3SwHalfCycleShift DQ3SW half cycle shift. dq3PhaseDetectSel DQ3 phase detect sel. dq2SwDqPhaseBypass DQ2 SW Phase Bypass. dq2EnSwHalfCycle DQ2 EN SW half cycle. dq2SwHalfCycleShift DQ2SW half cycle shift. dq2PhaseDetectSel DQ2 phase detect sel. dq1SwDqPhaseBypass DQ1 SW Phase Bypass. dq1EnSwHalfCycle DQ1 EN SW half cycle. dq1SwHalfCycleShift DQ1SW half cycle shift. dq1PhaseDetectSel DQ1 phase detect sel.

### 6.26. CCPEXT\_PhyWrDeskewPdCtrl1Reg\_s

Type: struct

### **Description**

This struct holds the values of phase detect block for each DQ DQ bit on the write path.

#### **Fields**

dq7SwDqPhaseBypass DQ7 SW Phase Bypass. dq7EnSwHalfCycle DQ7 EN SW half cycle. dq7SwHalfCycleShift DQ7SW half cycle shift. dq7PhaseDetectSel DQ7 phase detect sel. dq6SwDqPhaseBypass DQ6 SW Phase Bypass. dq6EnSwHalfCycle DQ6 EN SW half cycle. dq6SwHalfCycleShift DQ6 SW half cycle shift. dq6PhaseDetectSel DQ6 phase detect sel. DQ5 SW Phase Bypass. dq5SwDqPhaseBypass

#### Dynamic Data Structures

dq5EnSwHalfCycle DQ5 EN SW half cycle.
dq5SwHalfCycleShift DQ5 SW half cycle shift.
dq5PhaseDetectSel DQ5 phase detect sel.
dq4SwDqPhaseBypass DQ4 SW Phase Bypass.
dq4EnSwHalfCycle DQ4 EN SW half cycle.
dq4SwHalfCycleShift DQ4 SW half cycle shift.
dq4PhaseDetectSel DQ4 phase detect sel.

### 6.27. CCPEXT\_PhyCtrlLowFreqSel\_s

Type: struct

### Description

This register handles the global control settings for the PHY.

Please make sure all the reserved fields are set to 0.

#### **Fields**

lowFreqSel If this field is set high the DFI interface is synchronous to the falling edge of the clock.

### 6.28. CCPEXT\_PhyWrRdDeskewCmdExt\_s

Type: struct

### Description

This structs holds the values of delay of CMD bit on the write and read path path as well as the values of phase detect block for CMD bit on the write path.

#### **Fields**

wrCmdDeskewDelay Deskew delay (wrCmd).
rdCmdDeskewDelay Deskew delay (rdCmd).

### 6.29. CCP\_ReadPhyReg

Type: typedef

This is a callback event type. A function with matching prototype needs to be registered with the callbacks structure at init to enable event signaling.

#### **Function Declaration**

uint32\_t(\* CCP\_ReadPhyReg )(uint32\_t address)

### **Description**

Reads the requested PHY register value.

### 6.30. CCP\_WritePhyReg

**Type:** typedef

This is a callback event type. A function with matching prototype needs to be registered with the callbacks structure at init to enable event signaling.

#### **Function Declaration**

void(\* CCP\_WritePhyReg )(uint32\_t address, uint32\_t value)

### **Description**

Write the requested PHY register with the value.

### **Chapter 7. Driver Function API**

#### 7.1. Introduction

Prototypes for the driver API functions.

The user application can link statically to the necessary API functions and call them directly.

### 7.2. CCP\_Probe

#### **Function Declaration**

```
uint32_t CCP_Probe(config, memReq);
const CCP_Config *config
CCP_SysReq *memReq
```

### **Description**

"Get the driver memory requirements to support the given configuration.

" @param[in] config "Driver/hardware configuration required." @param[out] memReq "Returns the size of memory allocations required."

#### **Return Value**

CDN EOK on success

CDN\_EINVAL for invalid pointer

### 7.3. CCP\_Init

#### **Function Declaration**

```
uint32_t CCP_Init(pD, config);
CCP_PrivateData *pD
const CCP_Config *config
```

### **Description**

"Initialize the driver.

Must be called before all other access APIs. The init function will retain the default value in the hardware." @param[in] pD "Memory pointer to the uninitialized private data of the size specified by probe." @param[in] config "Specifies driver/hardware configuration."

#### **Return Value**

CDN\_EOK on success

CDN\_EINVAL if any pointer parameters are NULL

### 7.4. CCP\_SetPhyDqTimingReg

#### **Function Declaration**

```
uint32_t CCP_SetPhyDqTimingReg(pD, value);
CCP_PrivateData *pD
const CCP_PhyDqTimingReg *value
```

#### **Parameter List**

```
pD [in]

Pointer to the private data initialized by init

value [in]

input struct
```

### **Description**

setter for phyDqTimingReg

#### **Return Value**

CDN\_EOK on success

CDN\_EINVAL if any pointer parameters are NULL

## 7.5. CCP\_GetPhyDqTimingReg

#### **Function Declaration**

```
uint32_t CCP_GetPhyDqTimingReg(pD, value);
const CCP_PrivateData *pD
CCP_PhyDqTimingReg *value
```

#### **Parameter List**

```
pD [in]

Pointer to the private data initialized by init

value [out]

output struct
```

### **Description**

getter for phyDqTimingReg

#### **Return Value**

CDN\_EOK on success

CDN\_EINVAL if any pointer parameters are NULL

### 7.6. CCP\_SetPhyDqsTimingReg

#### **Function Declaration**

```
uint32_t CCP_SetPhyDqsTimingReg(pD, value);
CCP_PrivateData *pD
const CCP_PhyDqsTimingReg *value
```

#### **Parameter List**

```
pD [in]

Pointer to the private data initialized by init

value [in]

input struct
```

### **Description**

setter for phyDqsTimingReg

#### **Return Value**

CDN EOK on success

CDN\_EINVAL if any pointer parameters are NULL

### 7.7. CCP\_GetPhyDqsTimingReg

#### **Function Declaration**

```
uint32_t CCP_GetPhyDqsTimingReg(pD, value);
const CCP_PrivateData *pD
CCP_PhyDqsTimingReg *value
```

#### **Parameter List**

```
Pointer to the private data initialized by init

value [out]

output struct
```

### **Description**

getter for phyDqsTimingReg

#### **Return Value**

CDN\_EOK on success

CDN\_EINVAL if any pointer parameters are NULL

### 7.8. CCP\_SetPhyGateLpbkCtrlReg

#### **Function Declaration**

```
uint32_t CCP_SetPhyGateLpbkCtrlReg(pD, value);
CCP_PrivateData *pD
const CCP_PhyGateLpbkCtrlReg *value
```

#### **Parameter List**

```
pD [in]

Pointer to the private data initialized by init

value [in]

input struct
```

### **Description**

setter for phyGateLpbkCtrlReg

#### **Return Value**

CDN\_EOK on success

CDN\_EINVAL if any pointer parameters are NULL

### 7.9. CCP\_GetPhyGateLpbkCtrlReg

#### **Function Declaration**

```
uint32_t CCP_GetPhyGateLpbkCtrlReg(pD, value);
const CCP_PrivateData *pD
CCP_PhyGateLpbkCtrlReg *value
```

#### **Parameter List**

```
pD [in]
```

Pointer to the private data initialized by init

```
value [out]
output struct
```

### **Description**

getter for PhyGateLpbkCtrlReg

#### **Return Value**

CDN\_EOK on success

CDN\_EINVAL if any pointer parameters are NULL

### 7.10. CCP\_SetPhyDIIMasterCtrlReg

#### **Function Declaration**

```
uint32_t CCP_SetPhyDllMasterCtrlReg(pD, value);
CCP_PrivateData *pD
const CCP_PhyDllMasterCtrlReg *value
```

#### **Parameter List**

```
pD [in]

Pointer to the private data initialized by init

value [in]

input struct
```

### **Description**

 $setter\ for\ phyDllMasterCtrlReg$ 

#### **Return Value**

CDN\_EOK on success

CDN\_EINVAL if any pointer parameters are NULL

### 7.11. CCP\_GetPhyDIIMasterCtrlReg

#### **Function Declaration**

uint32\_t CCP\_GetPhyDllMasterCtrlReg(pD, value);

```
const CCP_PrivateData *pD
CCP_PhyDllMasterCtrlReg *value
```

#### **Parameter List**

```
pD [in]

Pointer to the private data initialized by init

value [out]

output struct
```

### **Description**

getter for PhyDllMasterCtrlReg

#### **Return Value**

CDN\_EOK on success

CDN\_EINVAL if any pointer parameters are NULL

### 7.12. CCP\_SetPhyDIISlaveCtrlReg

#### **Function Declaration**

```
uint32_t CCP_SetPhyDllSlaveCtrlReg(pD, value);
CCP_PrivateData *pD
const CCP_PhyDllSlaveCtrlReg *value
```

#### **Parameter List**

```
pD [in]

Pointer to the private data initialized by init

value [in]

input struct
```

### **Description**

setter for phyDllSlaveCtrlReg

#### **Return Value**

CDN\_EOK on success

CDN\_EINVAL if any pointer parameters are NULL

### 7.13. CCP\_GetPhyDIISlaveCtrlReg

#### **Function Declaration**

```
uint32_t CCP_GetPhyDllSlaveCtrlReg(pD, value);
const CCP_PrivateData *pD
CCP_PhyDllSlaveCtrlReg *value
```

#### **Parameter List**

```
pD [in]

Pointer to the private data initialized by init

value [out]

output struct
```

### **Description**

getter for PhyDllSlaveCtrlReg

#### **Return Value**

CDN\_EOK on success

CDN\_EINVAL if any pointer parameters are NULL

### 7.14. CCP\_SetPhyleTimingReg

#### **Function Declaration**

```
uint32_t CCP_SetPhyIeTimingReg(pD, value);
CCP_PrivateData *pD
const CCP_PhyIeTimingReg *value
```

#### **Parameter List**

```
pD [in]

Pointer to the private data initialized by init

value [in]

input struct
```

### **Description**

setter for phyIeTimingReg

#### **Return Value**

CDN\_EOK on success

CDN\_EINVAL if any pointer parameters are NULL

### 7.15. CCP\_GetPhyleTimingReg

#### **Function Declaration**

```
uint32_t CCP_GetPhyIeTimingReg(pD, value);
const CCP_PrivateData *pD
CCP_PhyIeTimingReg *value
```

#### **Parameter List**

```
pD [in]

Pointer to the private data initialized by init

value [out]

output struct
```

### **Description**

getter for PhyleTimingReg

#### **Return Value**

CDN EOK on success

CDN\_EINVAL if any pointer parameters are NULL

### 7.16. CCP\_GetPhyObsReg0

#### **Function Declaration**

```
uint32_t CCP_GetPhyObsReg0(pD, value);
const CCP_PrivateData *pD
CCP_PhyObsReg0 *value
```

#### **Parameter List**

```
pD [in]

Pointer to the private data initialized by init

value [out]

output struct
```

### **Description**

getter for phyObsReg0

#### **Return Value**

CDN\_EOK on success

CDN\_EINVAL if any pointer parameters are NULL

### 7.17. CCP\_GetPhyDIIObsReg0

#### **Function Declaration**

```
uint32_t CCP_GetPhyDllObsReg0(pD, value);
const CCP_PrivateData *pD
CCP_PhyDllObsReg0 *value
```

#### **Parameter List**

```
pD [in]

Pointer to the private data initialized by init

value [out]

output struct
```

### **Description**

getter for phyDllObsReg0

#### **Return Value**

CDN\_EOK on success

CDN\_EINVAL if any pointer parameters are NULL

### 7.18. CCP\_GetPhyDIIObsReg1

#### **Function Declaration**

```
uint32_t CCP_GetPhyDllObsReg1(pD, value);
const CCP_PrivateData *pD
CCP_PhyDllObsReg1 *value
```

#### **Parameter List**

```
pD [in]
```

Pointer to the private data initialized by init

```
value [out]
output struct
```

### **Description**

getter for phyDllObsReg1

#### **Return Value**

CDN\_EOK on success

CDN\_EINVAL if any pointer parameters are NULL

### 7.19. CCP\_GetPhyDIIObsReg2

#### **Function Declaration**

```
uint32_t CCP_GetPhyDllObsReg2(pD, value);
const CCP_PrivateData *pD
CCP_PhyDllObsReg2 *value
```

### **Parameter List**

```
pD [in]

Pointer to the private data initialized by init

value [out]

output struct
```

### **Description**

getter for phyDllObsReg2

#### **Return Value**

CDN\_EOK on success

CDN\_EINVAL if any pointer parameters are NULL

### 7.20. CCP\_SetPhyStaticToggReg

#### **Function Declaration**

uint32\_t CCP\_SetPhyStaticToggReg(pD, value);

```
CCP_PrivateData *pD
const CCP_PhyStaticToggReg *value
```

#### **Parameter List**

```
pD [in]
Pointer to the private data initialized by init
value [in]
input struct
```

### **Description**

setter for phyStaticToggReg

#### **Return Value**

CDN\_EOK on success

CDN\_EINVAL if any pointer parameters are NULL

### 7.21. CCP\_GetPhyStaticToggReg

#### **Function Declaration**

```
uint32_t CCP_GetPhyStaticToggReg(pD, value);
const CCP_PrivateData *pD
CCP_PhyStaticToggReg *value
```

#### **Parameter List**

```
pD [in]

Pointer to the private data initialized by init

value [out]

output struct
```

### **Description**

getter for PhyStaticToggReg

#### **Return Value**

CDN\_EOK on success

CDN\_EINVAL if any pointer parameters are NULL

# 7.22. CCP\_SetPhyWrRdDeskewCmd

## **Function Declaration**

```
uint32_t CCP_SetPhyWrRdDeskewCmd(pD, value);
CCP_PrivateData *pD
const CCP_PhyWrRdDeskewCmd *value
```

## **Parameter List**

```
pD [in]

Pointer to the private data initialized by init

value [in]

input struct
```

# **Description**

setter for PhyWrRdDeskewCmd

#### **Return Value**

CDN\_EOK on success

CDN\_EINVAL if any pointer parameters are NULL

# 7.23. CCP\_GetPhyWrRdDeskewCmd

## **Function Declaration**

```
uint32_t CCP_GetPhyWrRdDeskewCmd(pD, value);
const CCP_PrivateData *pD
CCP_PhyWrRdDeskewCmd *value
```

#### **Parameter List**

```
pD [in]

Pointer to the private data initialized by init

value [out]

output struct
```

# **Description**

getter for PhyWrRdDeskewCmd

## **Return Value**

CDN\_EOK on success

CDN\_EINVAL if any pointer parameters are NULL

# 7.24. CCP\_SetPhyWrDeskewPdCtrl0Dq0

### **Function Declaration**

```
uint32_t CCP_SetPhyWrDeskewPdCtrl0Dq0(pD, value);
CCP_PrivateData *pD
const CCP_PhyWrDeskewPdCtrl0Dq0 *value
```

### **Parameter List**

```
pD [in]

Pointer to the private data initialized by init

value [in]

input struct
```

# **Description**

setter for PhyWrDeskewPdCtrl0Dq0

#### **Return Value**

CDN EOK on success

CDN\_EINVAL if any pointer parameters are NULL

# 7.25. CCP\_GetPhyWrDeskewPdCtrl0Dq0

## **Function Declaration**

```
uint32_t CCP_GetPhyWrDeskewPdCtrl0Dq0(pD, value);
const CCP_PrivateData *pD
CCP_PhyWrDeskewPdCtrl0Dq0 *value
```

```
pD [in]

Pointer to the private data initialized by init

value [out]

output struct
```

# **Description**

getter for PhyWrDeskewPdCtrl0Dq0

## **Return Value**

CDN\_EOK on success

CDN\_EINVAL if any pointer parameters are NULL

# 7.26. CCP\_SetPhyCtrlMain

## **Function Declaration**

```
uint32_t CCP_SetPhyCtrlMain(pD, value);
CCP_PrivateData *pD
const CCP_PhyCtrlMain *value
```

## **Parameter List**

```
pD [in]

Pointer to the private data initialized by init

value [in]

input struct
```

# **Description**

setter for phyCtrlMain

## **Return Value**

CDN\_EOK on success

CDN\_EINVAL if any pointer parameters are NULL

# 7.27. CCP\_GetPhyCtrlMain

## **Function Declaration**

```
uint32_t CCP_GetPhyCtrlMain(pD, value);
const CCP_PrivateData *pD
CCP_PhyCtrlMain *value
```

```
pD [in]
```

Pointer to the private data initialized by init

```
value [out]
output struct
```

# **Description**

getter for PhyCtrlMain

# **Return Value**

CDN\_EOK on success

CDN\_EINVAL if any pointer parameters are NULL

# 7.28. CCP\_SetPhyTselReg

## **Function Declaration**

```
uint32_t CCP_SetPhyTselReg(pD, value);
CCP_PrivateData *pD
const CCP_PhyTselReg *value
```

## **Parameter List**

```
pD [in]

Pointer to the private data initialized by init

value [in]

input struct
```

# **Description**

setter for phyTselReg

#### **Return Value**

CDN\_EOK on success

CDN\_EINVAL if any pointer parameters are NULL

# 7.29. CCP\_GetPhyTselReg

## **Function Declaration**

uint32\_t CCP\_GetPhyTselReg(pD, value);

```
const CCP_PrivateData *pD
CCP_PhyTselReg *value
```

### **Parameter List**

```
pD [in]

Pointer to the private data initialized by init

value [out]

output struct
```

# **Description**

getter for PhyTselReg

## **Return Value**

CDN\_EOK on success

CDN\_EINVAL if any pointer parameters are NULL

# 7.30. CCP\_SetPhyGpioCtrl0

## **Function Declaration**

```
uint32_t CCP_SetPhyGpioCtrl0(pD, value);
const CCP_PrivateData *pD
uint32_t value
```

## **Parameter List**

```
pD [in]

Pointer to the private data initialized by init

value [in]

input value
```

# **Description**

setter for PhyGpioCtrl0

## **Return Value**

CDN\_EOK on success

# 7.31. CCP\_SetPhyGpioCtrl1

## **Function Declaration**

```
uint32_t CCP_SetPhyGpioCtrl1(pD, value);
const CCP_PrivateData *pD
uint32_t value
```

## **Parameter List**

```
pD [in]

Pointer to the private data initialized by init

value [in]

input value
```

# **Description**

setter for PhyGpioCtrl1

#### **Return Value**

CDN\_EOK on success

CDN\_EINVAL if any pointer parameters are NULL

# 7.32. CCP\_GetPhyGpioStatus0

## **Function Declaration**

```
uint32_t CCP_GetPhyGpioStatus0(pD, value);
const CCP_PrivateData *pD
uint32_t *value
```

#### **Parameter List**

```
pD [in]

Pointer to the private data initialized by init

value [in]

input struct
```

# **Description**

getter for PhyGpioStatus0

## **Return Value**

CDN EOK on success

CDN\_EINVAL if any pointer parameters are NULL

# 7.33. CCP\_GetPhyGpioStatus1

## **Function Declaration**

```
uint32_t CCP_GetPhyGpioStatus1(pD, value);
const CCP_PrivateData *pD
uint32_t *value
```

#### **Parameter List**

```
pD [in]

Pointer to the private data initialized by init

value [in]

input struct
```

# **Description**

getter for PhyGpioStatus1

## **Return Value**

CDN\_EOK on success

CDN\_EINVAL if any pointer parameters are NULL

# 7.34. CCP\_WaitForDIILock

## **Function Declaration**

```
uint32_t CCP_WaitForDllLock(pD, locked, delayNs);
const CCP_PrivateData *pD
uint32_t *locked
uint32_t delayNs
```

# **Parameter List**

```
pD [in]
```

Pointer to the private data initialized by init

```
locked [out]

PHY DLL lock status

delayNs [in]
```

Delay in nanoseconds

# **Description**

Waits until Phy DLL locked bit is set.

## **Return Value**

CDN\_EOK on success

CDN\_EINVAL if any pointer parameters are NULL

# 7.35. CCP\_GetPhyFeaturesReg

## **Function Declaration**

```
uint32_t CCP_GetPhyFeaturesReg(pD, value);
const CCP_PrivateData *pD
CCP PhyFeaturesReg *value
```

# **Parameter List**

```
pD [in]

Pointer to the private data initialized by init

value [out]

output struct
```

# **Description**

getter for PhyFeaturesReg

## **Return Value**

CDN EOK on success

CDN\_EINVAL if any pointer parameters are NULL

# 7.36. CCPEXT\_SetPhyWrDeskewPdCtrl0Dqx

## **Function Declaration**

uint32\_t CCPEXT\_SetPhyWrDeskewPdCtrl0Dqx(pD, value);

```
CCP_PrivateData *pD
const CCPEXT_PhyWrDeskewPdCtrl0Dqx *value
```

#### **Parameter List**

```
pD [in]

Pointer to the private data initialized by init

value [in]

input struct
```

## **Description**

setter for PhyWrDeskewPdCtrl0Dqx

## **Return Value**

CDN\_EOK on success

CDN\_EINVAL if any pointer parameters are NULL

# 7.37. CCPEXT\_GetPhyWrDeskewPdCtrl0Dqx

## **Function Declaration**

```
uint32_t CCPEXT_GetPhyWrDeskewPdCtrl0Dqx(pD, value);
const CCP_PrivateData *pD
CCPEXT_PhyWrDeskewPdCtrl0Dqx *value
```

## **Parameter List**

```
pD [in]

Pointer to the private data initialized by init

value [out]

output struct
```

# **Description**

getter for PhyWrDeskewPdCtrl0Dqx

## **Return Value**

CDN\_EOK on success

# 7.38. CCPEXT\_SetPhyWrDeskewReg

## **Function Declaration**

```
uint32_t CCPEXT_SetPhyWrDeskewReg(pD, value);
CCP_PrivateData *pD
const CCPEXT_PhyWrDeskewReg *value
```

## **Parameter List**

```
pD [in]

Pointer to the private data initialized by init

value [in]

input struct
```

# **Description**

setter for PhyWrDeskewReg

#### **Return Value**

CDN\_EOK on success

CDN\_EINVAL if any pointer parameters are NULL

# 7.39. CCPEXT\_GetPhyWrDeskewReg

## **Function Declaration**

```
uint32_t CCPEXT_GetPhyWrDeskewReg(pD, value);
const CCP_PrivateData *pD
CCPEXT_PhyWrDeskewReg *value
```

#### **Parameter List**

```
pD [in]

Pointer to the private data initialized by init

value [out]

output struct
```

# **Description**

getter for PhyWrDeskewReg

## **Return Value**

CDN\_EOK on success

CDN\_EINVAL if any pointer parameters are NULL

# 7.40. CCPEXT\_SetPhyRdDeskewReg

## **Function Declaration**

```
uint32_t CCPEXT_SetPhyRdDeskewReg(pD, value);
CCP_PrivateData *pD
const CCPEXT_PhyRdDeskewReg *value
```

## **Parameter List**

```
pD [in]

Pointer to the private data initialized by init

value [in]

input struct
```

# **Description**

setter for PhyRdDeskewReg

#### **Return Value**

CDN EOK on success

CDN\_EINVAL if any pointer parameters are NULL

# 7.41. CCPEXT\_GetPhyRdDeskewReg

## **Function Declaration**

```
uint32_t CCPEXT_GetPhyRdDeskewReg(pD, value);
const CCP_PrivateData *pD
CCPEXT_PhyRdDeskewReg *value
```

```
pD [in]

Pointer to the private data initialized by init

value [out]

output struct
```

# **Description**

getter for PhyRdDeskewReg

#### **Return Value**

CDN\_EOK on success

CDN\_EINVAL if any pointer parameters are NULL

# 7.42. CCPEXT\_SetPhyWrDeskewPdCtrl1Reg

## **Function Declaration**

```
uint32_t CCPEXT_SetPhyWrDeskewPdCtrl1Reg(pD, value);
CCP_PrivateData *pD
const CCPEXT_PhyWrDeskewPdCtrl1Reg *value
```

## **Parameter List**

```
pD [in]

Pointer to the private data initialized by init

value [in]

input struct
```

# **Description**

setter for PhyWrDeskewPdCtrl1Reg

## **Return Value**

CDN\_EOK on success

CDN\_EINVAL if any pointer parameters are NULL

# 7.43. CCPEXT\_GetPhyWrDeskewPdCtrl1Reg

## **Function Declaration**

```
uint32_t CCPEXT_GetPhyWrDeskewPdCtrl1Reg(pD, value);
const CCP_PrivateData *pD
CCPEXT_PhyWrDeskewPdCtrl1Reg *value
```

```
pD [in]
```

Pointer to the private data initialized by init

```
value [out]
output struct
```

# **Description**

getter for PhyWrDeskewPdCtrl1Reg

## **Return Value**

CDN\_EOK on success

CDN\_EINVAL if any pointer parameters are NULL

# 7.44. CCPEXT\_SetPhyCtrlLowFreqSel

## **Function Declaration**

```
uint32_t CCPEXT_SetPhyCtrlLowFreqSel(pD, value);
CCP_PrivateData *pD
const CCPEXT_PhyCtrlLowFreqSel *value
```

## **Parameter List**

```
pD [in]

Pointer to the private data initialized by init

value [in]

input struct
```

# **Description**

setter for PhyCtrlLowFreqSel

#### **Return Value**

CDN EOK on success

CDN\_EINVAL if any pointer parameters are NULL

# 7.45. CCPEXT\_GetPhyCtrlLowFreqSel

## **Function Declaration**

uint32\_t CCPEXT\_GetPhyCtrlLowFreqSel(pD, value);

```
const CCP_PrivateData *pD
CCPEXT_PhyCtrlLowFreqSel *value
```

#### **Parameter List**

```
pD [in]

Pointer to the private data initialized by init

value [out]

output struct
```

## **Description**

getter for PhyCtrlLowFreqSel

## **Return Value**

CDN\_EOK on success

CDN\_EINVAL if any pointer parameters are NULL

# 7.46. CCPEXT\_SetPhyWrRdDeskewCmdExt

## **Function Declaration**

```
uint32_t CCPEXT_SetPhyWrRdDeskewCmdExt(pD, value);
CCP_PrivateData *pD
const CCPEXT_PhyWrRdDeskewCmdExt *value
```

#### **Parameter List**

```
pD [in]

Pointer to the private data initialized by init

value [in]

input struct
```

# **Description**

setter for PhyWrRdDeskewCmdExt

## **Return Value**

CDN\_EOK on success

# 7.47. CCPEXT\_GetPhyWrRdDeskewCmdExt

# **Function Declaration**

```
uint32_t CCPEXT_GetPhyWrRdDeskewCmdExt(pD, value);
const CCP_PrivateData *pD
CCPEXT_PhyWrRdDeskewCmdExt *value
```

## **Parameter List**

```
pD [in]

Pointer to the private data initialized by init

value [out]

output struct
```

# **Description**

 $getter\ for\ PhyWrRdDeskewCmdExt$ 

## **Return Value**

CDN\_EOK on success