

# 6×12 MATRIX LED DRIVER WITH AUTO BREATH

#### **FEATURES**

- 6 current switches, 12 current sinks, up to 72 LEDs or 24 RGBs
- Programmable matrix size
- 3 pattern controllers for auto breathing or group dimming control
- 16-level global current, 3.33mA~160mA
- Individual 64-level DIM currents
- Individual 256-level FADE currents
- Individual on/off control
- 400kHz I2C interface, 4 selectable addresses
   (I2C Address = 0x3A/0x3B/0x38/0x39)
- Fast display refreshing with multiple parameters updating simultaneously
- Multiple-device clock synchronization by CLKIO pin
- UVLO and Over-Temperature protection
- INTN interrupt output, low active
- QFN4X4-32L package
- Power supply: VDD/VBAT(2.4~5.5V)

## **APPLICATIONS**

- Smart speaker, Bluetooth speaker
- Gaming device (Keyboard, Mouse etc.)
- Mobile phone, PAD

#### • Owner consists District contracts

## TYPICAL APPLICATION CIRCUIT

# **GENERAL DESCRIPTION**

The AW20072 is a 6×12 matrix LED driver programmed via an I<sup>2</sup>C compatible interface. The brightness of each LED is independently controlled by FADE and DIM parameter.

Three integrated pattern controllers provide auto breathing or group dimming control. Each pattern controller can work in auto breathing or manual control mode. All breathing parameters including rising/falling slope, on/off time, repeat times, min/max brightness and so on are configurable. Each LED's FADE parameter can sourced from any one of the 3 pattern controllers optionally.

Fast display refreshing is supported, multiple parameters(DIM, FADE and PAT) for each LED can be configured together through one I<sup>2</sup>C write without changing internal page register.

400kHz I2C interface is provided with 4 selectable addresses by AD pin. Multiple devices clock synchronization can be implemented by configuring the function of pin CLKIO.

AW20072 is available in QFN4X4-32L package.



Figure 1 AW20072 Typical Application Circuit

All trademarks are the property of their respective owners.



# PIN CONFIGURATION AND TOP MARK



Figure 2 Pin Configuration and Top Mark

## **PIN DEFINITION**

| No.   | NAME   | DESCRIPTION                                                                                                                                                   |
|-------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1~12  | R1~R12 | Constant current sink, connect to LED's cathode                                                                                                               |
| 13,23 | VBAT   | Power supply                                                                                                                                                  |
| 14~16 | NC     | No connect, must be floating                                                                                                                                  |
| 17~22 | C6~C1  | Current switch, connect to LED's anode in matrix display mode                                                                                                 |
| 24    | CLKIO  | Synchronize pin, used to synchronize clock in multiple devices application, internally pulled down to GND with a resistor of $1M\Omega$                       |
| 25    | AD     | I²C address select, connects to GND, VDD, SCL or SDA for different device address of I²C. internally pulled down to GND with a resistor of $1 \text{M}\Omega$ |
| 26    | SDA    | Serial clock input for I <sup>2</sup> C interface                                                                                                             |
| 27    | SCL    | Serial data I/O for I <sup>2</sup> C interface                                                                                                                |
| 28    | GND    | Ground                                                                                                                                                        |
| 29    | VDD    | Power supply                                                                                                                                                  |
| 30    | СВР    | LDO output, must be connected to a at least $1\mu\text{F}$ bypass capacitor to GND                                                                            |
| 31    | INTN   | Interrupt output, open drain output, low active                                                                                                               |
| 32    | HWEN   | Hardware enable control, high active, internally pulled down to GND with a resistor of $1 M\Omega$                                                            |



| No. | NAME | DESCRIPTION |
|-----|------|-------------|
| 33  | GND  | Ground      |

## **FUNCTIONAL BLOCK DIAGRAM**



Figure 3 Functional Block Diagram

# TYPICAL APPLICATION CIRCUIT



Figure 4 Typical Application Circuit





Figure 5 Typical Application Circuit (RGB)



Figure 6 Typical Application Circuit (Four Parts Synchronization)



# ORDERING INFORMATION

| Part Number | Temperature | Package     | Marking | MSL Level | ROHS    | Delivery Form                |
|-------------|-------------|-------------|---------|-----------|---------|------------------------------|
| AW20072QNR  | -40°C~85°C  | QFN 4X4-32L | 3F3F9T  | MSL3      | ROHS+HF | 6000 units/<br>Tape and Reel |



# **ABSOLUTE MAXIMUM RATINGS**(NOTE1)

| PARAMETERS                                             | RANGE                    |
|--------------------------------------------------------|--------------------------|
| Supply Voltage Range V <sub>DD</sub>                   | -0.3V to 5.5V            |
| Supply Voltage Range V <sub>BAT</sub>                  | -0.3V to 5.5V            |
| Voltage on CBP                                         | -0.3V to 2V              |
| Voltage on SCL, SDA, AD, HWEN, INTN, CLKIO             | -0.3V to V <sub>DD</sub> |
| Maximum Power Consumption (PDmax,package@ TA=25°C)     | 3.84W                    |
| Junction-to-ambient Thermal Resistance θ <sub>JA</sub> | 30°C/W                   |
| Maximum Junction Temperature T <sub>JMAX</sub>         | 160°C                    |
| Storage Temperature T <sub>STG</sub>                   | -65°C to 150°C           |
| Lead Temperature (Soldering 10 Seconds)                | 260°C                    |
| ESD <sup>(NOTE 2)</sup>                                |                          |
| HBM (hu <mark>man bod</mark> y model)                  | ±2000V                   |
| CDM                                                    | ±1500V                   |
| Latch-Up                                               |                          |
| Test Condition: JESD78D                                | +IT:+200mA               |
| Test Condition. SECOTOD                                | -IT:-200mA               |

NOTE1: Conditions out of those ranges listed in "absolute maximum ratings" may cause permanent damages to the device. In spite of the limits above, functional operation conditions of the device should within the ranges listed in "recommended operating conditions". Exposure to absolute-maximum-rated conditions for prolonged periods may affect device reliability.

NOTE2: The human body model is a 100pF capacitor discharged through a 1.5k $\Omega$  resistor into each pin. Test method: ESDA/JEDEC JS-001-2017.



# **ELECTRICAL CHARACTERISTICS**

T<sub>A</sub>=25°C,V<sub>DD</sub>=2.8V, V<sub>BAT</sub>=4.2V (unless otherwise noted)

|                        | PARAMETER                                                           | TEST CONDITION                                                     | MIN   | TYP | MAX   | UNIT |
|------------------------|---------------------------------------------------------------------|--------------------------------------------------------------------|-------|-----|-------|------|
| Power supply           | y voltage and current                                               |                                                                    |       | •   | •     |      |
| V <sub>DD</sub>        | Power supply voltage                                                |                                                                    | 2.4   |     | 5.5   | V    |
| V <sub>BAT</sub>       | Power supply voltage                                                |                                                                    | 2.4   |     | 5.5   | V    |
| I <sub>SD_VBAT</sub>   | Shutdown current of V <sub>BAT</sub>                                | HWEN=GND                                                           |       | 0.1 | 1     | μA   |
| I <sub>SD_VDD</sub>    | Shutdown current of V <sub>DD</sub>                                 | HWEN=GND                                                           |       | 0.1 | 1     | μΑ   |
| I <sub>SB_VBAT</sub>   | Standby current of V <sub>BAT</sub>                                 | HWEN=VDD                                                           | 9     | 18  | 27    | μA   |
| I <sub>SB_VDD</sub>    | Standby current of VDD                                              | HWEN=VDD                                                           | 25    | 50  | 75    | μΑ   |
| I <sub>ACT_VBAT</sub>  | Quiescent current in                                                | VBAT= 4.2V,<br>HWEN=VDD,<br>SLPCR.SLEEP = 0,<br>display off        | 15    | 25  | 35    | μA   |
| I <sub>ACT_VDD</sub>   | active mode                                                         | VDD = 2.8V,<br>HWEN=VDD,<br>SLPCR.SLEEP = 0,<br>display off        | 150   | 225 | 300   | μΑ   |
| LED Driver             |                                                                     |                                                                    |       |     |       |      |
| I <sub>MAX-10mA</sub>  | Max current of each current sink(R1~R12)                            | IMAX[3:0]=0000                                                     | 9     | 10  | 11    | mA   |
| I <sub>MAX-40mA</sub>  | Max current of each current sink(R1~R12)                            | IMAX[3:0]=0011                                                     | 37.2  | 40  | 42.8  | mA   |
| I <sub>MAX-160mA</sub> | Max current of each current sink(R1~R12)                            | IMAX[3:0]=0111                                                     | 148.8 | 160 | 171.2 | mA   |
|                        | Match accuracy                                                      | ILED=10mA                                                          | -10%  |     | 10%   |      |
| Іматсн                 | I <sub>MATCH</sub> =(I <sub>RX</sub> -I <sub>LEDAVG</sub> (Note1))/ | ILED=40mA                                                          | -6%   |     | 6%    |      |
|                        | I <sub>LEDAVG</sub> x100%                                           | ILED=160mA                                                         | -5%   |     | 5%    |      |
| ILED                   | Average current on each LED                                         | IMAX[3:0]=0011,<br>FADEn = 0xFF,<br>DIMn = 0xFF,<br>SIZE.SWSEL = 5 | 5.9   | 6.6 | 7.2   | mA   |
|                        |                                                                     | ILED=40mA                                                          | 50    | 100 | 200   | mV   |
| VDROPOUT               | Dropout voltage for Rx                                              | ILED=160mA                                                         | 90    | 180 | 360   | mV   |
| PMOS Switch            | h                                                                   |                                                                    |       |     |       | •    |
| Ron                    | PMOS on-resistance for Cx                                           |                                                                    |       | 0.6 | 1     | Ω    |
| osc                    |                                                                     |                                                                    |       |     |       |      |
| Fosc                   | OSC clock frequency                                                 |                                                                    | 3.8   | 4.0 | 4.2   | MHz  |
| CLKIO, AD, F           | IWEN                                                                |                                                                    |       |     | -     |      |



| PARAMETER 1                          |                   | TEST CONDITION                 | MIN                  | TYP | MAX | UNIT |
|--------------------------------------|-------------------|--------------------------------|----------------------|-----|-----|------|
| V <sub>OH</sub>                      | Output high level | CLKIO, I <sub>OH</sub> = -2mA  | V <sub>DD</sub> -0.2 |     |     | V    |
| VoL                                  | Output low level  | CLKIO, I <sub>OL</sub> = 7.5mA |                      |     | 0.2 | V    |
| ViH                                  | Input high level  | CLKIO, AD, HWEN                | 1.3                  |     |     | V    |
| VIL                                  | Input low level   | CLKIO, AD, HWEN                |                      |     | 0.4 | V    |
| R <sub>PD</sub> Pull down resistance |                   | CLKIO, AD, HWEN                |                      | 1M  |     | Ω    |
| INTN                                 |                   |                                |                      |     |     | 1/6  |
| VoL                                  | Output low level  | I <sub>OL</sub> = 10 mA        |                      |     | 0.1 | V    |
| I <sup>2</sup> C Interface           |                   |                                |                      |     |     |      |
| VoL                                  | Output low level  | SDA,I <sub>OL</sub> = 10 mA    |                      |     | 0.1 | V    |
| V <sub>IH</sub>                      | Input high level  | SCL,SDA                        | 1.3                  |     |     | V    |
| V <sub>IL</sub>                      | Input low level   | SCL,SDA                        |                      |     | 0.4 | V    |
| t <sub>DEG_SDA</sub>                 | Deglitch time     | SDA                            |                      | 200 |     | ns   |
| t <sub>DEG_SCL</sub>                 | Deglitch time     | SCL                            |                      | 150 |     | ns   |

Note1: I<sub>RX</sub> is the sink current of R1~R12, I<sub>LEDAVG</sub>=(I<sub>R1</sub>+ I<sub>R2</sub> + ... + I<sub>R12</sub>)/12



s

# I<sup>2</sup>C INTERFACE TIMING

|                     | PARAMETER                                 | MIN | TYP | MAX | UNIT |
|---------------------|-------------------------------------------|-----|-----|-----|------|
| F <sub>SCL</sub>    | Interface Clock frequency                 | -   |     | 400 | kHz  |
| T <sub>HD:STA</sub> | (Repeat-start) Start condition hold time  | 0.6 |     | -   | μS   |
| T <sub>LOW</sub>    | Low level width of SCL                    | 1.3 |     | -   | μS   |
| T <sub>HIGH</sub>   | High level width of SCL                   | 0.6 |     | ı   | μS   |
| T <sub>SU:STA</sub> | (Repeat-start) Start condition setup time | 0.6 |     | ı   | μS   |
| T <sub>HD:DAT</sub> | Data hold time                            | 0   |     | -   | μS   |
| T <sub>SU:DAT</sub> | Data setup time                           | 0.1 |     |     | μs   |
| T <sub>R</sub>      | Rising time of SDA and SCL                | -   |     | 0.3 | μS   |
| T <sub>F</sub>      | Falling time of SDA and SCL               | -   |     | 0.3 | μS   |
| T <sub>SU:STO</sub> | Stop condition setup time                 | 0.6 |     | -   | μS   |
| T <sub>BUF</sub>    | Time between start and stop condition     | 1.3 |     | -   | μS   |



Figure 7 I<sup>2</sup>C Interface Timing



# **DETAILED FUNCTIONAL DESCRIPTION**

#### **Power On Reset**

When the supply voltage VDD drops below a predefined voltage V<sub>POR</sub> (1.25V), the device enters shutdown mode, and generate a reset signal to perform a power-on reset operation, which will reset all control circuits and configuration registers.

#### **Power On Procedure**

After HWEN pin set high the chip begins to load the OTP information, which takes 200us to complete. When bit SLEEP is set to "0", about 200us wait time is needed for internal oscillator startup and display SRAM initialization. After display SRAM initialization, the registers in page1 to page5 can be configured via I<sup>2</sup>C interface. Below is the recommended power on timing:



Figure 8 AW20072 power on Timing

#### **Operating Mode**

There are three operating modes in the device: Shut-down, Stand-by and Active mode.

#### Shut-down Mode

The device is in the shut-down mode when HWEN level is low. In shut-down mode, all internal circuits and configuration registers are reset, and the current consumption is very low (<1µA).

#### Standby Mode

The device enters into standby mode after pulling pin HWEN to high in shut-down mode or writing 0x80 to register SLPCR (page0,address = 0x01) via I<sup>2</sup>C interface in active mode. In standby mode, only part of internal circuit work, the OSC still keep switched off and no internal clock is available, the LDO operates in low power state.

In standby mode, the I<sup>2</sup>C interface is accessible, but only registers in page0 can be configured, page1~ page 5 is inaccessible.

#### **Active Mode**

When 0x00 is written into register SLPCR via I<sup>2</sup>C interface in standby mode, the device enters into the active mode.



Figure 9 AW20072 Operating Mode Transition

#### **Software Reset**

Writing 0x01 to register RSTR (page0, address=0x02) via I<sup>2</sup>C interface will reset all internal circuits and configuration registers.

# I<sup>2</sup>C Interface

The device supports the I²C serial bus and data transmission protocol. It operates as a slave on the I²C bus. The maximum clock frequency specified by the I²C standard is 400kHz. Connect to the bus are made via the open-drain I/O pins SCL and SDA. The pull-up resistor can be selected in the range of  $1k\sim10k\Omega$  and the typical value is  $4.7k\Omega$  when I²C frequency is 400kHz. Different high level from 1.8V to 3.3V of this I²C interface is supported.

#### **Device Address**

The I<sup>2</sup>C device address is 7-bit (A7~A1), followed by the R/W bit, A0 (Read=1/Write=0). Set A0 to "0" for a write command and set A0 to "1" for a read command. The values of A1 and A2 are depended on the connection of pin AD, there are 4 options: VDD, GND, SCL and SDA. The A7 to A3 is "01110" constantly. The complete slave address is:

| AD pin | A7:A3 | A2:A1 | A0  | Device address |
|--------|-------|-------|-----|----------------|
| VDD    |       | 11    |     | 3BH            |
| GND    | 01110 | 10    | 0/1 | 3AH            |
| SCL    | 01110 | 00    | 0/1 | 38H            |
| SDA    |       | 01    |     | 39H            |

#### PC Start/Stop

I<sup>2</sup>C start: SDA changes form high level to low level when SCL is high level.

I<sup>2</sup>C stop: SDA changes form low level to high level when SCL is high level.



Figure 10 I<sup>2</sup>C Start/Stop Condition Timing

#### Data Validation

When SCL is high level, SDA level must be constant. SDA can be changed only when SCL is low level.



Figure 11 Data Validation Diagram

#### ACK (Acknowledgement)

ACK means the successful transfer of I<sup>2</sup>C bus data. After master sends an 8-bit data, SDA must be released; SDA is pulled to GND by slave device when slave acknowledges.

When master reads, slave device sends 8-bit data, releases the SDA and waits for ACK from master. If ACK is send and I<sup>2</sup>C stop is not send by master, slave device sends the next data. If ACK is not send by master, slave device stops to send data and waits for I<sup>2</sup>C stop.



Figure 12 I<sup>2</sup>C ACK Timing

#### Write Cycle

One data bit is transferred during each clock pulse. Data is sampled during the high state of the serial clock (SCL). Consequently, throughout the clock's high period, the data should remain stable. Any changes on the SDA line during the high state of the SCL and in the middle of a transaction, aborts the current transaction. New data should be sent during the low SCL state. This protocol allows a single data line to transfer both command/control information and data using the synchronous serial clock.

Each data transaction is composed of a start condition, a number of byte transfers (set by the software) and a stop condition to terminate the transaction. Every byte written to the SDA bus must be 8 bits long and is transferred with the most significant bit first. After each byte, an Acknowledge signal must follow.

In a write process, the following steps should be followed:

- Master device generates START condition. The "START" signal is generated by lowering the SDA signal while the SCL signal is high.
- b) Master device sends slave address (7-bit) and the data direction bit (R/W = 0).
- c) Slave device sends acknowledge signal if the slave address is correct.





- d) Master sends control register address (8-bit)
- e) Slave sends acknowledge signal
- f) Master sends data byte to be written to the addressed register
- g) Slave sends acknowledge signal
- h) If master will send further data bytes the control register address will be incremented by one after acknowledge signal (repeat step f and g)
- i) Master generates STOP condition to indicate write cycle end



Figure 13 I<sup>2</sup>C Write Byte Cycle

#### Read Cycle

In a read cycle, the following steps should be followed:

- a) Master device generates START condition
- b) Master device sends slave address (7-bit) and the data direction bit (R/W = 0).
- c) Slave device sends acknowledge signal if the slave address is correct.
- d) Master sends control register address (8-bit)
- e) Slave sends acknowledge signal
- f) Master generates STOP condition followed with START condition or REPEAT START condition
- g) Master device sends slave address (7-bit) and the data direction bit (R/W = 1).
- h) Slave device sends acknowledge signal if the slave address is correct.
- Slave sends data byte from addressed register.
- j) If the master device sends acknowledge signal, the slave device will increase the control register address by one, then send the next data from the new addressed register.
- k) If the master device generates STOP condition, the read cycle is ended.



Figure 14 I<sup>2</sup>C Read Byte Cycle

# **Under Voltage Lock Out (UVLO)**

When bit UVLOE in register FLTCFG1(page0, address=0x09) is set to "1", the device monitors the voltage on pin VDD.If voltage of VDD is detected below predefined threshold (2.0v typically) by bits UVTH[1:0] in register FLTCFG2(page0,address=0x0A), the UVLO flag bit, UVLOIS in register ISRFLT(page0,address=0x0B) is set to "1". The status will not be cleared until an I<sup>2</sup>C read on register ISRFLT.

If bit UVLOPE in register FLTCFG1 is set to "1", UVLO protection function is enabled. Once UVLO condition is met, the device will stop LED driving, set bit SLEEP in register SLPCR (page0,address=0x01) to "1", and return to stand-by state at once. If voltage on pin VDD rises above the UVLO threshold and SLEEP bit of register SLPCR is set to "0", the device will enter into active mode again.

By default, control bits UVLOE, UVLOPE are all "0". Both UVLO monitor and protection are disabled.

Bit UVIE of register FLTCFG1 is the interrupt enable bit for UVLO. If UVLOIS is "1" and bit UVIE is "1", an interrupt request will be triggered by pulling pin INTN down to low.

#### Over Temperature Protection (OTP)

When bit OTE in register FLTCFG1(page0,address=0x09) is set to "1", the over-temperature detection is enabled. If the temperature of this device is detected over 140°C, the over-temperature condition is triggered, and the OTPIS flag bit in register ISRFLT(page0,address=0x0B) is set to "1". The status of OTPIS=1 will be keep until an I<sup>2</sup>C read on the register ISRFLT.

If bit OTPE in register FLTCFG1 is set to "1", the Over-Temperature Protection (OTP) function is enable. When over-temperature condition is met, the device will stop LED driving, set the SLEEP bit of register SLPCR, and return to stand-by mode automatically at once. Once the temperature of the device drops below 120°C, and bit SLEEP of register SLPCR is set to "0", the device will return to active mode again.

By default, control bits OTE and OTPE are all "0", both over-temperature monitor and OTP protection are disabled.

Bit OTIE of register FLTCFG1 is the interrupt enable bit for OTP. If OTIS is "1" and bit OTIE is "1", interrupt request will be triggered by pulling pin INTN down to low.



## **LED Display and Control**

#### Matrix Scan Display Mode

The device supports up to 72 LEDs in scan display mode, R1~R12 are constant current sinks, C1~C6 are current switches. When the device is in active mode, the device will automatically scan each column of the device in sequence from C1 to C6. The scanning frequency is about 278Hz. The scan waveform is shown below.



Figure 15 Scan Drive Operation of AW20072

#### Individual LED Current Control

Each LED's brightness can be independently configured. The figure below shows the LED current control of AW20072. The brightness level of each LED is determined by value of IMAX, DIM, FADE and DUTY.





#### Figure 16 LED Current Control

The output current of each LED is calculated by the following formula:

$$I_{LED} = \begin{cases} I_{MAX} \times \frac{DIM}{63} \times \frac{FADE + 1}{256} \times DUTY & (FADE \neq 0) \\ 0 & (FADE = 0) \end{cases}$$

 $I_{MAX}$  is the global current for all LEDs, which is configured from 3.3mA to 160mA by bits IMAX[3:0] in register GCCR(page0, address=0x03). DIM is the individual DC current which is configured by register DIMn (page1, address=0x00~0x47, n=0~71). FADE is the individual scaling control of DC current, configured by register FADEm (page2, address = 0x00~0x47, m=0~71) or sourced from specified pattern controller via setting of register PATn (page3, address=0x00~0x47, n=0~71). DUTY is duty ratio of display scan, which is related to the number of active current switch, configured by bits SWSEL[3:0] in register SIZE (page0, address=0x80). The value of DUTY is determined by the following formula:

$$DUTY = \frac{592\mu s}{600.5\mu s} \times \frac{1}{SWSEL + 1}$$

# **Display Content Updating**

The device supports up to 72 LEDs. The location of each LED is shown by the following figure.



Figure 17 LED Location

In stand-by mode, only registers in page0 is configurable via I<sup>2</sup>C interface, but registers in page1 to page5 is inaccessible. After 0x00 has been written into register SLPCR and the device has been in active mode for about 200µs, page1 to page5 become accessible.

In AW20072, each LED is controlled by 4 independent parameters:

- On/Off control, bit ONx in registers LEDONx (page0, address=0x31~0x3C). When bit ALLON in register GCCR (page0, address=0x03) is set, all LEDs are switched on, and registers LEDONx are ignored.
- DIM[5:0] control, register DIMn (page1, address=0x00~0x47)
- FADE[7:0] control, register FADEn (page2, address=0x00~0x47)
- PAT[1:0] selection, register PATn (page3, address= 0x00~0x47)



User can program above parameters to control each LED to be on/off directly, or control its brightness by adjusting DIM and FADE current level. Via configuring registers PATn (n=0~71), a group of LEDs can be controlled by an internal pattern controller to dimming synchronously or output the same breathing lighting effect.

The device supports multiple parameters fast updating. The DIM, FADE and PAT parameters of each LED is distributed in page1, page2 and page3 respectively. The page4 and page5 are virtual pages. In page4, DIM and FADE parameter of each LED are put together one by one, so it is easy to update both DIM and FADE in the order of LED LED in very short time via one continuous write operation of I<sup>2</sup>C. Similarly, in page5, DIM,FADE and PAT parameter of each LED are put together so as to make the process of updating all display parameter very quickly. The following figure shows the distribution of display parameter in different page.



Figure 18 Display Parameter Distribution in Page1~Page5



The following flow diagram describes the general configuring process for LED display and updating.



Figure 19 Configuration Process of AW20072

#### **Pattern Controllers**

There are three pattern controllers in the device. When bit PATxEN (x=0~2) in register PATCR (page0, address = 0x43) is set, corresponding pattern controller is enabled. Each pattern controller could be configured to work in autonomous breathing mode or manual-controlled mode. Individual LED can be configured by register PAT in page 3 independently to select its FADE parameter sourced from FADE register or one of the three pattern controllers.

#### **Autonomous Breathing Mode**

When bit PATMD in register PATxCFG (page0,address=0x56, 0x57, 0x58, x=0~2) is set to 1, the pattern controller works in autonomous breathing mode. In this mode, the pattern controller will generate a breathing lighting effect, which is configured by the user-defined timing parameter. The waveform of the breathing lighting effect is shown in the following figure. The parameter T1~T4 define 4 key primary time in a complete breathing period. T1~T4 composite a breathing loop, denoting the rise-time, on-time, fall-time and off- time



respectively. FADEH and FADEL are the max and min value of FADE, configurable by registers FADExH (page0,address=0x44, 0x45, 0x46,  $x=0\sim2$ ) and FADExL(page0,address=0x47, 0x48, 0x49,  $x=0\sim2$ ) respectively. By default, both the value of registers FADExH and FADExL are 0x00.



Figure 20 LED breath timing in pattern mode

The start point and end point of autonomous breathing loop configurable. The loop starting point could be selected among T1~T4, which is set by bits LB[1:0] in register PATxT2 (page0,address=0x4c, 0x50, 0x54, x=0~2). The end point of the loop can only be selected between the end of T1 and the end of T3, which is determined by bits LE[1:0] in register PATxT2. The calculation method of the loop times is determined by the end point defined. If bits LE[1:0] is not "00", the end point of breathing loop is the end of T1, and the loop counter increment by 1 at the end of T3.

The loop times is configured by parameter LT[11:0] in register PATxT2(page0,address=0x4c, 0x50, 0x54, x=0-2) and register PATxT3 (page0,address=0x4d, 0x51, 0x55, x=0-2). When LT[11:0] are 0, the breathing loop is infinite.

After defined loop times has finished, the status bit PATxIS in register ISRFLT (page0,address=0x05, x=0~2) will be set to "1". If the corresponding interrupts enable bit PATxIE in register PATE (page0, address=0x43) is set to "1", the pin INTN will be pulled down. When the host reads register ISRFLT, the interrupt status register ISRFLT is cleared and pin INTN return to high.

Once breathing loop start again or pattern controller switches to manual mode by setting PATMD bit to "0", the PATxIS will be cleared.

When bit RUNx in register PATGO (page0, address=0x59,  $x=0\sim2$ ) is set to 1, pattern  $x(x=0\sim2)$  is started. The complete start process of the autonomous breathing machine is as follows:

- Set FADE, DIM parameter(FADE parameter sourced from FADE register in page2)
- b) Set corresponding LED individual on/off control register(FADE parameter sourced from FADE register in page2)
- c) Set pattern selection register PATn in page3(FADE parameter sourced from FADE register in page2)
- d) Configure PATxT0, PATxT1, PATxT2, PATxT3 for parameters T1~T4, start/stop point, and repeat times. (FADE parameter sourced from FADE register in page2)
- e) Set PATCR.PATxEN to "1"(FADE parameter sourced from pattern controller)
- f) Set PATxCFG.PATMD to "1"
- g) Set PATGO.RUNx to "1"

# Manual Control Mode

If bit PATMD in registers PATxCFG (page0, address = 0x56, 0x57, 0x58, x=0~2) is set to "0", manual mode is selected for corresponding pattern controller.

In manual control mode, user could program the bit SWITCH in register PATxCFG (page0, address =0x56,0x57,0x58, x=0-2) to control the output of pattern controller. When bit SWITCH is "1", the output of



pattern controller is the value set by register FADEHx.(page0,address=0x44, 0x45, 0x46 x= 0~2). When bit SWITCH is "0", the output of pattern controller is the value set by register FADELx (page0,address =0x47, 0x48, 0x49, x=0~2).

If bit RAMPEN in register PATxCFG is set to "1", the smooth ramp up/down will be enabled. At this time, if the bit SWITCH change from "0" to "1", the output FADE value of the pattern controller will be smoothly ramp up to FADEHx. If bit SWITCH change from "1" to "0", the output FADE of the pattern controller will ramp down smoothly to FADELx.

If the bit RAMPEN is "0", the ramp up/down function is turned off. The output FADE of the pattern controller change to FADEHx or FADELx directly based on the value of PATCFGx.SWITCH.



Figure 21 Manual Control Mode

#### **Exponent Current Mode**

The device supports exponential current mode, which is enabled when the bit EXPEN in register GCCR.(page0, address= 0x03) is set to "1". In this mode, only the low 6-bit of FADEn register in page2 is valid, it will be internally converted to 8-bit exponential current.

# **Multiple Device Synchronization**

The AW20072 supports multiple device synchronization to drive more than 72 LEDs by cascade of multiple devices. In this application, all devices share a common clock, one device works as a master to output common clock on pin CLKIO, and other devices work as slave to use external input clock from pin CLKIO.

Bit CLK\_IO and CLK\_SEL in register CLKSYS (page0,address=0x05) select the clock input or output on pin CLKIO

| CLK_IO | CLK_SEL | Device Clock Selection                                |
|--------|---------|-------------------------------------------------------|
| 0      | 0       | Use Internal clock and pin CLKIO is high-Z            |
| 1      | 0       | Master, use internal clock and output it on pin CLKIO |
| 0      | 1       | Slave, use external clock from pin CLKIO              |
| 1      | 1       | Forbidden                                             |



# **Register Configuration**

# **Register Control**



Figure 22 Register Control

# **Register List**

| Add.          | Name            | W/R | Function description                     | Default |
|---------------|-----------------|-----|------------------------------------------|---------|
|               |                 |     |                                          | Value   |
|               | 0,0x01,0x02,0x  |     |                                          |         |
| F0H           | PAGE            | R/W | Page configuration                       | 00H     |
| Page = $0x00$ | D: Function reg |     |                                          |         |
| 00H           | IDR             | R   | Chip ID                                  | 18H     |
| 01H           | SLPCR           | R/W | Sleep mode control                       | 80H     |
| 02H           | RSTR            | W   | Soft reset                               | 00H     |
| 03H           | GCCR            | R/W | Global current configuration             | 10H     |
| 04H           | FCD             | W   | Fast clear display                       | 00H     |
| 05H           | CLKSYS          | R/W | Clock control                            | 00H     |
| 09H           | FLTCFG1         | R/W | Fault configuration register1            | 00H     |
| 0AH           | FLTCFG2         | R/W | Fault configuration register2            | 00H     |
| 0BH           | ISRFLT          | R   | Interrupt status                         | 00H     |
| 31H           | LEDON0          | W   | Individual LED on/off control            | 00H     |
| 32H           | LEDON1          | W   | Individual LED on/off control            | 00H     |
| 33H           | LEDON2          | W   | Individual LED on/off control            | 00H     |
| 34H           | LEDON3          | W   | Individual LED on/off control            | 00H     |
| 35H           | LEDON4          | W   | Individual LED on/off control            | 00H     |
| 36H           | LEDON5          | W   | Individual LED on/off control            | 00H     |
| 37H           | LEDON6          | W   | Individual LED on/off control            | 00H     |
| 38H           | LEDON7          | W   | Individual LED on/off control            | 00H     |
| 39H           | LEDON8          | W   | Individual LED on/off control            | 00H     |
| 3AH           | LEDON9          | W   | Individual LED on/off control            | 00H     |
| 3BH           | LEDON10         | W   | Individual LED on/off control            | 00H     |
| 3CH           | LEDON11         | W   | Individual LED on/off control            | 00H     |
| 43H           | PATCR           | R/W | Pattern enable control                   | 00H     |
| 44H           | FADEH0          | R/W | Maximum breathing level of pattern0      | 00H     |
| 45H           | FADEH1          | R/W | Maximum breathing level of pattern1      | 00H     |
| 46H           | FADEH2          | R/W | Maximum breathing level of pattern2      | 00H     |
| 47H           | FADEL0          | R/W | Minimum breathing level of pattern0      | 00H     |
| 48H           | FADEL1          | R/W | Minimum breathing level of pattern1      | 00H     |
| 49H           | FADEL2          | R/W | Minimum breathing level of pattern2      | 00H     |
| 4AH           | PAT0T0          | R/W | T1 & T2 configuration of pattern0        | 00H     |
| 4BH           | PAT0T1          | R/W | T3 & T4 configuration of pattern0        | 00H     |
| 4CH           | PAT0T2          | R/W | Loop configuration register1 of pattern0 | 00H     |
| 4DH           | PAT0T3          | R/W | Loop configuration register2 of pattern0 | 00H     |
| 4EH           | PAT1T0          | R/W | T1 & T2 configuration of pattern1        | 00H     |



| Add.       | Name                | W/R              | Function description                        | Default<br>Value |
|------------|---------------------|------------------|---------------------------------------------|------------------|
| 4FH        | PAT1T1              | R/W              | T3 & T4 configuration of pattern1           | 00H              |
| 50H        | PAT1T2              | R/W              | Loop configuration register1 of pattern1    | 00H              |
| 51H        | PAT1T3              | R/W              | Loop configuration register2 of pattern1    | 00H              |
| 52H        | PAT2T0              | R/W              | T1 & T2 configuration of pattern2           | 00H              |
| 53H        | PAT2T1              | R/W              | T3 & T4 configuration of pattern2           | 00H              |
| 54H        | PAT2T2              | R/W              | Loop configuration register1 of pattern2    | 00H              |
| 55H        | PAT2T3              | R/W              | Loop configuration register2 of pattern2    | 00H              |
| 56H        | PAT0CFG             | R/W              | Mode configuration of pattern0              | 00H              |
| 57H        | PAT1CFG             | R/W              | Mode configuration of pattern1              | 00H              |
| 58H        | PAT2CFG             | R/W              | Mode configuration of pattern2              | 00H              |
| 59H        | PATGO               | R/W              | Start pattern 0/1/2                         | 00H              |
| 80H        | SIZE                | R/W              | Display size configuration                  | 08H              |
| Page=0x01: | DIM current se      | etting           |                                             |                  |
| 00H~47H    | DIMn                | W                | DIM current configuration                   | 00H              |
| Page=0x02: | FADE current        | setting          |                                             |                  |
| 00H~47H    | FADEn               | W                | FADE current configuration                  | 00H              |
| Page=0x03: | PAT selection       | setting          |                                             | <i>&gt;</i>      |
| 00H~47H    | PATn                | W                | Pattern selection register                  | 00H              |
| Page=0x04: | DIM and FADE        | <b>=</b> setting |                                             |                  |
| 00H~8FH    | DIMn+<br>FADEn      | W                | DIM and FADE configuration of each LED      | 00H              |
| Page=0x05: | DIM, PAT and        | FADE             | setting                                     |                  |
| 00H~8FH    | PATn/DIMn<br>+FADEn | W                | PAT, DIM and FADE configuration of each LED | 00H              |

# **Register Bit Map**

PAGE = 0x00,0x01,0x02,0x03,0x04,0x05

| Add. | Name | W/R | BIT7 | BIT6 | BIT5 | BIT4 | BIT3 | BIT2 | BIT1 | BIT0 |
|------|------|-----|------|------|------|------|------|------|------|------|
| F0H  | PAGE | R/W |      | -    | -    | -    | -    | PAGE |      |      |

## PAGE = 0x00

| Add. | Name    | W/R | BIT7  | BIT6   | BIT5   | BIT4   | BIT3  | BIT2 | BIT1   | BIT0    |
|------|---------|-----|-------|--------|--------|--------|-------|------|--------|---------|
| 00H  | IDR     | R   |       |        |        | I      | D     |      |        |         |
| 01H  | SLPCR   | R/W | SLEEP | 1      | -      | -      | -     | ı    | -      | -       |
| 02H  | RSTR    | R/W |       |        |        | SW_I   | RSTN  |      |        |         |
| 03H  | GCCR    | R/W |       | I      | MAX    |        | ALLON | •    | -      | EXPEN   |
| 04H  | FCS     | W   | -     | -      | -      | -      | -     | -    | -      | FCDE    |
| 05H  | CLKSYS  | R/W | -     | -      | -      | -      | -     | -    | CLK_IO | CLK_SEL |
| 09H  | FLTCFG1 | R/W | -     | -      | UVLOPE | OTPE   | UVIE  | OTIE | UVLOE  | OTE     |
| 0AH  | FLTCFG2 | R/W | •     | •      | -      | -      | UVI   | TH . | -      | -       |
| 0BH  | ISRFLT  | R   | •     | PAT2IS | PAT1IS | PAT0IS | -     | •    | UVLOIS | OTIS    |
| 31H  | LEDON0  | V   | ı     | ı      | ON5    | ON4    | ON3   | ON2  | ON1    | ON0     |
| 32H  | LEDON1  | W   | -     | -      | ON11   | ON10   | ON9   | ON8  | ON7    | ON6     |
| 33H  | LEDON2  | W   | -     | -      | ON17   | ON16   | ON15  | ON14 | ON13   | ON12    |
| 34H  | LEDON3  | W   | -     | -      | ON23   | ON22   | ON21  | ON20 | ON19   | ON18    |
| 35H  | LEDON4  | W   | -     | -      | ON29   | ON28   | ON27  | ON26 | ON25   | ON24    |
| 36H  | LEDON5  | W   | -     | -      | ON35   | ON34   | ON33  | ON32 | ON31   | ON30    |
| 37H  | LEDON6  | W   | -     | -      | ON41   | ON40   | ON39  | ON38 | ON37   | ON36    |
| 38H  | LEDON7  | W   | •     | -      | ON47   | ON46   | ON45  | ON44 | ON43   | ON42    |
| 39H  | LEDON8  | W   | •     | -      | ON53   | ON52   | ON51  | ON50 | ON49   | ON48    |
| 3AH  | LEDON9  | W   | -     | -      | ON59   | ON58   | ON57  | ON56 | ON55   | ON54    |
| 3BH  | LEDON10 | W   | •     | -      | ON65   | ON64   | ON63  | ON62 | ON61   | ON60    |
| 3CH  | LEDON11 | W   | -     | -      | ON71   | ON70   | ON69  | ON68 | ON67   | ON66    |



| Add. | Name    | W/R | BIT7 | BIT6   | BIT5   | BIT4   | BIT3                 | BIT2 | BIT1 | BIT0 |  |
|------|---------|-----|------|--------|--------|--------|----------------------|------|------|------|--|
| 43H  | PATCR   | R/W | -    | PAT2IE | PAT1IE | PAT0IE | -                    |      |      |      |  |
| 44H  | FADEH0  | R/W |      |        |        | FAD    | EH0                  | •    | •    |      |  |
| 45H  | FADEH1  | R/W |      |        |        | FAD    | EH1                  |      |      |      |  |
| 46H  | FADEH2  | R/W |      |        |        | FAD    | EH2                  |      |      |      |  |
| 47H  | FADEL0  | R/W |      |        |        | FAD    | DEL0                 |      |      |      |  |
| 48H  | FADEL1  | R/W |      |        |        | FAD    | EL1                  |      |      |      |  |
| 49H  | FADEL2  | R/W |      |        |        | FAD    | DEL2                 |      |      |      |  |
| 4AH  | PAT0T0  | R/W |      |        | T1     |        |                      |      | 2    |      |  |
| 4BH  | PAT0T1  | R/W |      |        | T3     |        | T4                   |      |      |      |  |
| 4CH  | PAT0T2  | R/W | L    | E      | L      | В      | LT[11:8]             |      |      |      |  |
| 4DH  | PAT0T3  | R/W |      |        |        | LT[    | [7:0]                |      |      |      |  |
| 4EH  | PAT1T0  | R/W |      |        | T1     |        | T2                   |      |      |      |  |
| 4FH  | PAT1T1  | R/W |      |        | T3     |        |                      | Τ    |      |      |  |
| 50H  | PAT1T2  | R/W | L    | .E     | L      | В      |                      | LT[1 | 1:8] |      |  |
| 51H  | PAT1T3  | R/W |      |        |        | LT[    | 7:0]                 |      |      |      |  |
| 52H  | PAT2T0  | R/W |      |        | T1     |        |                      | Ţ    | 2    |      |  |
| 53H  | PAT2T1  | R/W |      |        | T3     |        |                      |      | 4    |      |  |
| 54H  | PAT2T2  | R/W | L    | .E     | L      | В      |                      | LT[1 | 1:8] |      |  |
| 55H  | PAT2T3  | R/W |      |        |        | LT[    | 7:0]                 |      |      |      |  |
| 56H  | PAT0CFG | R/W | -    | -      | -      | -      | - SWITCH RAMPE PATMD |      |      |      |  |
| 57H  | PAT1CFG | R/W | -    | -      | -      | -      | - SWITCH RAMPE PATME |      |      |      |  |
| 58H  | PAT2CFG | R/W | -    | -      | -      | -      | - SWITCH RAMPE PATMI |      |      |      |  |
| 59H  | PATGO   | R/W | -    | PAT2ST | PAT1ST | PAT0ST |                      |      |      |      |  |
| 80H  | SIZE    | R/W | -    | -      | -      | -      |                      | SW   | SEL  |      |  |

## PAGE = 0x01

| Add. | Name  | W/R | BIT7 | BIT6 | BIT5 | BIT4  | BIT3 | BIT2 | BIT1 | BIT0 |
|------|-------|-----|------|------|------|-------|------|------|------|------|
| 00H  | DIM0  | W   | -    | -    |      |       | DIM  | 0    |      |      |
| 01H  | DIM1  | W   | -    | -    |      | DIM1  |      |      |      |      |
|      |       |     |      |      |      |       |      |      |      |      |
| 47H  | DIM71 | W   | =    | -    |      | DIM71 |      |      |      |      |

## PAGE = 0x02

| Add. | Name   | W/R | BIT7 | BIT6   | BIT5 | BIT4 | BIT3 | BIT2 | BIT1 | BIT0 |
|------|--------|-----|------|--------|------|------|------|------|------|------|
| 00H  | FADE0  | W   |      | FADE0  |      |      |      |      |      |      |
| 01H  | FADE1  | W   |      | FADE1  |      |      |      |      |      |      |
|      |        |     |      |        |      |      |      |      |      |      |
| 47H  | FADE71 | W   |      | FADE71 |      |      |      |      |      |      |

## PAGE = 0x03

| Add. | Name  | W/R | BIT7 | BIT6 | BIT5 | BIT4 | BIT3 | BIT2 | BIT1 | BIT0 |
|------|-------|-----|------|------|------|------|------|------|------|------|
| 00H  | PAT0  | W   | -    | -    | -    | -    | -    | -    | P/   | AT0  |
| 01H  | PAT1  | W   | -    | -    | -    | -    | -    | -    | P/   | \T1  |
|      |       |     |      |      |      |      |      |      |      |      |
| 47H  | PAT71 | W   | ı    | -    | ı    | -    | ı    | 1    | PA   | T71  |

#### PAGE = 0x04

| Add. | Name  | W/R | BIT7 | BIT6 | BIT5  | BIT4 | BIT3 | BIT2 | BIT1 | BIT0 |
|------|-------|-----|------|------|-------|------|------|------|------|------|
| 00H  | DIM0  | W   | -    | -    |       |      | DIM  | 0    |      |      |
| 01H  | FADE0 | W   |      |      | FADE0 |      |      |      |      |      |
| 02H  | DIM1  | W   | -    | -    |       |      | DIM  | 1    |      |      |
| 03H  | FADE1 | W   |      |      |       | FAI  | DE1  |      |      |      |
|      |       |     | -    | -    |       |      |      |      |      |      |



| 8EH | DIM71  | W | - | - | DIM71  |
|-----|--------|---|---|---|--------|
| 8FH | FADE71 | W |   |   | FADE71 |

#### PAGE = 0x05

| Add. | Name      | W/R | BIT7 | BIT6 | BIT5   | BIT4 | BIT3 | BIT2 | BIT1 | BIT0 |  |
|------|-----------|-----|------|------|--------|------|------|------|------|------|--|
| 00H  | PAT/DIM0  | W   | P/   | AT0  |        |      | DIM  | 0    |      |      |  |
| 01H  | FADE0     | W   |      |      | FADE0  |      |      |      |      |      |  |
| 02H  | PAT/DIM1  | W   | P/   | \T1  | DIM1   |      |      |      |      |      |  |
| 03H  | FADE1     | W   |      |      |        | FA   | DE1  |      |      |      |  |
|      |           |     |      | -    |        |      |      |      |      |      |  |
|      |           |     |      |      |        |      |      |      |      |      |  |
| 8EH  | PAT/DIM71 | W   | PA   | T71  | DIM71  |      |      |      |      |      |  |
| 8FH  | FADE71    | W   |      | •    | FADE71 |      |      |      |      |      |  |

# **Detailed Register Description**

#### IDR, Chip ID Register

PAGE: 0x00, Address: 0x00, RO, default: 0x18

| 17102.0000 | , 7 taar 000. oxe | o, ito, adiadi | t. OX IO |   |   |   |   |
|------------|-------------------|----------------|----------|---|---|---|---|
| 7          | 6                 | 5              | 4        | 3 | 2 | 1 | 0 |
|            |                   |                | [[       | D |   |   |   |

Bit Symbol Description

7:0 ID Chip ID is 18H

## SLPCR, Sleep Control Register

PAGE: 0x00, Address: 0x01, R/W, default: 0x80

| TAGE: 0x00, Address: 0x01, 1777, deladit: 0x00 |   |   |   |   |   |   |   |  |  |  |
|------------------------------------------------|---|---|---|---|---|---|---|--|--|--|
| 7                                              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
| SLEEP                                          |   |   |   | - |   |   |   |  |  |  |

Bit Symbol Description

7 SLEEP Sleep Mode Control

0: Active mode

1: Standby mode

6:0 - Un-defined

## RSTR, Reset Control Register

PAGE: 0x00, Address: 0x02, W. default: 0x00

| TAGE. UXUU | TAGE: 0x00, Address: 0x02, vv, deladit: 0x00 |   |      |      |   |   |   |  |  |  |  |  |
|------------|----------------------------------------------|---|------|------|---|---|---|--|--|--|--|--|
| 7          | 6                                            | 5 | 4    | 3    | 2 | 1 | 0 |  |  |  |  |  |
|            |                                              |   | SW_F | RSTN |   |   |   |  |  |  |  |  |

Bit Symbol Description



7:0 SW\_RSTN Soft reset control. Write "0x01" to reset all configuration register and internal

#### GCCR, Global Current Configuration Register

PAGE: 0x00, Address: 0x03, R/W, default: 0x10

| 7   | 6      | 5           | 4 | 3     | 2 | 1 | 0     |
|-----|--------|-------------|---|-------|---|---|-------|
|     | ļ      | MAX         |   | ALLON | - | ı | EXPEN |
|     |        |             |   |       |   |   |       |
| Bit | Symbol | Description |   |       |   |   |       |

| 7:4 | IMAX  | Global Max C  | urrent (IMAX) Setting | J        |        |
|-----|-------|---------------|-----------------------|----------|--------|
|     |       | 0000:         | 10mA                  | 1000:    | 3.3mA  |
|     |       | 0001:         | 20mA                  | 1001:    | 6.7mA  |
|     |       | 0010:         | 30mA                  | 1010:    | 10mA   |
|     |       | 0011:         | 40mA                  | 1011:    | 13.3mA |
|     |       | 0100:         | 60mA                  | 1100:    | 20mA   |
|     |       | 0101:         | 80mA                  | 1101:    | 26.7mA |
|     |       | 0110:         | 120mA                 | 1110:    | 40mA   |
|     |       | 0111:         | 160mA                 | 1111:    | 53.3mA |
|     |       |               |                       |          |        |
| 3   | ALLON | Force All LED | Switch On             |          |        |
|     |       | 0: LED On/off | is defined by registe | ers LEDC | DNx    |

1: Force all LED to be on, ignored registers LEDONx

2:1 Reserved. Must set to "00"

0 **EXPEN Exponent Transform Enable for FADE** 

0: FADE parameter is 8-bit Linear code

1: FADE parameter is 6-bit linear code, it is transformed into 8-bit exponential code first, and then drive output current.

#### FCD, Fast Clear Display Control Register

PAGE: 0x00, Address: 0x04, W, default: 0x00

|     | ,      | , ,         |    |    |   |   |   |
|-----|--------|-------------|----|----|---|---|---|
| 7   | 6      | 5           | 4  | 3  | 2 | 1 | 0 |
|     |        |             | FC | DE |   |   |   |
| Bit | Symbol | Description |    |    |   |   |   |

Fast clear display enable, write "0x01" to clear display at once.

**FCDE** 

7:0



# CLKSYS, Clock Control Register

PAGE: 0x00, Address: 0x05, R/W, default: 0x00

| 7 | 6 | 5 | 4 | 3 | 2 | 1      | 0       |
|---|---|---|---|---|---|--------|---------|
| - | - | - | - | - | - | CLK_IO | CLK_SEL |

| Bit | Symbol  | Description                                                                                       |
|-----|---------|---------------------------------------------------------------------------------------------------|
| 7:2 | -       | Un-defined. Should be set to "000000"                                                             |
| 1   | CLK_IO  | Clock output control for pin CLKIO  0: Pin CLKIO does not output clock  1: Pin CLKIO output clock |
| 0   | CLK_SEL | Clock Source Selection  0: Use internal 4MHz OSC clock  1: Use clock input from pin CLKIO         |

# FLTCFG1, Fault Configuration Register1

PAGE: 0x00, Address: 0x09, R/W, default: 0x00

| 7   | 6         | 5            | 4                | 3             | 2            | 1           | 0       |
|-----|-----------|--------------|------------------|---------------|--------------|-------------|---------|
| -   | -         | UVLOPE       | OTPE             | UVIE          | OTIE         | UVLOE       | OTE     |
| Bit | Symbol    | Description  |                  |               |              |             |         |
| 7:6 | _         | non-defined  |                  |               |              |             |         |
|     | LIVII ODE |              | ation Fuella     |               |              |             |         |
| 5   | UVLOPE    | UVLO Prote   | ction Enable     |               |              |             |         |
|     |           | 0: Disable U | VLO protectio    | n             |              |             |         |
|     |           | 1: Enable U  | VLO protection   | n ,set SLPCR. | SLEEP when   | ISRFLT. UVL | OIS = 1 |
| 4   | OTPE      | Over-tempe   | rature (OT) Pr   | otection Enab | le           |             |         |
|     |           | 0:Disable O  | T protection.    |               |              |             |         |
|     |           | 1: Enable O  | T protection, s  | et SLPCR.SL   | EEP when ISF | RFLT.OTIS = | 1       |
|     |           |              | •                |               |              |             |         |
| 3   | UVIE      | UVLO Interr  | upt Enable       |               |              |             |         |
|     |           | 0:Disable U\ | /LO interrupt    |               |              |             |         |
|     |           | 1:Enalbe UV  | LO interrupt     |               |              |             |         |
|     |           |              |                  |               |              |             |         |
| 2   | OTIE      | Over Tempe   | erature Interrup | ot Enable     |              |             |         |



0:Disable OT interrupt

1:Enalbe OT interrupt

1 UVLOE Enable UVLO Detection Function

0:Disable UVLO detection

1:Enable UVLO detection

0 OTE Enable Over-Temperature Detection

0:Disable Over-temperature detection

1:Enable Over-temperature detection

## FLTCFG2, Fault Configuration Register2

Symbol

Bit

PAGE: 0x00, Address: 0x0A, R/W, default: 0x00

| 7 | 6 | 5 | 4 | 3  | 2  | 1 | 0 |
|---|---|---|---|----|----|---|---|
| - | - | - | - | UV | TH | - | - |

|     | •    |                                   |
|-----|------|-----------------------------------|
| 7:4 | -    | Reserved, should be set as "0000" |
| 3:2 | UVTH | UVLO Threshold Voltage Selection  |
|     |      | 00: 2.0v (d <mark>efa</mark> ult) |
|     |      | 01: 2.1v                          |
|     |      | 10: 2.2v                          |
|     |      | 11: 2.3v                          |

Description

1:0 - Reserved. Should be set as "00"

## ISRFLT, Interrupt Status Register

PAGE: 0x00, Address: 0x0B, RO, default: 0x00

| - PAT2IS PAT1IS PAT0IS UVLOIS OTIS | 7 | 6      | 5      | 4      | 3 | 2 | 1      | 0    |
|------------------------------------|---|--------|--------|--------|---|---|--------|------|
|                                    | - | PAT2IS | PAT1IS | PAT0IS | - | - | UVLOIS | OTIS |

| Bit | Symbol | Description |
|-----|--------|-------------|
| 7   | -      | Un-defined  |

Pattern controller x (x = 0~2) Interrupt Status

**PATxIS** 

6:4



0: No Interrupt

1: Auto Breath Loop Finished Interrupt Request

3:2 - Un-defined

1 UVLOIS UVLO Detection Status

0: No UVLO detected

1: UVLO detected

0 OTIS Over-temperature Detection Status

0: No Over-temperature detected

1: Over-temperature detected

#### LEDON0~11, Individual LED On/off Control Register

PAGE: 0x00, Address: 0x31~0x3C, W, default: 0x00

| 7 | 6 | 5    | 4    | 3    | 2    | 1    | 0    |
|---|---|------|------|------|------|------|------|
| - | - | ON5  | ON4  | ON3  | ON2  | ON1  | ON0  |
| - | - | ON11 | ON10 | ON9  | ON8  | ON7  | ON6  |
| - | - | ON17 | ON16 | ON15 | ON14 | ON13 | ON12 |
| - | - | ON23 | ON22 | ON21 | ON20 | ON19 | ON18 |
| - | - | ON29 | ON28 | ON27 | ON26 | ON25 | ON24 |
| - | - | ON35 | ON34 | ON33 | ON32 | ON31 | ON30 |
| - | - | ON41 | ON40 | ON39 | ON38 | ON37 | ON36 |
| - | - | ON47 | ON46 | ON45 | ON44 | ON43 | ON42 |
| - | - | ON53 | ON52 | ON51 | ON50 | ON49 | ON48 |
| - | - | ON59 | ON58 | ON57 | ON56 | ON55 | ON54 |
| - | - | ON65 | ON64 | ON63 | ON62 | ON61 | ON60 |
| - | - | ON71 | ON70 | ON69 | ON68 | ON67 | ON66 |

Bit Symbol Description

7:6 - Un-defined

5:0 ONx LEDx On/off Control

0: LEDx off

1: LEDx on

# PATCR, Pattern Enable Control Register

PAGE: 0x00, Address: 0x43, R/W, default: 0x00

| 7 | 6      | 5      | 4      | 3 | 2      | 1      | 0      |
|---|--------|--------|--------|---|--------|--------|--------|
| - | PAT2IE | PAT1IE | PAT0IE | - | PAT2EN | PAT1EN | PAT0EN |

Bit Symbol Description



3

7 - Un-defined

6:4 PATxIE Pattern Controller x Interrupt Enable

Un-defined

0: Disable Pattern x Interrupt1: Enable Pattern x Interrupt

2:0 PATxEN Pattern Controller x Enable

0: Disable Pattern x1: Enable Pattern x

#### FADEHO, PatternO Maximum Breathing Level Register

PAGE: 0x00, Address: 0x44, R/W, default: 0x00

| 7      | 6 | 5 | 4 | 3 |  | 2 | 1 | 0 |
|--------|---|---|---|---|--|---|---|---|
| FADEH0 |   |   |   |   |  |   |   |   |

Bit Symbol Description

7:0 FADEH0 Maximum FADE level of Pattern0

#### FADEH1, Pattern1 Maximum Breathing Level Register

PAGE: 0x00, Address: 0x45, R/W, default: 0x00

| 7 | 6 | 5 | 4   | 3   | 2 | 1 | 0 |
|---|---|---|-----|-----|---|---|---|
|   |   |   | FAD | EH1 |   |   |   |

Bit Symbol Description

7:0 FADEH1 Maximum FADE level of Pattern1

## FADEH2, Pattern2 Maximum Breathing Level Register

PAGE: 0x00, Address: 0x46, R/W, default: 0x00

| 7 | 6      | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|---|--------|---|---|---|---|---|---|--|--|
|   | FADEH2 |   |   |   |   |   |   |  |  |

Bit Symbol Description

7:0 FADEH2 Maximum FADE level of Pattern2



#### FADEL0, Pattern0 Minimum Breathing Level Register

PAGE: 0x00, Address: 0x47, R/W, default: 0x00

| 7      | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|--------|---|---|---|---|---|---|---|
| FADEL0 |   |   |   |   |   |   |   |

Bit Symbol Description

7:0 FADEL0 Minimum FADE level of Pattern0

#### FADEL1, Pattern1 Minimum Breathing Level Register

PAGE: 0x00, Address: 0x48, R/W, default: 0x00

| 7 | 6 | 5 | 4   | 3   | 2 | 1 | 0 |
|---|---|---|-----|-----|---|---|---|
|   |   |   | FAD | EL1 |   |   | • |

Bit Symbol Description

7:0 FADEL1 Minimum FADE level of Pattern1

#### FADEL2, Pattern2 Minimum Breathing Level Register

PAGE: 0x00, Address: 0x49, R/W, default: 0x00

| 7 | 6      | 5 | 4 | 3 | 2 | 1 | 0 |  |
|---|--------|---|---|---|---|---|---|--|
|   | FADEL2 |   |   |   |   |   |   |  |

Bit Symbol Description

7:0 FADEL2 Minimum FADE level of Pattern2

# PAT0T0/ PAT1T0/ PAT2T0, T1 & T2 Configuration Register

PAGE: 0x00

PAT0T0:Address: 0x4A, R/W, default: 0x00 PAT1T0:Address: 0x4E, R/W, default: 0x00 PAT2T0:Address: 0x52, R/W, default: 0x00

|    | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|---|---|---|---|---|---|---|---|
| T1 |   |   |   |   |   | Т | 2 |   |

Bit Symbol Description

7:4 T1 T1 (Rise-time) Selection

0000: 0.00s (default) 1000: 2.1s

0001: 0.13s 1001: 2.6s



|     |    | 0010:      | 0.26s           | 1010: | 3.1s |
|-----|----|------------|-----------------|-------|------|
|     |    | 0011:      | 0.38s           | 1011: | 4.2s |
|     |    | 0100:      | 0.51s           | 1100: | 5.2s |
|     |    | 0101:      | 0.77s           | 1101: | 6.2s |
|     |    | 0110:      | 1.04s           | 1110: | 7.3s |
|     |    | 0111:      | 1.6s            | 1111: | 8.3s |
|     |    |            |                 |       |      |
| 3:0 | T2 | T2 (On-tir | ne) Selection   |       |      |
|     |    | 0000:      | 0.04s (default) | 1000: | 2.1s |
|     |    | 0001:      | 0.13s           | 1001: | 2.6s |
|     |    | 0010:      | 0.26s           | 1010: | 3.1s |
|     |    | 0011:      | 0.38s           | 1011: | 4.2s |
|     |    | 0100:      | 0.51s           | 1100: | 5.2s |
|     |    | 0101:      | 0.77s           | 1101: | 6.2s |
|     |    | 0110:      | 1.04s           | 1110: | 7.3s |
|     |    | 0111:      | 1.6s            | 1111: | 8.3s |
|     |    |            |                 |       |      |

# PAT0T1/PAT1T1/PAT2T1, T3 & T4 Configuration Register

PAGE: 0x00

PAT0T1:Address: 0x4B, R/W, default: 0x00 PAT1T1:Address: 0x4F, R/W, default: 0x00 PAT2T1:Address: 0x53, R/W, default: 0x00

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|
|   | Т | 3 |   |   | Т | 4 |   |

| Bit | Symbol | Description  | n               |       |      |  |
|-----|--------|--------------|-----------------|-------|------|--|
| 7:4 | ТЗ     | T3 (Fall-tii | me) Selection   |       |      |  |
|     |        | 0000:        | 0.00s (default) | 1000: | 2.1s |  |
|     |        | 0001:        | 0.13s           | 1001: | 2.6s |  |
|     |        | 0010:        | 0.26s           | 1010: | 3.1s |  |
|     |        | 0011:        | 0.38s           | 1011: | 4.2s |  |
|     |        | 0100:        | 0.51s           | 1100: | 5.2s |  |
|     |        | 0101:        | 0.77s           | 1101: | 6.2s |  |
|     |        | 0110:        | 1.04s           | 1110: | 7.3s |  |
|     |        | 0111:        | 1.6s            | 1111: | 8.3s |  |
|     |        |              |                 |       |      |  |
| 3:0 | T4     | T4 (Off-tin  | ne) Selection   |       |      |  |



| Bit | Symbol | Descriptio     | n                        |                |              |  |
|-----|--------|----------------|--------------------------|----------------|--------------|--|
|     |        | 0000:<br>0001: | 0.04s (default)<br>0.13s | 1000:<br>1001: | 2.1s<br>2.6s |  |
|     |        | 0011:          | 0.26s                    | 1010:          | 3.1s         |  |
|     |        | 0011:<br>0100: | 0.38s<br>0.51s           | 1011:<br>1100: | 4.2s<br>5.2s |  |
|     |        | 0100.          | 0.77s                    | 1100.          | 6.2s         |  |
|     |        | 0110:          | 1.04s                    | 1110:          | 7.3s         |  |
|     |        | 0111:          | 1.6s                     | 1111:          | 8.3s         |  |

#### PAT0T2/PAT1T2/PAT2T2, Loop Configuration Register1

PAGE: 0x00

PAT0T2:Address: 0x4C, R/W default: 0x00 PAT1T2:Address: 0x50, R/W, default: 0x00 PAT2T2:Address: 0x54, R/W, default: 0x00

|     | LE       | LB                                                  |                 | LT[11:8]                  | •         |
|-----|----------|-----------------------------------------------------|-----------------|---------------------------|-----------|
| Bit | Symbol   | Description                                         |                 |                           |           |
| 7:6 | LE       | Loop End Point Setting                              |                 |                           |           |
|     |          | 00: Loop end at OFF state Other: Loop end at ON sta | ,               |                           |           |
|     |          | outen 200p ond at on ou                             |                 |                           |           |
| 5:4 | LB       | Loop Beginning Point Sett                           | ting            |                           |           |
|     |          | 00: Loop begin from T1 01: Loop begin from T2       |                 |                           |           |
|     |          | 10: Loop begin from T3                              |                 |                           |           |
|     |          | 11: Loop begin from T4                              |                 |                           |           |
| 3:0 | LT[11:8] | 4 MSB of Loop Times (LT                             | ). When LT[11:0 | 0] are all 0, the loop is | end-less. |

#### PAT0T3/ PAT1T3/ PAT2T3, Loop Configuration Register2

PAGE: 0x00

PAT0T3:Address: 0x4D, R/W, default: 0x00 PAT1T3:Address: 0x51, R/W, default: 0x00 PAT2T3:Address: 0x55, R/W, default: 0x00

| 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|---|---|---|----|----|---|---|---|
|   |   |   | LT | ΓL |   |   |   |



Bit Symbol Description

7:0 LT[7:0] 8 LSB of Loop Times (LT). When LT[11:0] are all 0, the loop is end-less.

#### PAT0CFG/ PAT1CFG / PAT2CFG, Pattern Mode Configuration Register

PAGE: 0x00

PAT0CFG:Address: 0x56, R/W, default: 0x00 PAT1CFG: Address: 0x57, R/W, default: 0x00 PAT2CFG: Address: 0x58, R/W, default: 0x00

| 7 | 6 | 5 | 4 | 3 | 2      | 1     | 0     |
|---|---|---|---|---|--------|-------|-------|
|   |   | 1 | - | - | SWITCH | RAMPE | PATMD |

Bit Symbol Description 7:3 Undefined

2 **SWITCH** Manual on/off Control

> 0: LED off 1: LED on

1 **RAMPE** Ramp Enable. Only active in manual control mode.

0: No ramp

1: Ramp enabled

0 **PATMD** Pattern Mode Selection

0: Manual control mode

1: Auto breathing Mode

#### PATGO, Start Pattern 0/1/2 Register

PAGE: 0x00, Address: 0x59, R/W, default: 0x00

|   | 7 | 6      | 5      | 4      | 3 | 2    | 1    | 0    |
|---|---|--------|--------|--------|---|------|------|------|
| ſ | - | PAT2ST | PAT1ST | PAT0ST | - | RUN2 | RUN1 | RUN0 |

Bit Symbol Description

non-defined

**PATxST** Pattern x Running Status

0: Pattern x is not running

32

1: Pattern x is running



Reserved. Should be set as "0"

2:0 RUNx Pattern Run Control. Write "1" to corresponding bit to start up pattern x

#### SIZE, Display Size Configuration Register

PAGE: 0x00, Address: 0x80, R/W, default: 0x08

| 7 | 6 | 5 | 4 | 3     | 2 | 1 | 0 |  |
|---|---|---|---|-------|---|---|---|--|
| - | - | - | - | SWSEL |   |   |   |  |
|   |   |   |   |       |   |   |   |  |

Bit Symbol Description

7:4 - Reserved. Should be set as "0000"

3:0 SWSEL Current Switch Number Selection

0000: 1 current switch (C1), drive 1x12 LED

0001: 2 current switch(C1,C2), drive 2x12 LEDs

0010: 3 current switch(C1,C2,C3), drive 3x12 LEDs

0011: 4 current switch(C1,C2,C3,C4), drive 4x12 LEDs

0100: 5 current switch(C1,C2,C3,C4,C5), drive 5x12 LEDs

0101: 6 current switch(C1,C2,C3,C4,C5,C6), drive 6x12 LEDs

Other: Reserved, don't use

#### PAGE, Page Configuration Register

| All pages, Ad | ddress: 0xf0, F | R/W, <mark>def</mark> ault: 0 | )x00 |   |   |   |   |
|---------------|-----------------|-------------------------------|------|---|---|---|---|
| 7             | 6               | 5                             | 4    | 3 | 2 | 1 | 0 |
| PAGE          |                 |                               |      |   |   |   |   |

| Bit | Symbol | Description  |
|-----|--------|--------------|
| 7:3 |        | Un-defined   |
| 2:0 | PAGE   | Page Number. |

Write 0xC0: set current page to page0
Write 0xC1: set current page to page1
Write 0xC2: set current page to page2
Write 0xC3: set current page to page3
Write 0xC4: set current page to page4
Write 0xC5: set current page to page5



#### Page1 Register

#### DIMn, DIM Current Configuration Register

Address: 0x00~0x47, W, default: 0x00

| 7 | 6 | 5 | 4   | 3 | 2 | 1 | 0 |  |
|---|---|---|-----|---|---|---|---|--|
| - | - |   | DIM |   |   |   |   |  |
|   |   |   |     |   |   |   |   |  |

Bit Symbol Description

7:6 - non-defined

5:0 DIM 6-bit DIM parameter Setting of individual LED

#### Page2 Register

#### FADEn, FADE Current Configuration Register

Address: 0x00~0x47, W, default: 0x00

| riadiooo. oxi | 50 OX 17, VV, G | ordant. Oxoo |    |    |   |   |   |
|---------------|-----------------|--------------|----|----|---|---|---|
| 7             | 6               | 5            | 4  | 3  | 2 | 1 | 0 |
|               |                 |              | FA | DE |   |   |   |

Bit Symbol Description

7:0 FADE 8-bit FADE Parameter Setting for individual LED.

When bit EXPEN of register GCCR is "1", bits FADE[7:6] are ignored, and only

FADE[5:0] is valid to provide 64-level of exponential FADE current.

#### Page3 Register

#### PATn, Pattern Selection Register

Address: 0x00~0x47, W, default: 0x00

| 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0  |
|---|---|---|---|---|---|----|----|
| - | _ | _ | - | - | - | P/ | ΔT |

Bit Symbol Description

7:2 - Undefined

1:0 PAT Pattern Control Selection for individual LED

00: FADE parameter comes from FADEn register.

01: FADE parameter comes from pattern controller 0.

10: FADE parameter comes from pattern controller 1.

11: FADE parameter comes from pattern controller 2.



#### Page4 Register

## DIMn, DIM Current Configuration Register

Address: 0x00~0x8E,even address only, W, default: 0x00

| 7 101011 0 0 0 1 0 7 1 1 |   | - a.a.a | ,,    |                  |               |      |   |
|--------------------------|---|---------|-------|------------------|---------------|------|---|
| 7                        | 6 | 5       | 4     | 3                | 2             | 1    | 0 |
| -                        | - |         |       | DII              | Mn            |      |   |
|                          |   |         | (Refe | er to definition | of DIMn in pa | ge1) |   |

# FADEn, FADE Current Configuration Register

Address: 0x01~0x8F,odd address only, W, default: 0x00

| 7                                       | 6 | 5 | 4 | 3 | 2 | 1 | 0 | ) |
|-----------------------------------------|---|---|---|---|---|---|---|---|
| FADEn                                   |   |   |   |   |   |   |   |   |
| (Refer to definition of FADEn in page2) |   |   |   |   |   |   |   |   |

#### Page5 Register

## DIMn, DIM Current Configuration Register

Address: 0x00~0x8E,even address only, W, default: 0x00

| 7                            | 6             | 5 | 4     | 3 | 2                   | 1     | 0 |
|------------------------------|---------------|---|-------|---|---------------------|-------|---|
| PA<br>(Refer to d<br>PATn in | lefinition of |   | (Refe |   | Mn<br>of DIMn in pa | nge1) |   |

## FADEn, FADE Current Configuration Register

Address: 0x01~0x8F.odd address only, W. default: 0x00

|   | Addices. Oxe                                           | or oxor, odd c | iddicoo oiliy, i | r, acidant. oxc | ,0 |  |   |   |   |
|---|--------------------------------------------------------|----------------|------------------|-----------------|----|--|---|---|---|
| ĺ | 7                                                      | 6              | 5                | 4               | 3  |  | 2 | 1 | 0 |
| Ī | FADEn                                                  |                |                  |                 |    |  |   |   |   |
|   | (Refer to defin <mark>itio</mark> n of FADEn in page2) |                |                  |                 |    |  |   |   |   |



# TAPE AND REEL INFORMATION

# REEL DIMENSIONS D1 D0

#### TAPE DIMENSIONS



- A0: Dimension designed to accommodate the component width
- B0: Dimension designed to accommodate the component length
- K0: Dimension designed to accommodate the component thickness
- W: Overall width of the carrier tape
- P0: Pitch between successive cavity centers and sprocket hole
- P1: Pitch between successive cavity centers
- P2: Pitch between sprocket hole
- D1: Reel Diameter
- D0: Reel Width

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### All Dimensions are nominal

| D1<br>(mm) | D0<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P0<br>(mm) | P1<br>(mm) | P2<br>(mm) | W<br>(mm) | Pin1 Quadrant |
|------------|------------|------------|------------|------------|------------|------------|------------|-----------|---------------|
| 330        | 12.4       | 4.3        | 4.3        | 1.1        | 2          | 8          | 4          | 12        | Q1            |



# **PACKAGE DESCRIPTION**



All Dimensions are in Millimeters



# **LAND PATTERN**



Dimensions are all in Millimeters



# **REVISION HISTORY**

| Version        | Date      | Revision Record                                                              |  |  |  |  |
|----------------|-----------|------------------------------------------------------------------------------|--|--|--|--|
| V1.0 Apr. 2018 |           | First officially release                                                     |  |  |  |  |
| V1.1           | Nov. 2018 | Added the quiescent current in active modepage6                              |  |  |  |  |
|                |           | Added the power on procedurepage9                                            |  |  |  |  |
| V1.2 Jan. 2019 |           | Added the value of max current of each current sink with different IMAX[3:0] |  |  |  |  |
|                |           | Modify the match accuracy                                                    |  |  |  |  |
|                |           | Modify the dropout voltage for Rxpage6                                       |  |  |  |  |
| V1.3           | Apr. 2019 | Modify the I <sup>2</sup> C interface descriptionpage1                       |  |  |  |  |
|                |           | page10                                                                       |  |  |  |  |



#### **DISCLAIMER**

Information in this document is believed to be accurate and reliable. However, Shanghai AWINIC Technology Co., Ltd (AWINIC Technology) does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

AWINIC Technology reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. Customers shall obtain the latest relevant information before placing orders and shall verify that such information is current and complete. This document supersedes and replaces all information supplied prior to the publication hereof.

AWINIC Technology products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an AWINIC Technology product can reasonably be expected to result in personal injury, death or severe property or environmental damage. AWINIC Technology accepts no liability for inclusion and/or use of AWINIC Technology products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

Applications that are described herein for any of these products are for illustrative purposes only. AWINIC Technology makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

All products are sold subject to the general terms and conditions of commercial sale supplied at the time of order acknowledgement.

Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

Reproduction of AWINIC information in AWINIC data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. AWINIC is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of AWINIC components or services with statements different from or beyond the parameters stated by AWINIC for that component or service voids all express and any implied warranties for the associated AWINIC component or service and is an unfair and deceptive business practice. AWINIC is not responsible or liable for any such statements.