# **NTP8810**

High Performance, High Fidelity Power Driver Integrated Full Digital Audio Amplifier

Datasheet ver. 1.2



# **General Description**

The NTP8810 is a single chip full digital audio amplifier including power stage for stereo amplifier system. NTP8810 is integrated with versatile digital audio signal processing functions, high-performance, high-fidelity fully digital PWM modulator and two high-power full-bridge MOSFET power stages.

The NTP8810 receives digital serial audio data with sampling frequency 96kHz, 48kHz, 44.1kHz and 32kHz. It delivers 2 x 15 watts in stereo mode. The NTP8810 has a mixer and Bi-Quad filters which can be used to implement the essential audio signal processing functions like, compensation of a loud speaker response and parametric equalization.

All the functions of the NTP8810 can be controlled by internal register values via I<sup>2</sup>C host interface bus.

## **Features**

- 2 CH Stereo (15W x 2 BTL @18V, 8Ω)
- SDATA Generator (I<sup>2</sup>S output)
- Wide Operating Supply Voltage Range (4.5V to 20V)
- Floating Point Operation
- 20 Programmable Bi-Quad Filters
  - ✓ Speaker Compensation
  - ✓ LPF, HPF, DC Cut
  - ✓ Parametric Equalizer
- 100dB Dynamic Range
- 1 Band Dynamic Range Control
- Protection Circuit
  - ✓ OCP(Over Current Protection)
  - ✓ OTP(Over Temperature Protection)
  - ✓ UVP(Under Voltage Protection)
- High Efficiency
- DC protection
  - ✓ DC cut filter
  - ✓ Coefficient memory checksum
  - ✓ Modulation Index check

# **Package**



(32 pin SAW QFN 5mm x 5mm Package)

# **Applications**

- PDP TV or LCD TV or Monitor TV
- Docking Station
- Mini-Component Audio Solution

# **Ordering Information**

| Product ID | Package Type | Pin | Size    |
|------------|--------------|-----|---------|
| NTP8810    | SAW QFN      | 32  | 5 x 5mm |

NeoFidelity, Inc. 9F, Silicon Park A, 35, Pangyo-ro 255beon-gil, Bundang-gu, Seongnam-si, Gyeonggi-do, 463-400, Korea Phone +82-31-8038-4810, Fax +82-31-8038-4885, Email <a href="mailto:info@neofidelity.com">info@neofidelity.com</a>, Web <a href="mailto:www.neofidelity.com">www.neofidelity.com</a>

#### Disclaimer

NeoFidelity, Inc. reserves the right to make changes without notice in the product described in this datasheet including circuits, software and ICs, described herein for the purpose of improvement of design and performance. NeoFidelity, Inc. assumes no responsibilities and liabilities for the use of the product, conveys no license under any patent or copyright, and makes no warranties that the product is free from patent or copyright infringement, unless otherwise specified.

# **Table of Contents**

| 1.  | BLOCK DIAGRAM                                             |    |
|-----|-----------------------------------------------------------|----|
| 2.  | PIN ASSIGNMENTS                                           |    |
| 3.  | PIN DESCRIPTIONS                                          |    |
| 4.  | CHARACTERISTICS AND SPECIFICATIONS                        |    |
|     | 4.1. Absolute Maximum Ratings                             |    |
|     | 4.2. Recommended Operating Conditions                     |    |
|     | 4.3. DC Electrical Characteristics                        |    |
|     | 4.4. Performance Specification                            | 6  |
|     | 4.5. Switching Characteristics – I <sup>2</sup> C Control |    |
| _   | 4.6. Switching Characteristics – Audio Interface          |    |
| 5.  | I <sup>2</sup> C BUS OF NTP8810                           | 8  |
|     |                                                           |    |
|     | 5.1.1. Writing Operation                                  |    |
|     | 5.1.2. Reading Operation                                  |    |
| 6.  | CLOCK, RESET & CONTROL                                    |    |
| ο.  | 6.1. System Clock                                         |    |
|     | 6.2. Timing Sequence                                      |    |
|     | 6.2.1. Power-Up & Initialization Sequence                 |    |
|     | 6.2.2. Power-Down Sequence                                |    |
| 7.  | AUDIO INTERFACE                                           |    |
| ٠.  | 7.1. I <sup>2</sup> S                                     |    |
|     | 7.1.1. I <sup>2</sup> S Glitch Filter                     |    |
|     | 7.2. SDATA Generator                                      |    |
| 8.  | MIXER                                                     |    |
| 9.  | PRE-PROCESSING                                            |    |
| ٥.  | 9.1. Bi-Quad Filter Chain                                 |    |
| 10  | VOLUME & DYNAMIC RANGE CONTROL                            | 15 |
|     | 10.1. Master Volume Control                               |    |
|     | 10.2. Channel Volume Control                              |    |
|     | 10.3. Master Volume Fine Control                          |    |
|     | 10.4. Mute and Soft Volume Change                         |    |
|     | 10.5. Auto Mute                                           |    |
|     | 10.6. Dynamic Range Control                               | 16 |
|     | 10.7. Power Meter                                         |    |
| 11. | OUTPUT INTERFACE                                          |    |
|     | 11.1. Output Configuration                                |    |
|     | 11.2. AM Interference Relief Mode                         |    |
|     | 11.3. PWM Output Mapper                                   | 17 |
|     | 11.4. Switching Output Mode                               |    |
|     | 11.5. Soft Start                                          | 18 |
| 12. | DC PROTECTION                                             | 19 |
|     | 12.1 Memory Checksum                                      | 19 |
|     | 12.2 Modulation Index Check                               | 20 |
|     | 12.3 Hard-Wired DC Cut                                    |    |
| 13. | TYPICAL APPLICATION SCHEMATICS                            | 21 |
| 14. | APPENDIX                                                  | 22 |
|     | A. Configuration Register Summary                         |    |
|     | B. Configuration Register Value Reference                 |    |
|     | C. Typical Characteristics Graph                          |    |
|     | D. Outline and Mechanical Data & Humidity Level           |    |
|     | E. The Rules of the Mark on Chip                          |    |
|     | F. Packing Information                                    | 56 |
|     |                                                           |    |

# 1. BLOCK DIAGRAM



Figure 1. NTP8810 Block Diagram

# 2. PIN ASSIGNMENTS



Copyright © NeoFidelity, Inc.

Page 4

Document Number: DS8810 Ver. 1.2 for Haier

# 3. PIN DESCRIPTIONS

| PIN | NAME        | TYPE | DESCRIPTION                                                               |
|-----|-------------|------|---------------------------------------------------------------------------|
| 1   | VDD_IO      | Р    | Power supply for digital interface I/O, 3.3V                              |
| 2   | VDD_PLL     | Р    | Regulator output for PLL digital block, 1.2V                              |
| 3   | LF          | I/O  | External PLL loop filter                                                  |
| 4   | GND         | Р    | This pin should be connected to Ground                                    |
| 5   | DVDD        | Р    | Regulator output for Core block, 1.2V                                     |
| 6   | SDATA       | I    | I <sup>2</sup> S serial data input                                        |
| 7   | WCK         | I    | l <sup>2</sup> S word clock                                               |
| 8   | MONITOR_0   | 0    | No Connection, monitoring signal out from protection logic                |
| 9   | SDA         | I/O  | I <sup>2</sup> C data                                                     |
| 10  | SCL         | I    | I <sup>2</sup> C clock                                                    |
| 11  | /FAULT      | 1    | Active low to reset internal power stage, Pull-up                         |
| 12  | BST2B       | Р    | Bootstrap supply, external capacitor to OUT2B is required                 |
| 13  | PGND2B      | Р    | Ground                                                                    |
| 14  | OUT2B       | 0    | Power stage PWM output 2B                                                 |
| 15  | PVDD2       | Р    | Power supply for PWM Power stage 2                                        |
| 16  | OUT2A       | 0    | Power stage PWM output 2A                                                 |
| 17  | PGND2A      | Р    | Ground                                                                    |
| 18  | BST2A       | Р    | Bootstrap supply, external capacitor to OUT2A is required                 |
| 19  | VDR2        | Р    | Gate drive voltage regulator decoupling pin, capacitor to GND is required |
| 20  | NC          | -    | Not connected                                                             |
| 21  | AGND        | Р    | Ground                                                                    |
| 22  | VDR1        | Р    | Gate drive voltage regulator decoupling pin, capacitor to GND is required |
| 23  | BST1B       | Р    | Bootstrap supply, external capacitor to OUT1B is required                 |
| 24  | PGND1B      | P    | Ground                                                                    |
| 25  | OUT1B       | 0    | Power stage PWM output 1B                                                 |
| 26  | PVDD1       | Р    | Power supply for PWM Power stage 1                                        |
| 27  | OUT1A       | 0    | Power stage PWM output 1A                                                 |
| 28  | PGND1A      | Р    | Ground                                                                    |
| 29  | BST1A       | Р    | Bootstrap supply, external capacitor to OUT1A is required                 |
| 30  | /RESET      | 1    | Active low to reset NTP8810, Schmitt trigger input                        |
| 31  | AD          | 1    | I <sup>2</sup> C device address selection                                 |
| 32  | BCK         | 1    | I <sup>2</sup> S bit clock                                                |
| _   | Thermal Pad | Р    | This pad should be connected to Ground                                    |

P = Power Supply or Ground, I = Input, O = Output, I/O = Input / Output

Table 1. NTP8810 Pin Description

# 4. CHARACTERISTICS AND SPECIFICATIONS

4.1. Absolute Maximum Ratings

| Parameter            | Reference | Rating        | Unit |
|----------------------|-----------|---------------|------|
| DVDD voltage         | DGND      | -0.3 ~ 1.5    | V    |
| VDD_IO voltage       | GND_IO    | -0.3 ~ 5.25   | V    |
| Logic input voltage  | GND       | -0.3 ~ 5.25   | V    |
| Logic output voltage | GND       | -0.3 ~ 5.25   | V    |
| PVDDXX voltage       | PGNDXX    | 24            | V    |
| OUTXX voltage        | PGNDXX    | -0.3 ~ PVDDXX | V    |
| BSTXX voltage        | PGNDXX    | 30            | V    |
| VDRX voltage         | PGNDXX    | 6.0           | V    |
| Junction temperature | Tj        | 150           | °C   |

**4.2. Recommended Operating Conditions** 

| Parameter                     | Reference | Rating    | Unit |
|-------------------------------|-----------|-----------|------|
| VDD_IO voltage                | GND_IO    | 3.0 ~ 3.6 | V    |
| PVDDXX voltage                | PGNDXX    | 4.5 ~ 20  | V    |
| VDRX voltage                  | PGNDXX    | 4.7 ~ 5.6 | V    |
| Ambient operating temperature | Tamb      | -10 ~ 85  | °C   |

# **4.3. DC Electrical Characteristics**

| Parameter                                                                            | Symbol                   | Condition                                          | Min  | Тур  | Max  | Unit |  |
|--------------------------------------------------------------------------------------|--------------------------|----------------------------------------------------|------|------|------|------|--|
| <b>Logic Block</b> (VDD_IO=3.3V, T <sub>A</sub> =+25°C, unless otherwise specified.) |                          |                                                    |      |      |      |      |  |
| Input High voltage                                                                   | V <sub>IH</sub>          | -                                                  | 2.08 |      |      | V    |  |
| Input Low voltage                                                                    | V <sub>IL</sub>          | -                                                  | -0.3 |      | 0.89 | V    |  |
| Schmitt trig. Hysteresis                                                             | Δ٧                       | -                                                  |      | 0.29 |      | V    |  |
| Input current                                                                        |                          | V <sub>IN</sub> =V <sub>IL</sub> MAX, DVDD=MIN     | -50  |      |      | uA   |  |
| input current                                                                        |                          | $V_{IN}=V_{IH}MIN$ , DVDD= $MIN$                   |      |      | 50   | uA   |  |
| Input leakage current                                                                | l <sub>L</sub>           | V <sub>IN</sub> =VSS, DVDD=MIN                     | -10  |      | 10   | uA   |  |
| Output Low voltage                                                                   | $V_{OL}$                 | $I_{OL} = -4mA$                                    | 0    |      | 0.4  | V    |  |
| Output High voltage                                                                  | V <sub>OH</sub>          | $I_{OH} = 4mA$                                     | 2.4  |      | 3.6  | V    |  |
| LDO output voltage                                                                   | $V_{LDO}$                | DVDD,                                              | 1.08 |      | 1.32 | V    |  |
| Driver Block (PVDDXX=13                                                              | V, T <sub>A</sub> =+25°C | , unless otherwise specified.)                     |      |      |      |      |  |
| Current consumption                                                                  |                          | VDD_IO=3.3V, No Input,<br>No Load                  |      | 23   |      | mA   |  |
| Current consumption                                                                  |                          | PVDD=18V, No Input, 6 Ω<br>Load with 10uH inductor |      | 28   |      | IIIA |  |
| Peak current limit                                                                   | OCP                      | -                                                  |      | 4.5  |      | Α    |  |
| Thermal shutdown temperature                                                         | OTP.                     |                                                    | 140  | 150  | 160  | °C   |  |
| Under voltage lockout                                                                | UVP                      |                                                    |      | 3.9  | 4.15 | V    |  |

# 4.4. Performance Specification

| Parameter         | Condition                 | Min | Тур | Max | Unit |
|-------------------|---------------------------|-----|-----|-----|------|
| Speaker Amplifier |                           |     |     |     |      |
| SNR               | AES17, A-weighting filter |     | 100 |     | dB   |
| THD+N             | 1W, 1kHz @PVDD 18V        |     | 0.1 |     | %    |
| Cross talk        | Dolby standard            |     | 70  |     | dB   |

4.5. Switching Characteristics – I<sup>2</sup>C Control

| Parameter                        | Symbol             | Condition | Min  | Max | Unit |
|----------------------------------|--------------------|-----------|------|-----|------|
| I <sup>2</sup> C Control Port    |                    |           |      |     |      |
| SCL clock frequency              | F <sub>scl</sub>   |           | -    | 400 | kHz  |
| Hold time for START condition    | T <sub>hdsta</sub> |           | 600  | -   | ns   |
| Low period of the SCL clock      | T <sub>low</sub>   |           | 1300 | -   | ns   |
| High period of the SCL clock     | T <sub>high</sub>  |           | 600  | -   | ns   |
| Rise time of SDA and SCL signals | T <sub>rise</sub>  |           | -    | 300 | ns   |
| Fall time of SDA and SCL signals | T <sub>fall</sub>  |           | -    | 300 | ns   |
| Setup time for STOP condition    | T <sub>susto</sub> |           | 600  | -   | ns   |



Figure 3. I<sup>2</sup>C Mode Timing

4.6. Switching Characteristics - Audio Interface

| Parameters                              | Symbol                                             | Min | Max | Unit |
|-----------------------------------------|----------------------------------------------------|-----|-----|------|
| BCK high time                           | t <sub>bh</sub>                                    | 20  | -   | ns   |
| BCK low time                            | t <sub>bl</sub>                                    | 20  | -   | ns   |
| SDATA setup time before BCK rising edge | t <sub>ds</sub>                                    | 10  | -   | ns   |
| SDATA hold time after BCK rising edge   | t <sub>dh</sub>                                    | 10  | -   | ns   |
| WCK setup time before BCK rising edge   | t <sub>ws</sub>                                    | 20  | -   | ns   |
| BCK rising edge before WCK edge         | t <sub>wh</sub>                                    | 20  | -   | ns   |
| BCK falling edge before WCK edge        | t <sub>wl</sub>                                    | -20 | 20  | ns   |
| Rising/Falling time for BCK/WCK         | t <sub>br</sub> /t <sub>bf</sub> /t <sub>wrf</sub> | -   | 50  | ns   |

Schmitt trigger characteristics (V<sub>SIH</sub> Min = 1.85V, V<sub>SIH</sub> Max = 0.9V)



Figure 4. Audio Interface Timing

# 5. I<sup>2</sup>C BUS OF NTP8810

The NTP8810 uses an industry standard Inter IC Control (I<sup>2</sup>C) bus to communicate with host IC. A host IC can write or read internal registers of the NTP8810 via the I<sup>2</sup>C bus.

## 5.1. General Description of I<sup>2</sup>C Bus

The I<sup>2</sup>C bus uses two signal lines – a serial clock line (SCL) and a serial data line (SDA). Because the SDA line is open-drain type port, both the NTP8810 and a host IC can only drive these pins low or leave them open.

In I<sup>2</sup>C bus, a master device means the device which generates serial clock on the SCL. A slave device means the device which receives serial clock. There can be many master and slave devices on an I<sup>2</sup>C bus. But, when one master device works on the bus, the other master devices should not generate signal on the lines. These unexpected interrupts can make other slave devices to fail to communicate with the mater device.

The NTP8810 supports only slave mode of I<sup>2</sup>C bus. So, the NTP8810 always receives serial clock from a host IC. The slave mode is enough to write/read data to/from the NTP8810.



Figure 5. Basic Signaling Elements of I<sup>2</sup>C Bus

If there are no communication on  $I^2C$  bus, lines must keep in high state.  $I^2C$  bus begins communication with the start condition and ends communication with the stop condition. The start condition can be generated by changing the SDA state high to low, during the SCL state remains in high. The stop condition can be generated by changing the SDA state low to high during the SCL remains in high state. Be aware that the stop condition always reset the internal status of  $I^2C$  bus control logic. Except these two conditions, the SDA may not change during the SCL in high state. Otherwise, abnormal start or stop condition will be generated.

I<sup>2</sup>C bus transfers the MSB of a byte on 1st data slot and the LSB of a byte on 8th data slot. I<sup>2</sup>C bus checks success or fail of transfer on every 1 byte transfer. The device which found an expected data on SDA must generate acknowledgement (keep low on SDA) on 9th clock. If there is no acknowledgement on 9th clock, the device which generated a data on SDA may stop transfer. The NTP8810 will generate acknowledgement for every successful data transfer of 1 byte in write mode. But, in read mode, because data is generated by the NTP8810, the NTP8810 will not generate an acknowledgement. In this case, on the contrary, the NTP8810 will check SDA state on 9th clock that the master device received a read data properly.

Last 8th bit of the 1st byte is used to indicate whether the master device want to write or read data.

#### **5.1.1. Writing Operation**

When last 8th bit of the 1st byte is set to low state, the writing operation of I<sup>2</sup>C bus begins. The NTP8810 supports 3 kind of writing operations which presented on **Figure 6**.

The type presented on **Figure 6-(a)** is single byte write operation. "Sub address" on 2nd byte means the internal register address of the NTP8810. The "Data" on 3rd byte will be written into the internal register address on "Sub address". If stop condition is not generated, writing "data" on specific "sub address" can be repeated like **Figure 6-(b)**. "Data #n" will be written on "sub address #n".

The type presented on **Figure 6-(c)** is single byte write operation under address auto increment mode. The AIF on 1st bit of 2nd byte is the address auto increment flag. If SDA is set to high state on AIF slots, the NTP8810 write data continuously with register addresses which increased from initial "sub

Copyright © NeoFidelity, Inc.

address" for every byte; "Data #n" will be written on "sub address" + n - 1. The internal address will cycle automatically.



Figure 6. Single Byte Write Mode Sequence

**Figure 7-(a), Figure 7-(b),** and **Figure 7-(c)** represent 4 byte writing operations. Coefficient Mode Register address 0x00~0x53 are used to configure Bi-Quad filter coefficients, those are BQ, power meter gain and PEQ/DRC check. The data size of these coefficients and gains is 4 byte for each. The difference between 4byte writing operation and single byte writing operation is only the size of transferring data. So, after sending "Sub address", 4 sequential bytes must be transferred from the MSB(most significant byte) to the LSB(least significant byte) sequence.

The type presented on **Figure 7-(c)** is quad byte write operation under address auto increment mode, AIF function. Please compare the data transfer size between **Figure 6** and **Figure 7**.



Figure 7. Quad Byte Write Mode Sequence

The coefficient mode register address from 0x00 to 0x53 are used for the Bi-Quad filter coefficients in the coefficient mode. Each Bi-Quad filter uses 5 coefficients. Any unexpected coefficient value changes on any part of 5 coefficients can generate unstable Bi-Quad filter response. For example, if only one of 5 coefficients for a Bi-quad filter is changed and downloaded, its combined 5-coefficient set can have unstable operation while old and new coefficients are mixed together. Therefore to prevent this kind of problem, the NTP8810 writes coefficients to coefficient registers only when the last 5th coefficients of each Bi-quad filter are downloaded, which means all of 5 coefficients are fully ready. Please refer to 9.1 for more detailed operation.

#### 5.1.2. Reading Operation

**Figure 8-(a)** represents single byte reading operation from the NTP8810. To read data from the NTP8810, generate start condition to start transfer. After then, send "slave address" with write mode flag and send the register address(sub address). By regenerating start condition (Sr) again and transferring "slave address" with read mode flag, reading operation begins. The NTP8810 will generate data on SDA signal synchronizing with serial clocks on the SCL. Because the SDA signal generated from the NTP8810, the master device must generate ACK on 9th slot to confirm that the master received read 1 byte successfully. However, if this is just one byte reading operation, NAK (not acknowledged) signal must be generated. Then stop condition must be generated to end transfer.

When AIF set to high on sub address like **Figure 8-(b)**, data will be read continuously with register addresses which are increased from initial "sub address" for every byte. To continue reading operation in this case, the master must generate ACK signal on every 9th slot to confirm that master received 1 byte successfully. Otherwise, reading operation will be terminated. To end address auto incrementing reading operation, generate NAK on 9th slot and generate stop condition.



Figure 8. Single Byte Read Mode Sequence

**Figure 9** represents quad byte reading operation. The difference between quad byte reading operation and single byte reading operation is only the size of receiving data. So, after sending "Sub address", 4 sequential bytes must be received from the MSB to the LSB sequence.

The type presented on **Figure 9-(b)** is quad byte read operation under address auto increment mode, AIF function. Please compare the data receive size between **Figure 8** and **Figure 9**.



Figure 9. Quad Byte Read Mode Sequence

#### 5.1.3. I<sup>2</sup>C Glitch Filter

To clean out the threats of noise in today's high-speed-board system, the NTP8810 has a glitch elimination filter on the I<sup>2</sup>C ports. Glitches in the transmission lines of the I<sup>2</sup>C port can be safely removed with this function. Please refer to the register 0x3B.

# 6. CLOCK, RESET & CONTROL

## 6.1. System Clock

The internal system clock of the NTP8810 is generated from an external master clock by the on-chip PLL. The NTP8810 supports external master clock frequency from 2.048 MHz to 24.576MHz. For proper operation, the registers for the PLL should be set correctly according to master clock frequency (Address 0x00).

#### 6.2. Timing Sequence

For proper power up, initialization and power down of NTP8810, it is recommend to use the following sequence as shown in **Figure 10**.



Figure 10. Recommended Timing Sequence

#### 6.2.1. Power-Up & Initialization Sequence

- 1) Ramp up VDD\_IO to at least 3.3V.
- 2) Ramp up PVDD.
- After 0.5msec (T1≥0.5msec), drive /RESET = High, and then wait for at least 1msec (T2≥1msec).
- 4) Hold /RESET Low for at least 0.1usec (T3≥1usec)
- Drive /RESET = High, and then wait for at least 0.5msec for l<sup>2</sup>C communication (T4≥0.5msec).
- 6) BCK signal should arrive at least 1msec before I<sup>2</sup>C initialization sequence (T5≥1msec).
- 7) Execute both amp initialization sequence (e.g. clock, volume, DRC, PEQ setup) and Sound on (Address: 0x04, Data: 0xFF) sequence.

#### 6.2.2. Power-Down Sequence

- 1) When both DC and AC power are off, make sure to execute sound off sequence (Address: 0x04, Data: 0x00).
- Switch /RESET to Low after sound off sequence (T6≥0.5msec).
- BCK and I<sup>2</sup>C should be Low after sound off sequence (T7≥0.5msec).
- 4) After I<sup>2</sup>C is Low, ramp down VDD\_IO.

#### 7. AUDIO INTERFACE

#### 7.1. I<sup>2</sup>S

NTP8810 receives audio data through digital audio interface. There is a standard digital audio interface - the Inter-IC Sound (I<sup>2</sup>S) Interface.

These interfaces use 2 clock lines and 1 data line to receive the audio data. One of these clock lines is the WCK. A period of the WCK is same with sampling period of audio data i.e. 64bits (32bits for each channel). One of the main function of WCK to define the channels, the low state of WCK indicates the 1<sup>st</sup> channel i.e. left channel and the high state indicate the 2<sup>nd</sup> channel i.e. right channel. This feature enable the clock receiving device to synchronize the data word-wise for transmitting or receiving from clock generating device.

The other clock line is BCK. This clock line used to synchronize the bit-wise data. The number of clock for one WCK period is 64 clock of BCK. The name of data transfer line is SDATA. The data being synchronized with the BCK must be loaded on this line. NTP8810 receive data on rising edge of the BCK. The bit range for I<sup>2</sup>S is predefined.

NTP8810 can only work as a slave on bus. In slave mode, NTP8810 receives WCK and BCK from external source. Please refer to the following **Figure 11**.



Figure 11. I<sup>2</sup>S Audio Interface Format

#### 7.1.1. I<sup>2</sup>S Glitch Filter

To clean out the threats of noise in today's high-speed-board system, the NTP8810 has a glitch elimination filter on the  $I^2S$  ports. Glitches in the transmission lines of the  $I^2S$  port can be safely removed with this function. Please refer to the register 0x72.

#### 7.2. SDATA Generator

The SDATA generator of NTP8810 sends out I2S out signal. In order for SDATA out process to function stably, the falling of BCK should either synchronize or occur ahead of falling or rising of WCK. Refer to the register Address 0x5F in the **Appendix A** and refer to the **4.6. Switching Characteristics** – **Audio Interface**.

# 8. MIXER

Channel mixer can be used in lots of application needs like pseudo stereo and etc. User can mix input channels into each output channels with designated gains and polarity. Step size of mixer gain is variable according to the gain level as shown below.

| Volume Range (dB) | Step (dB) |
|-------------------|-----------|
| +18 ~ +6          | 1         |
| +5.5 ~ -5.5       | 0.5       |
| -6 ~ -32          | 1         |
| ≤ 32              | -∞        |

Table 2. Variable Step Mixing Gain

In total, 4 mixing gain coefficients denoted as M00, M01, M10 and M11 are defined as shown in the equation below. Each Mxx stores volume value in dB scale, and the number values versus gain in dB are shown in the **Appendix B**. By default, each input channel connected to each output channel directly; M00 and M11 are set as 0 dB in plus polarity, M01 and M10 are set as  $-\infty$  dB.

[Output Channels] = [Mixer Matrix] x [Input Channels]



Figure 12. Serial Mixer Matrix

In order to load mixer coefficients into internal memory, send the index value in the gain value table to the register address 0x09, 0x21~0x24. Each address matched to M00, M01, M10 and M11 sequentially.

# 9. PRE-PROCESSING

#### 9.1. Bi-Quad Filter Chain

The Bi-Quad filter means 2nd order IIR filter. NTP8810 implemented a serial chain of Bi-Quad filters with proprietary floating point operation schemes. The Bi-Quad filter chains can be used in various purposes; parametric EQ, loud-speaker EQ, DC cut and etc. The Bi-Quad filter structure is shown in **Figure 13**.



Figure 13. Bi-Quad Filter Structure

Ten Bi-Quad filters are linked serially for one channel. The Bi-Quad filters can be configured differently for each filter.



Figure 14. Bi-Quad Filter Chain

Filter coefficients are 32-bit floating point numbers and can be downloaded thru  $I^2C$  interface. To download Bi-Quad filter coefficients to NTP8810, select download channel by using CH flag in register Address 0x7E first. Then, write actual coefficient values to register addresses, from 0x00 to 0x53 in the coefficient register addresses.

The coefficient mode register addresses from 0x00 through 0x04 designate the five coefficients of the first Bi-Quad (BQ1) and represent coefficients b0, b1, b2, a1, a2 respectively. The coefficient mode register addresses from 0x05 through 0x09 designate coefficients of the 2nd Bi-Quad (BQ2) filter, and so on. The enable/disable operation of these Bi-Quad filters can be made by using BQF flag in register addresses of 0x3C~0x3F.

| Coefficient<br>Mode register       | 0x00 ~ 0x04  | 0x05 ~ 0x09  | 0x0A ~ 0x0E  | 0x0F ~ 0x13   | 0x14 ~ 0x18  |
|------------------------------------|--------------|--------------|--------------|---------------|--------------|
| When system address<br>0x7E = 0x01 | BQ1 of CH1/2 | BQ2 of CH1/2 | BQ3 of CH1/2 | BQ4 of CH1/2  | BQ5 of CH1/2 |
| Coefficient<br>Mode register       | 0x19 ~ 0x1D  | 0x1E ~ 0x22  | 0x23 ~ 0x27  | 0x4A ~ 0x49   | 0x4F ~ 0x53  |
| When system address<br>0x7E = 0x01 | BQ7 of CH1/2 | BQ8 of CH1/2 | BQ9 of CH1/2 | BQ10 of CH1/2 | BQ6 of CH1/2 |

Table 3. Address of Coefficients for Bi-Quad Filter Chain

# 10. VOLUME & DYNAMIC RANGE CONTROL

Master and channel volumes of the NTP8810 are independently controlled and softly changed. The system register address 0x04 is the master volume control that affects both channels simultaneously and the address 0x06 and 0x07 correspond to the channel volume control register for channel 1 and 2 respectively.

The possible Maximum Gain is +48.375dB with using master volume fine control, master volume and channel volume because the master volume applies the gain to an input signal independent from a channel volume. However, in such a case, a clipping might occur to prevent a signal overflow error if the magnitude of the input signal is large enough to exceed 0dB under the combined volume setting.

#### 10.1. Master Volume Control

By setting volume control register (address 0x04), master volume is controlled from negative infinity through 0dB with selectable step size as follows. For details on the master volume setting, see the register value table shown in **Appendix B**.

| Step   | Range       |
|--------|-------------|
| 0.5 dB | 0 ~ -125 dB |

**Table 4. Level Dependent Master Volume Steps** 

#### 10.2. Channel Volume Control

By setting volume control registers (address 0x06 and 0x07), channel volumes are independently controlled from negative infinity through +48dB with two selectable step sizes as described below, and in the **Appendix B**, exact values for channel volume setting are described.

| Step   | Range        |
|--------|--------------|
| 0.5 dB | +48 ~ -79 dB |

**Table 5. Level Dependent Channel Volume Steps** 

#### 10.3. Master Volume Fine Control

Fine control for master volume is possible (+0.125dB step up to maximum +0.375dB boost). Refer to the system register Address 0x05 in the **Appendix A**.

#### 10.4. Mute and Soft Volume Change

The NTP8810 enters mute state by setting soft mute flag of register Address 0x30. Soft mute is implemented so that the volume gradually increases or decreases when mute is turned off or on respectively. Also the soft mute speed and soft volume change speed rates are programmable. Designers can minimize the pop noise by controlling the soft mute speed and volume change intervals. Refer SM flag of register Address 0x30 and SVI flag of register Address 0x37.

#### 10.5. Auto Mute

The NTP8810 can mute the sound automatically when the level of input audio signal is lower than the register-controlled threshold value. The mute can be done by PWM switching with 50 % duty ratio. Auto mute is supported for internal channels 1~2 after 2x2 mixer block. Refer register Address 0x38.

#### **10.6. Dynamic Range Control**

Dynamic range control can be turned on or off with programmable compression threshold and attack/release rates. For detailed setting, please refer to the system register Addresses 0x2A~0x2B in **Table 6**.

| DRC System Address              | 0x2B                 | 0x2A     |
|---------------------------------|----------------------|----------|
| When system address 0x7E = 0x00 | Attack/ Release time | THD gain |

Table 6. System Register Map for Dynamic Range Control

#### 10.7. Power Meter

The power meter measures signal's energy of internal, send value of energy through register address 0x54 and always operates without on/off control.

Because audio signals swing very rapidly in process of time, user can use power meter gain to get stable value of energy. The more power meter gain approaches to maximum value, the more value of energy changes slowly.

Power meter gain is 32-bit floating point numbers and can be downloaded thru I<sup>2</sup>C interface. To download power meter gain, page flag register 0x7E should be set 0x01. And then write gain value to coefficient mode register address 0x41.

#### 11.OUTPUT INTERFACE

#### 11.1. Output Configuration

The output of NTP8810 has various options. To produce proper output signal, register 0x08, 0x31, 0x39, and 0x3A should be set to appropriate values.

#### 11.2. AM Interference Relief Mode

The NTP8810 has AM interference reduction mode. In this mode SNR performance of NTP8810 can be degrade down to 90 dB and the PWM switching frequency is spread from 384kHz through 768kHz.

#### 11.3. PWM Output Mapper

Any internal channel that produces a PWM output can be assigned to any PWM output hardware port (or pin) by mapping output port register. This feature is very helpful for the hardware designer because it can relieve difficulties in the power stage signal routing and channel assignment if the output channel order is fixed. See the system register address 0x39 in the **Appendix A**.

#### 11.4. Switching Output Mode

There are two selectable switching output modes in NTP8810. The difference between two output modes lies in the relationship of the relative signal pattern between PWM OUTxA and PWM OUTxB for a channel x. The first one is called as AD mode. This AD mode can be applied to both half bridge and full bridge output stage.



Figure 15. PWM Output Signals in AD Mode

AD asynchronous pair means the normal AD mode PWM output. In other words, A output and B output of each PWM output pair are mutually complementary. In the case of AD synchronous pair, A output and B output is perfectly identical, and its relation is not complementary. This is useful in some special case including single-ended power stage design.

The other one is called as NTX (Neo Trinity Amplification), which is D-BTL mode. This mode is applied only for BTL, and its operation is dynamically-biased BTL, compared to the normal BTL. An example of output signals in D-BTL mode is shown in **Figure 16** 



Figure 16. PWM Output Signals in D-BTL Mode

For D-BTL mode, there are two additional parameters, which is MLP (Minimum Linear Pulse Length). MLP defines the minimum pulse length that can guarantee a linear relationship between the input and output pulse length. Generally, the width of the output pulse is proportional to that of the input pulse. However, as the width of input pulse becomes narrower, such linear relation is not maintained due to the characteristic of a power device. The minimum MLP value is preferred as long as linear relationship between the input and the output pulse is satisfied. In addition, in terms of power consumption, a minimal MLP value is preferred.

This compensation is illustrated in Figure 17.



Figure 17. Compensation by MLP

#### 11.5. Soft Start

The soft start reduces pop noise by controlling rapidly increased energy of PWM.

To begin soft\_start operation, PWM soft start enable register (0x44: PSE) should be set to high, and then PWM switching on/off register (0x31: POF) should be set to low. The duty ratio of PWM output increases from 127:1 (Low:High) to 50:50 (Low:High). Step repeat time register (0x44: SRT) means repeat number of PWM output in one duty sector. Soft\_start operation with 17 repetitions is shown in the **Figure 18**.



Figure 18. Soft Start Operation Timing

#### 12. DC PROTECTION

This DC protection block prevents the system from outputting DC signal, which can cause a speaker unit burnt. Three sub functions are employed to prevent DC output, which are monitoring a memory checksum, observing a modulation index, and cutting DC output via hard-wired filters. Except for the hard-wired DC cut filter, the other two blocks only reports the error status, and external MCU may reset the amplifier chip by setting the DC soft reset register to high.



Figure 19. Block Diagram for DC PROTECTION

# 12.1 Memory Checksum

While initializing the system, the checksum data of coefficients are downloaded from the external MCU from the address 0x63 through 0x66. This memory checksum block compares the checksum data of current memory block and the checksum data at the initial time. If there happens a discrepancy between two values due to some memory fault, the error flag of address 0x6B is set to high. The external MCU can monitor this error flag and reset the chip by setting the DC soft reset to high at address 0x02. This DC soft reset will initialize the whole chip, and initialization process of the memory should be done thereafter.



Figure 20. Structure of Memory Checksum

#### 12.2 Modulation Index Check

When there is a DC component in the output, the modulation index tends to stay over or under certain value. The modulation index check block constantly monitors the PWM modulation index, and if the index value continues to stay over or under certain period of time, it sets modulation index error flag of address 0x6B to high. The external MCU can monitor this error flag and reset the chip by setting the DC soft reset the register value of address 0x02 to high. The PWM modulation duty at address 0x60 and 0x61 can be set to decide the level of DC monitoring for AD and D-BTL mode respectively.

#### 12.3 Hard-Wired DC Cut

The hard-wired DC cut filters prevent the system from outputting the signal of less than 1Hz frequency. The two hard-wired DC cut filters exist in the Bi-quad filter chain. One is located forefront, while the other is at the end of filter chain.



Copyright © NeoFidelity, Inc.

Document Number: DS8810 Ver. 1.2 for Haier

# 14. APPENDIX

# A. Configuration Register Summary

| Ξ. |      |   |     | · · · · · · · · · · · · · · · · · · · |   |   |   |   |     |
|----|------|---|-----|---------------------------------------|---|---|---|---|-----|
|    | Bit  | 7 | 6   | 5                                     | 4 | 3 | 2 | 1 | 0   |
|    | Name | Χ | MCF |                                       |   | Χ | Χ | Χ | INS |

| Name | Description  | Value | Meaning                                 | Ref. |
|------|--------------|-------|-----------------------------------------|------|
| INS  | Input Format | b'0   | I <sup>2</sup> S, slave mode            |      |
|      |              | b'1   | General serial audio, slave mode        |      |
| MCF  | Master Clock | b'000 | 3.072 MHz (WCK 48 kHz) /                |      |
|      | Frequency    |       | 2.8224 MHz (WCK 44.1 kHz)               |      |
|      |              | b'001 | 2.048 MHz (WCK 32 kHz)                  |      |
|      |              | b'010 | 6.144 MHz (WCK 96 kHz)                  |      |
|      |              | b'1XX | User defined frequency. Required to set |      |
|      |              |       | address 0x74 and address 0x75 first     |      |

## Addr 0x01: System Status (read-only)

| Ξ. |      | <b>J</b> = 10 111 |   | ··· <b>J</b> / |    |         |      |   |      |
|----|------|-------------------|---|----------------|----|---------|------|---|------|
|    | Bit  | 7                 | 6 | 5              | 4  | 3       | 2    | 1 | 0    |
|    | Name | Χ                 | Х | PEQCHK         | DC | Current | TEMP | Χ | ULCK |

| Name         | Description             | Value | Meaning                             | Ref. |
|--------------|-------------------------|-------|-------------------------------------|------|
| ULCK         | Sampled PLL             | b'0   | PLL is locked state                 |      |
| Unlock Error |                         | b'1   | PLL is Unlocked state               |      |
| TEMP         | Temperature             | b'0   | Temperature Protection Normal state |      |
|              | Protection Error        | b'1   | Temperature Protection Error state  |      |
| Current      | Current protection      | b'0   | Current protection Normal state     |      |
|              | Error                   | b'1   | Current protection Error state      |      |
| DC           | Modulation Index        | p,0   | Modulation Index Normal state       |      |
|              | Error                   | b'1   | Modulation Index Error state        |      |
| PEQCHK       | PEQ1-10 Coefficient b'0 |       | PEQ1-10 Coefficient Normal state    |      |
|              | Checksum Error          | b'1   | PEQ1-10 Coefficient Error state     |      |

#### Addr 0x02: Modulation Reset Control

| • | • •  |   |   |   |   |   |   |   |   |     |
|---|------|---|---|---|---|---|---|---|---|-----|
|   | Bit  | 7 |   | 6 | 5 | 4 | 3 | 2 | 1 | 0   |
|   | Name | Χ | 1 | X | X | Х | X | X | X | Rst |

| Name | Description        | Value | Meaning                           | Ref. |
|------|--------------------|-------|-----------------------------------|------|
| Rst  | DC soft reset Flag | b'0   |                                   |      |
|      |                    | b'1   | DC soft Reset start in Modulation |      |

# Addr 0x03: Soft Mute Speed Control

| Bit  | 7 | 6 | 5 | 4 | 3 | 2 | 1   | 0 |
|------|---|---|---|---|---|---|-----|---|
| Name | X | X | X | X | X | Χ | SMC |   |

| Name | Description   | Value | Meaning                  | Ref. |
|------|---------------|-------|--------------------------|------|
| SMC  | Soft mute     | b'00  | 50msec (at 96 / 88.2kHz) |      |
|      | speed control | b'01  | 100msec                  |      |
|      |               | b'10  | 200msec                  |      |
|      |               | b'11  | 0msec (Hard change)      |      |

| Addr 0x04: Master Volume & SPK PWM Switching On/Off Control | Addr 0x04: | Master V | /olume & | SPK PWM | Switching | On/Off Control |
|-------------------------------------------------------------|------------|----------|----------|---------|-----------|----------------|
|-------------------------------------------------------------|------------|----------|----------|---------|-----------|----------------|

| Bit  | 7    | 6 | 5 | 4 | 3 | 2 | 1    | 0 |
|------|------|---|---|---|---|---|------|---|
| Name | MVOL |   |   |   |   |   | SPOF |   |

| Name | Description     | Value                                                     | Meaning                                         | Ref. |  |  |
|------|-----------------|-----------------------------------------------------------|-------------------------------------------------|------|--|--|
| SPOF | Smart Switching | b'00000000                                                | PWM off                                         |      |  |  |
|      | Output on/off   |                                                           | (softmute on → pwm off → pwm_mask low)          |      |  |  |
|      | control         | b'00000001                                                |                                                 |      |  |  |
|      |                 | (softmute on → pwm off → pwm_mask high) b'00000010 PWM on |                                                 |      |  |  |
|      |                 | b'00000010                                                |                                                 |      |  |  |
|      |                 |                                                           | (softmute on → pwm_mask high → pwm on)          |      |  |  |
|      |                 | b'00000011                                                | PWM on                                          |      |  |  |
|      |                 |                                                           | (pwm_mask high → pwm on → softmute off)         |      |  |  |
| MVOL | Volume control  | b'00000000                                                | See volume control register tables.             |      |  |  |
|      |                 | ~ b'11111111                                              | Reset default is 0 ( $0x00$ ) ( = $-\infty$ dB) |      |  |  |
|      |                 |                                                           | 0xFF (= 0dB), 0.5dB Step                        |      |  |  |

#### Addr 0x05: Master Volume Fine Control

| Bit  | 7 | 6 | 5 | 4 | 3 | 2 | 1    | 0 |
|------|---|---|---|---|---|---|------|---|
| Name | X | Χ | X | X | X | X | MVFC |   |

| Name | Description   | Value  | Meaning                         | Ref. |
|------|---------------|--------|---------------------------------|------|
| MVFC | Master volume | b'00 ~ | 0dB ~ 0.375dB with 0.125dB step |      |
|      | fine control  | b'11   |                                 |      |

# Addr 0x06~0x07: CH 1/2 Volume

| Bit  | 7      | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|------|--------|---|---|---|---|---|---|---|
| Name | CH VOL |   |   |   |   |   |   |   |

| Name  | Description                 | Value        | Meaning                          | Ref. |
|-------|-----------------------------|--------------|----------------------------------|------|
| CHVOL | L Volume control b'00000000 |              | See channel volume table.        |      |
|       |                             | ~ b'11111111 | Reset default is 0 (0x9F) (=0dB) |      |
|       |                             |              | 0xFFmeans 48dB with 0.5dB step.  |      |

#### Addr 0x08: SPK Prescaler Value Control

| Bit  | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|------|----|---|---|---|---|---|---|---|
| Name | PS |   |   |   |   |   |   |   |

| ١ | Name | Description     | Value        | Meaning        | Ref. |
|---|------|-----------------|--------------|----------------|------|
| F | PS   | Prescaler value | p,00000000   | default = 0x68 |      |
|   |      |                 | ~ b'11111111 |                |      |

# Addr 0x09: SPK Operation Control

| Bit  | 7 | 6 | 5   | 4 | 3 | 2 | 1   | 0 |
|------|---|---|-----|---|---|---|-----|---|
| Name | X | X | IMD |   | Χ | Χ | OPM |   |

| Name | Description     | Value     | Meaning                                  | Ref. |
|------|-----------------|-----------|------------------------------------------|------|
| OPM  | PWM output port | b'00      | Normal BTL                               |      |
|      |                 | b'01      | PBTL(1A →1A,2A , 1B →1B,2B)              |      |
| IMD  | IMD Input Mode  |           | Stereo                                   |      |
|      |                 | b'01      | (L+R)/2 (In Mixer)                       |      |
|      |                 | b'10/b'11 | Follows Register setting (addr0x21~0x24) |      |

#### Reserved Addr 0x0A ~ 0x1F

#### Addr 0x20: General Serial Audio Format

| Bit  | 7 | 6 | 5    | 4 | 3  | 2 | 1   | 0   |
|------|---|---|------|---|----|---|-----|-----|
| Name | X | X | BCKS |   | BS |   | MLF | LRJ |

| Name | Description           | Value | Meaning       | Ref. |
|------|-----------------------|-------|---------------|------|
| LRJ  | Serial data justify   | b'0   | Left justify  |      |
|      |                       | b'1   | Right justify |      |
| MLF  | Serial bit order      | b'0   | MSB first     |      |
|      |                       | b'1   | LSB first     |      |
| BS   | Serial bit size       | b'00  | 24 bit        |      |
|      |                       | b'01  | 20 bit        |      |
|      |                       | b'10  | 18 bit        |      |
|      |                       | b'11  | 16 bit        |      |
| BCKS | Bit clock size select | b'00  | 64 BCK/WCK    |      |
|      |                       | b'01  | 48 BCK/WCK    |      |
|      |                       | b'10  | 32 BCK/WCK    |      |

#### Addr 0x21~0x24: Mixer Gain

| Bit  | 7 | 6  | 5 | 4 | 3 | 2 | 1 | 0 |
|------|---|----|---|---|---|---|---|---|
| Name | X | MG |   |   |   |   |   |   |

| Name | Description | Value       | Meaning                                | Ref. |
|------|-------------|-------------|----------------------------------------|------|
| MG   | Mixer gain  | b'0000000 ~ | Mixer gain (refer to mixer gain table) |      |
|      |             | b'1111111   |                                        |      |

$$\begin{bmatrix} mixer\_ch1\_output \\ mixer\_ch2\_output \end{bmatrix} = \begin{bmatrix} 0x21 & 0x22 \\ 0x23 & 0x24 \end{bmatrix} \bullet \begin{bmatrix} I2S\_ch1\_input \\ I2S\_ch2\_input \end{bmatrix}$$
Mixer equation

$$\begin{bmatrix} mixer\_ch1\_output \\ mixer\_ch2\_output \end{bmatrix} = \begin{bmatrix} 0dB(0x4E) & -\infty dB(0x00) \\ -\infty dB(0x00) & 0dB(0x4E) \end{bmatrix} \bullet \begin{bmatrix} I2S\_ch1\_input \\ I2S\_ch2\_input \end{bmatrix}$$
Reset default

#### Reserved Addr 0x25 ~ 0x29

#### Addr 0x2A: DRC Control 0

| Bit  | 7   | 6   | 5 | 4 | 3 | 2 | 1 | 0 |
|------|-----|-----|---|---|---|---|---|---|
| Name | CPR | CTS |   |   |   |   |   |   |

| Name | Description   | Value       | Meaning                                 | Ref. |
|------|---------------|-------------|-----------------------------------------|------|
| CTS  | DRC threshold | b'0000000   | -57 ~ 12dB unsigned 7-bit DRC threshold |      |
|      |               | ~ b'1111111 |                                         |      |
| CPR  | DRC enable    | b'0         | Dynamic Range Compression off           |      |
|      |               | b'1         | Dynamic Range Compression on            |      |

#### Addr 0x2B: DRC Control 1

| Bit  | 7 | 6   | 5 | 4 | 3   | 2 | 1 | 0 |
|------|---|-----|---|---|-----|---|---|---|
| Name | Χ | C1C |   |   | A1C |   |   |   |

| Name | Description      | Value                | Meaning                                                                  | Ref. |
|------|------------------|----------------------|--------------------------------------------------------------------------|------|
| A1CL | DRC attack time  | b'0000 ~<br>b'1010   | Attack time control. (See DRC attack time table below.) default = b'0001 |      |
| C1C  | DRC release time | <b>b'000</b> ~ b'111 | Release time control (See DRC release time table below.)                 |      |

| Value of Register | Attack time 6dB, fs = 96,000 |
|-------------------|------------------------------|
| 0011              | 30msec                       |
| 0010              | 15msec                       |
| 0001              | 8msec                        |
| 0000              | 4msec                        |
| 0111              | 2msec                        |
| 0110              | 1msec                        |
| 0101              | 0.5msec                      |
| 0100              | 0.25msec                     |
| 1000              | 5msec                        |
| 1001              | 6msec                        |
| 1010              | 7msec                        |

#### **Table 7. DRC Attack Time Table**

| Value of Register | Release time 6dB, fs = 96,000 |
|-------------------|-------------------------------|
| 011               | 5.0sec                        |
| 010               | 2.0sec                        |
| 001               | 1.0sec                        |
| 000               | 0.5sec                        |
| 111               | 0.2sec                        |
| 110               | 0.1sec                        |
| 101               | 0.05sec                       |
| 100               | 0.025sec                      |

# **Table 8. DRC Release Time Table**

#### Reserved Addr 0x2C ~ 0x2D

#### Addr 0x2E: DRC Control 4

| Bit  | 7 | 6 | 5 | 4   | 3 | 2 | 1 | 0 |
|------|---|---|---|-----|---|---|---|---|
| Name | X | X | X | DLL |   |   |   |   |

| Name | Description       | Value    | Meaning                          | Ref. |
|------|-------------------|----------|----------------------------------|------|
| DLL  | Delay line length | b'00000~ | Delay line length. 0~20(decimal) |      |
|      |                   | b'10100  |                                  |      |

#### Reserved Addr 0x2F

# Addr 0x30: Soft Mute On/Off Control

| Bit  | 7 | 6 | 5 | 4 | 3 | 2 | 1   | 0   |
|------|---|---|---|---|---|---|-----|-----|
| Name | X | Χ | X | Χ | X | X | SM2 | SM1 |

| Name | Description | Value | Meaning                | Ref. |
|------|-------------|-------|------------------------|------|
| SMn  | Soft mute   | b'0   | increase for channel n |      |
|      |             | b'1   | decrease for channel n |      |

#### Addr 0x31: PWM Switching On/Off Control

| Bit  | 7 | 6 | 5 | 4 | 3 | 2 | 1    | 0    |
|------|---|---|---|---|---|---|------|------|
| Name | Χ | Χ | Χ | Χ | Χ | Χ | POF2 | POF1 |

| Name | Description         | Value | Meaning                     | Ref. |
|------|---------------------|-------|-----------------------------|------|
| POFn | Switching output b' |       | Channel n PWM switching on  |      |
|      | On/off control      | b'1   | Channel n PWM switching off |      |
|      |                     |       |                             |      |

# Addr 0x32: PWM\_MASK Control 0

| Bit  | 7 | 6 | 5 | 4 | 3   | 2     | 1    | 0 |
|------|---|---|---|---|-----|-------|------|---|
| Name | Х | Χ | Χ | Χ | SRD | FPMLD | PWMM |   |

| Name  | Description                 | Value     | Meaning                                     | Ref. |
|-------|-----------------------------|-----------|---------------------------------------------|------|
| PWMM  | PWM MASK                    | b'10      | PWM MASK output is low. (reset default)     |      |
|       | register                    | otherwise | PWM MASK output is high.                    |      |
| FPMLD |                             |           | No effect                                   |      |
|       | PWMMASK<br>Low disable flag | b'1       | Reset the auto PWMMASK restore counter to 0 |      |
| SRD   | FAULT disable               | b'0       | FAULT is effect for PROTECT                 |      |
|       |                             | b'1       | FAULT is ineffective for PROTECT            |      |

# Addr 0x33: PWM\_MASK Control 1

| Bit  | 7 | 6 | 5 | 4 | 3 | 2 | 1   | 0   |
|------|---|---|---|---|---|---|-----|-----|
| Name | Х | Χ | Χ | Χ | Χ | Χ | APM | POF |

| Name | Description       | Value                                                                                                                                             | Meaning                                                                                                                                                                   | Ref. |
|------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| POF  |                   |                                                                                                                                                   | Even if Auto PWM_MASK condition is met, the PWM output of all channels is not affected.                                                                                   |      |
|      |                   | b'1 When Auto PWM_MASK condition is me PWM output of all channels goes to the distance which is set by the PWM off state of register (Addr 0x34). |                                                                                                                                                                           |      |
| APM  | PWM_MASK flag b'0 |                                                                                                                                                   | Even if Auto PWM_MASK condition is met, the PWM_MASK output of all channels is not affected.  When Auto PWM_MASK condition is met, the PWM MASK output goes to Low state. |      |

# Addr 0x34: PWM\_MASK Control 2

| _ |      |       |   |       |       |       |   |       |       |
|---|------|-------|---|-------|-------|-------|---|-------|-------|
|   | Bit  | 7     | 6 | 5     | 4     | 3     | 2 | 1     | 0     |
|   | Name | VMSK3 | X | VMSK1 | VMSK0 | PMSK3 | Χ | PMSK1 | PMSK0 |

| Name  | Description     | Value | Meaning                                                                                          | Ref. |
|-------|-----------------|-------|--------------------------------------------------------------------------------------------------|------|
| PMSKn | Masking bit of  | b'0   | Mask bit indicating the validity of n-th bit of Addr                                             |      |
|       | PWM off control | b'1   | 0x70 system register: If the n-th bit of this register is zero, the n-th bit of Addr 0x70 system |      |
| VMSKn | Masking bit of  | b'0   | register is invalid. The n-th bit of Addr                                                        |      |
|       | PWM_MASK signal | b'1   | 0x70 is valid only when the n-th mask bit is one. (Default : b'1x10)                             |      |

| Bit  | 7   | 6 | 5     | 4 | 3 | 2   | 1 | 0 |
|------|-----|---|-------|---|---|-----|---|---|
| Name | IRC |   | AVRCT |   |   | PHT |   |   |

| Name  | Description                       | Value | Meaning                    | Ref. |  |
|-------|-----------------------------------|-------|----------------------------|------|--|
| PHT   | PWM_MASK Low                      | b'000 | 0.5 msec Hold Time         |      |  |
|       | Hold Time                         | b'001 | 1 msec Hold Time (Default) | ]    |  |
|       |                                   | b'010 | 2 msec Hold Time           |      |  |
|       |                                   | b'011 | 4 msec Hold Time           | 1    |  |
|       |                                   | b'100 | 8 msec Hold Time           | 1    |  |
|       |                                   | b'101 | 16msec Hold Time           | 1    |  |
| AVRCT | Auto PWM_MASK                     | b'000 | 2 (Default)                |      |  |
|       | Restore Counter<br>Threshold      | b'001 | 5                          |      |  |
|       |                                   | b'010 | 10                         |      |  |
|       |                                   | b'011 | 15                         |      |  |
|       |                                   | b'100 | 20                         |      |  |
|       |                                   | b'101 | 25                         | 1    |  |
|       |                                   | b'110 | 30                         | 1    |  |
|       |                                   | b'111 | Infinity                   | 1    |  |
| IRC   | Auto PWM_MASK<br>Restore Interval | b'00  | 2 (Default)                |      |  |
|       | Ratio Control                     | b'01  | 4                          |      |  |

# Addr 0x36: PWM\_MASK Control 4

| Bit  | 7   | 6   | 5 | 4 | 3 | 2   | 1 | 0 |
|------|-----|-----|---|---|---|-----|---|---|
| Name | SHE | POE | Χ | X | X | HT2 |   |   |

| Name | Description                  | Value | Meaning                   | Ref. |
|------|------------------------------|-------|---------------------------|------|
| HT2  | Hold Time 2 apply start      | b'000 | 100msec Hold Time         |      |
|      | point (restore counter)      | b'001 | 200msec Hold Time         |      |
|      |                              | b'010 | 400msec Hold Time         |      |
|      |                              | b'011 | 600msec Hold Time         |      |
|      |                              | b'100 | 800msec Hold Time         |      |
|      |                              | b'101 | 1 sec Hold Time (Default) |      |
|      |                              | b'110 | 2 sec Hold Time           |      |
|      |                              | b'111 | 4 sec Hold Time           |      |
| POE  | PWM off when PWMMASK off and | b'0   | Disable (Default)         |      |
|      | PWM on when PWMMASK recover  | b'1   | Enable                    |      |
| SHE  | Second Hold time Enable      | b'0   | Disable                   |      |
|      |                              | b'1   | Enable (Default)          |      |

# Addr 0x37: Soft Volume Control

| Bit  | 7 | 6 | 5 | 4 | 3 | 2 | 1   | 0 |
|------|---|---|---|---|---|---|-----|---|
| Name | X | Х | Χ | Χ | Х | Χ | SVI |   |

| Name | Description        | Value | Meaning                    | Ref. |
|------|--------------------|-------|----------------------------|------|
| SVI  | Soft volume change | b'00  | Medium speed               |      |
|      |                    | b'01  | High speed                 |      |
|      |                    | b'10  | Low speed                  |      |
|      |                    | b'11  | soft volume change disable |      |

| Addr 0x38: Auto-Mute Conti |
|----------------------------|
|----------------------------|

| Bit  | 7 | 6    | 5 | 4 | 3  | 2 | 1 | 0 |
|------|---|------|---|---|----|---|---|---|
| Name | Χ | EAMC | П |   | AT |   |   |   |

| Name | Description                   | Value                  | Meaning                           | Ref. |
|------|-------------------------------|------------------------|-----------------------------------|------|
| AT   | Auto-mute detection threshold | <b>b'0000</b> ~ b'1111 | Unsigned integer between 0 and 15 |      |
| П    | Auto-mute                     | b'00                   | 5msec                             |      |
|      | response time                 | b'01                   | 50msec                            | 1    |
|      |                               | b'10                   | 500msec                           | 1    |
|      |                               | b'11                   | 2 sec                             | 1    |
| EAMC | Effect of Auto-mute           | b'0                    | Auto mute disable(No-Effect)      |      |
|      | condition                     | b'1                    | Continue switching if auto-mute   |      |

Addr 0x39: PWM Output Port Control for PWM 1A&1B, 2A&2B

| Bit  | 7     | 6 | 5     | 4 | 3     | 2 | 1     | 0 |
|------|-------|---|-------|---|-------|---|-------|---|
| Name | OPM2B |   | OPM2A |   | OPM1B |   | OPM1A |   |
|      |       |   |       |   |       |   |       |   |

| Name  | Description     | Value | Meaning                           | Ref. |
|-------|-----------------|-------|-----------------------------------|------|
| OPM1A | Select source   | b'00  | PWM1A is connected to PWM port 1A |      |
|       | channel for PWM | b'01  | PWM1B is connected to PWM port 1A | 1    |
|       | output port 1A  | b'10  | PWM2A is connected to PWM port 1A | 1    |
|       |                 | b'11  | PWM2B is connected to PWM port 1A | 1    |
| OPM1B | Select source   | b'00  | PWM1A is connected to PWM port 1B |      |
|       | channel for PWM | b'01  | PWM1B is connected to PWM port 1B | 1    |
|       | output port 1B  | b'10  | PWM2A is connected to PWM port 1B |      |
|       |                 | b'11  | PWM2B is connected to PWM port 1B |      |
| OPM2A | Select source   | b'00  | PWM1A is connected to PWM port 2A |      |
|       | Channel for PWM | b'01  | PWM1B is connected to PWM port 2A |      |
|       | output port 2A  | b'10  | PWM2A is connected to PWM port 2A |      |
|       |                 | b'11  | PWM2B is connected to PWM port 2A |      |
| OPM2B | Select source   | b'00  | PWM1A is connected to PWM port 2B |      |
|       | channel for PWM | b'01  | PWM1B is connected to PWM port 2B |      |
|       | output port 2B  | b'10  | PWM2A is connected to PWM port 2B |      |
|       |                 | b'11  | PWM2B is connected to PWM port 2B |      |

# Addr 0x3A: Miscellaneous PWM Control

| Bit  | 7 | 6 | 5 | 4 | 3   | 2   | 1  | 0 |
|------|---|---|---|---|-----|-----|----|---|
| Name | X | X | Χ | Χ | BHL | AHL | MD |   |
|      |   |   |   |   |     |     |    |   |

| Name | Description        | Value | Meaning                               | Ref. |
|------|--------------------|-------|---------------------------------------|------|
| MD   | PWM output mode    | b'00  | AD mode with asynchronous signal pair |      |
|      |                    | b'01  | AD mode with synchronous signal pair  |      |
|      |                    | b'10  | PWM D-BTL mode                        |      |
|      |                    | b'11  | AM Interference mode                  |      |
| AHL  | A-out state        | b'0   | Low                                   |      |
|      | When switching off | b'1   | High                                  |      |
| BHL  | B-out state        | b'0   | Low                                   |      |
|      | when switching off | b'1   | High                                  |      |

# Addr 0x3B: I<sup>2</sup>C Glitch filter

| Bit  | 7   | 6   | 5 | 4 | 3 | 2 | 1 | 0 |
|------|-----|-----|---|---|---|---|---|---|
| Name | GFO | DUR |   |   |   |   |   |   |

| Name | Description    | Value       | Meaning                                | Ref. |
|------|----------------|-------------|----------------------------------------|------|
| DUR  | glitch width   | b'0000000 ~ | minimum pulse width = (DUR+2) * 20 ns  |      |
|      |                | b'1111111   | reset default = (15+2) * 20 ns         |      |
|      |                |             | (DUR default = <b>0x0F</b> , means 17) |      |
| GFO  | Glitch filter  | b'0         | Glitch filter on                       |      |
|      | enable/disable | b'1         | Bypass                                 |      |

Addr 0x3C~0x3D: PEQ Filter Control for Ch1 and Ch2 respectively

| Bit  | 7 | 6 | 5   | 4   | 3   | 2   | 1   | 0   |
|------|---|---|-----|-----|-----|-----|-----|-----|
| Name | Х | X | BQ6 | BQ5 | BQ4 | BQ3 | BQ2 | BQ1 |

| Name | Description          | Value | Meaning                       | Ref. |
|------|----------------------|-------|-------------------------------|------|
| BQ1  | On/off Bi-Quad 1     | b'0   | Bypass Bi-Quad 1 of channel n |      |
|      | of ch. n (= ch. 1,2) | b'1   | Enable Bi-Quad 1 of channel n |      |
| BQ2  | On/off Bi-Quad 2     | b'0   | Bypass Bi-Quad 2 of channel n |      |
| of c | of ch. n (= ch. 1,2) | b'1   | Enable Bi-Quad 2 of channel n | 7    |
|      | On/off Bi-Quad 3     | b'0   | Bypass Bi-Quad 3 of channel n |      |
|      | of ch. n (= ch. 1,2) | b'1   | Enable Bi-Quad 3 of channel n |      |
| BQ4  | On/off Bi-Quad 4     | b'0   | Bypass Bi-Quad 4 of channel n |      |
|      | of ch. n (= ch. 1,2) | b'1   | Enable Bi-Quad 4 of channel n |      |
| BQ5  | On/off Bi-Quad 5     | b'0   | Bypass Bi-Quad 5 of channel n |      |
|      | of ch. n (= ch. 1,2) | b'1   | Enable Bi-Quad 5 of channel n |      |
| BQ6  | On/off Bi-Quad 6     | b'0   | Bypass Bi-Quad 6 of channel n |      |
|      | of ch. n (= ch. 1,2) | b'1   | Enable Bi-Quad 6 of channel n |      |

# Addr 0x3E~0x3F: PEQ Filter Control 0 for Ch1 and Ch2 respectively

| Bit  | 7 | 6 | 5 | 4 | 3    | 2   | 1   | 0   |
|------|---|---|---|---|------|-----|-----|-----|
| Name | X | X | X | Χ | BQ10 | BQ9 | BQ8 | BQ7 |

| Name | Description          | Value | Meaning                        | Ref. |
|------|----------------------|-------|--------------------------------|------|
| BQ7  | On/off Bi-Quad 7     | b'0   | Bypass Bi-Quad 7 of channel n  |      |
|      | of ch. n (= ch. 1,2) | b'1   | Enable Bi-Quad 7 of channel n  |      |
| BQ8  | On/off Bi-Quad 8     | b'0   | Bypass Bi-Quad 8 of channel n  |      |
|      | of ch. n (= ch. 1,2) | b'1   | Enable Bi-Quad 8 of channel n  |      |
| BQ9  | On/off Bi-Quad 9     | b'0   | Bypass Bi-Quad 9 of channel n  |      |
|      | of ch. n (= ch. 1,2) | b'1   | Enable Bi-Quad 9 of channel n  |      |
| BQ10 | On/off Bi-Quad 10    | b'0   | Bypass Bi-Quad 10 of channel n |      |
|      | of ch. n (= ch. 1,2) | b'1   | Enable Bi-Quad 10 of channel n |      |

| ۸ ططب 0×40. | DIA/RA | D DTI | Mada | Cantral   |
|-------------|--------|-------|------|-----------|
| Addr 0x40:  | PVVIVI | D-BIL | woae | Control U |

| Bit  | 7 | 6   | 5 | 4 | 3 | 2 | 1 | 0 |
|------|---|-----|---|---|---|---|---|---|
| Name | Χ | MLP |   |   |   |   |   |   |

| Name | Description                 | Value     | Meaning        | Ref. |
|------|-----------------------------|-----------|----------------|------|
| MLP  | Minimum Linear pulse length | b'0001000 | Unsigned 0~127 |      |

#### Reserved Addr 0x41

#### Addr 0x42: PWM D-BTL Mode Control 1

| • | taai ox izi i | ****** | <u>- 111.0 a 0 0 0 0 1 </u> | 10.01 |   |   |   |     |   |  |
|---|---------------|--------|-----------------------------|-------|---|---|---|-----|---|--|
|   | Bit           | 7      | 6                           | 5     | 4 | 3 | 2 | 1   | 0 |  |
|   | Name          | Χ      | Х                           | Х     | Χ | Х | Χ | NSS |   |  |

| Name | Description | Value   | Meaning             | Ref. |
|------|-------------|---------|---------------------|------|
| NSS  | NS Select   | b'00/01 | 7bit NS             |      |
|      |             | b'10    | 7 bit NS* 2 8bit NS |      |
|      |             | b'11    | New 8bit NS         | ]    |

#### Addr 0x43: PWM Phase Control

| Bit  | 7   | 6 | 5 | 4   | 3 | 2 | 1 | 0 |
|------|-----|---|---|-----|---|---|---|---|
| Name | PPC |   |   | PFC |   |   |   |   |

| Name | Description               | Value                  | Meaning                                                          | Ref.                                        |
|------|---------------------------|------------------------|------------------------------------------------------------------|---------------------------------------------|
| PFC  | PWM phase Fine<br>Control | <b>b'0000</b> ~ b'1001 | Range is 0°~14.94° with 1.66° step                               | In Single ended mode, fixed as              |
| PPC  | PWM Phase<br>Control      | b'0000 ~<br>b'1100     | Range is 0°~180° with 15° step.<br>default = <b>b'0110</b> (90°) | PFC = b'0000,<br>and PPC = b'<br>0110 (90°) |

## Addr 0x44: PWM Soft Start

| Bit  | 7   | 6   | 5 | 4 | 3 | 2 | 1 | 0 |
|------|-----|-----|---|---|---|---|---|---|
| Name | PSE | SRT |   |   |   |   |   |   |

| Name | Description      | Value      | Meaning                                | Ref. |
|------|------------------|------------|----------------------------------------|------|
| PSE  | PWM soft start   | b'0        | Disable (Default)                      |      |
|      | Enable           | b'1        | Enable (only under AD mode)            |      |
| SRT  | Step Repeat Time | b'000000 ~ | The repeat time of each step           |      |
|      |                  | b'111111   | (default = 16 : means repeat 17 times) |      |

#### Addr 0x45: Modulation Index & NS-Type Control

| - | 10.0 071.01 |   |   | <u> </u> | • . |   |         |      |   |
|---|-------------|---|---|----------|-----|---|---------|------|---|
|   | Bit         | 7 | 6 | 5        | 4   | 3 | 2       | 1    | 0 |
|   | Name        | X | X | FB       | MO  |   | NTF Ord | MD12 |   |

| Name    | Description              | Value | Meaning                                    | Ref. |
|---------|--------------------------|-------|--------------------------------------------|------|
| MD12    | Modulation index         | b'11  | Minimum pulse width = 2                    |      |
|         | control by Minimum       | b'10  | Minimum pulse width = 4                    |      |
|         | pulse width              | b'01  | Minimum pulse width = 6                    |      |
|         | for Ch 1&2               | b'00  | Minimum pulse width = 8                    |      |
| NTF_Ord | NTF_Ord Select NTF Order |       | NTF Order = 4                              |      |
|         |                          | b'1   | NTF Order = 5                              |      |
| MO      | M0 Dither Position       |       | No left shift on dither value = Dither off |      |
|         | Selector                 | b'01  | 1bit left shift on dither value            |      |
|         |                          | b'10  | 2bit left shift on dither value            |      |
|         |                          | b'11  | 3bit left shift on dither value            |      |
| FB      | Feed Back on/off         | b'0   | NS Feed Back off                           |      |
|         |                          | b'1   | NS Feed Back on                            |      |

| A . I . I | 040   |     | E 10 - |     |        |
|-----------|-------|-----|--------|-----|--------|
| Addr      | UX4h. | N.S | Feedba | ICK | ı ımıt |

| Bit  | 7 | 6     | 5 | 4 | 3 | 2 | 1 | 0 |
|------|---|-------|---|---|---|---|---|---|
| Name | Χ | FBMAX |   |   |   |   |   |   |

| Name  | Description     | Value      | Meaning                        | Ref. |
|-------|-----------------|------------|--------------------------------|------|
| FBMAX | Feedback on/off | b'0000000  | Feedback limit, default = 0x04 |      |
|       |                 | ~b'1111111 |                                |      |

#### Addr 0x47: SSRC Control 0

| Bit | t   | 7 | 6 | 5     | 4 | 3     | 2     | 1 | 0 |
|-----|-----|---|---|-------|---|-------|-------|---|---|
| Na  | ame | Χ | Χ | DCESW | Χ | FSFHM | FSFSM | X | X |

| Name  | Description              | Value | Meaning                                | Ref. |
|-------|--------------------------|-------|----------------------------------------|------|
| FSFSM | frequency stable         | b'0   | no effect on soft mute flag            |      |
|       | effect on soft mute flag | b'1   | soft mute flag = 1 when unstable state |      |
| FSFHM | frequency stable         | b'0   | no effect on hard mute flag            |      |
|       | effect on hard mute flag |       | hard mute flag = 1 when unstable state |      |
| DCESW | DC Check Enable of       | b'0   | DC Check Disable in SRC WCK            |      |
|       | SRC WCK                  | b'1   | DC Check Enable in SRC WCK             |      |

#### Addr 0x48: SSRC Control 1

| Bit  | 7 | 6 | 5 | 4 | 3   | 2 | 1 | 0 |
|------|---|---|---|---|-----|---|---|---|
| Name | Χ | Χ | X | X | FVT |   |   |   |

| Name | Description         | Value    | Meaning                                    | Ref. |
|------|---------------------|----------|--------------------------------------------|------|
| FVT  | Frequency variation | b'0000 ~ | Threshold value for Frequency stable check |      |
|      | threshold           | b'1111   | (unsigned integer) default = <b>b'0111</b> |      |

#### Addr 0x49: NS Soft Mute Control

| Bit  | 7 | 6 | 5        | 4      | 3       | 2 | 1 | 0 |
|------|---|---|----------|--------|---------|---|---|---|
| Name | Χ | X | Time_Lim | Enable | CNT_THR |   |   |   |

| Name     | Description             | Value    | Meaning                                    | Ref. |
|----------|-------------------------|----------|--------------------------------------------|------|
| CNT_THR  | Minimum counting        | b'0000 ~ | Minimum counting value of continuous zeros |      |
|          | value                   | b'1111   | for forcing NS_OUT as 0.                   |      |
|          |                         |          | default = <b>b'0110</b>                    |      |
| Enable   | Enable NS soft mute b'0 |          | Disable                                    |      |
|          |                         | b'1      | Enable                                     |      |
| Time_Lim | Time limit on finding   | b'0      | Time Limit = 200ms                         |      |
|          | continuous zeros        | b'1      | Time Limit = 400ms                         |      |

#### Reserved Addr 0x4A

# Addr 0x4B: I2S WCK Max Ratio

| Bit  | 7                    | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|------|----------------------|---|---|---|---|---|---|---|
| Name | I <sup>2</sup> S MAX |   |   |   |   |   |   |   |

| Name                 | Description                | Value | Meaning                                        | Ref. |
|----------------------|----------------------------|-------|------------------------------------------------|------|
| I <sup>2</sup> S MAX | I <sup>2</sup> S MAX Value | h'47  | Maximum limit value for I <sup>2</sup> S Ratio |      |

# Addr 0x4C: I2S WCK Min Ratio

| Bit  | 7                    | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|------|----------------------|---|---|---|---|---|---|---|
| Name | I <sup>2</sup> S MIN |   |   |   |   |   |   |   |

| Name                 | Description                | Value | Meaning                                        | Ref. |
|----------------------|----------------------------|-------|------------------------------------------------|------|
| I <sup>2</sup> S MIN | I <sup>2</sup> S MIN Value | h'3A  | Minimum limit value for I <sup>2</sup> S Ratio |      |

| F | Addr 0x4D: | I'S BCK I | Max Ratio |   |
|---|------------|-----------|-----------|---|
|   | Bit        | 7         | 6         | Ę |

| Bit  | 7                    | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|------|----------------------|---|---|---|---|---|---|---|
| Name | I <sup>2</sup> S MAX |   |   |   |   |   |   |   |

| Name                 | Description                | Value | Meaning                                        | Ref. |
|----------------------|----------------------------|-------|------------------------------------------------|------|
| I <sup>2</sup> S MAX | I <sup>2</sup> S MAX Value | h'12  | Maximum limit value for I <sup>2</sup> S Ratio |      |

# Addr 0x4E: I<sup>2</sup>S BCK Min Ratio

| Bit  | 7                    | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|------|----------------------|---|---|---|---|---|---|---|
| Name | I <sup>2</sup> S MIN |   |   |   |   |   |   |   |
|      |                      | • |   |   | • | • |   | • |

| Name                 | Description                | Value | Meaning                                        | Ref. |
|----------------------|----------------------------|-------|------------------------------------------------|------|
| I <sup>2</sup> S MIN | I <sup>2</sup> S MIN Value | h'0D  | Minimum limit value for I <sup>2</sup> S Ratio |      |

#### Addr 0x4F: PWM\_MASK Control 5

| _ |      | _ |       |       |       |   |       |       |       |
|---|------|---|-------|-------|-------|---|-------|-------|-------|
|   | Bit  | 7 | 6     | 5     | 4     | 3 | 2     | 1     | 0     |
| I | Name | Χ | VMSK2 | VMSK1 | VMSK0 | X | PMSK2 | PMSK1 | PMSK0 |

| Name | Description         | Value | Meaning                                            | Ref. |
|------|---------------------|-------|----------------------------------------------------|------|
| PMSK | Masking bit of      | b'0   | Mask bit indicating the validity of n-th bit of    |      |
|      | PWM off control     | L.14  | Addr 0x50 system register: If the n-th bit of this |      |
|      |                     | b'1   | register is zero, the n-th bit of Addr 0x50        |      |
| VMSK | Masking bit of      | b'0   | system register is invalid. The n-th bit of Addr   |      |
|      | PWM_MASK signal     |       | 0x50 is valid only when the n-th mask bit is       |      |
|      | T WWI_W/Cit olgilar | b'1   | one. (Default :b'x001)                             |      |

Addr 0x50: Watch Dog Error System Status (read-only)

| Bit  | 7 | 6 | 5 | 4   | 3 | 2   | 1   | 0   |
|------|---|---|---|-----|---|-----|-----|-----|
| Name | X | Х | X | INF | X | IWK | IBK | WDE |
|      |   |   |   |     |   |     |     |     |

| Name | Description                  | Value | Meaning                                       | Ref. |
|------|------------------------------|-------|-----------------------------------------------|------|
| WDE  | Watch Dog Ratio Error        | b'0   |                                               |      |
|      |                              | b'1   | Watch Dog Error                               | ]    |
| IBK  | IIS BCK Ratio Error          | b'0   | >                                             |      |
|      |                              | b'1   | IIS BCK Ratio Error                           | ]    |
| IWK  | IIS WCK Ratio Error          | b'0   |                                               |      |
|      |                              | b'1   | IIS WCK Ratio Error                           | ]    |
| INF  | Modulator Reset to           | b'0   |                                               |      |
|      | be active when WDE disappear | b'1   | Need to set modulator reset(Addr 0x02) active |      |

Addr 0x51: Monitoring Range Control of Abnormal Reference Clock

| Bit  | 7 | 6 | 5 | 4 | 3 | 2   | 1 | 0 |
|------|---|---|---|---|---|-----|---|---|
| Name | X | X | X | X | Χ | DIS |   |   |
|      |   |   |   |   |   |     |   |   |

| Name | Description           | Value   | Meaning                                      | Ref. |
|------|-----------------------|---------|----------------------------------------------|------|
| DIS  | Deviation for inferno | b'000 ~ | default = b'100 (detect 40% increase of BCK) |      |
|      | state                 | b'111   |                                              |      |

#### Reserved Addr 0x52

#### Addr 0x53: Power Meter Control

| Bit  | 7 | 6 | 5 | 4     | 3 | 2 | 1    | 0 |
|------|---|---|---|-------|---|---|------|---|
| Name | Χ | Χ | Χ | PDPOS | X | X | PDCH |   |

| Name  | Description     | Value | Meaning                | Ref. |
|-------|-----------------|-------|------------------------|------|
| PDCH  | Power meter     | b'00  | L+R/2 (default)        |      |
|       | Detect Channel  | b'01  | L channel              |      |
|       |                 | b'10  | R channel              |      |
|       |                 | b'11  | reserved               |      |
| PDPOS | Power meter     | b'0   | After volume (default) |      |
|       | Detect Position | b'1   | Before volume          |      |

Addr 0x54: Power Meter (read-only)

| Tad. Oxo II I | 01101 111010 | 1 (1.000 | <i>)</i> |   |   |   |   |   |
|---------------|--------------|----------|----------|---|---|---|---|---|
| Bit           | 7            | 6        | 5        | 4 | 3 | 2 | 1 | 0 |
| Name          | POWERM       | ETER     |          |   |   |   |   |   |

| Name           | Description | Value | Meaning | Ref. |
|----------------|-------------|-------|---------|------|
| POWER<br>METER | POWERMETER  | 0x00  |         |      |

#### Reserved Addr 0x55 ~ 0x5A

Addr 0x5B: System Status Register (0x01) Holding Control 0

| Bit  | 7 | 6 | 5       | 4 | 3        | 2     | 1 | 0     |
|------|---|---|---------|---|----------|-------|---|-------|
| Name | X | Х | HPEQCHK | X | HCurrent | HTEMP | Χ | HULCK |

| Name     | Description               | Value | Meaning                                  | Ref. |
|----------|---------------------------|-------|------------------------------------------|------|
| HULCK    | Enable bit of Holding the | b'0   | Update the new value without holding the |      |
|          | ULCK status               |       | ULCK status bit of 0x01                  |      |
|          |                           | b'1   | Hold the first different value           |      |
| HTEMP    | Enable bit of Holding the | b'0   | Update the new value without holding the |      |
|          | TEMP status               |       | TEMP status bit of 0x01                  |      |
|          |                           | b'1   | Hold the first different value           |      |
| HCurrent | Enable bit of Holding the | b'0   | Update the new value without holding the |      |
|          | Current status            |       | Current status bit of 0x01               |      |
|          |                           | b'1   | Hold the first different value           |      |
| HPEQCHK  | Enable bit of Holding the | b'0   | Update the new value without holding the |      |
|          | PEQCHK status             |       | PEQCHK status bit of 0x01                |      |
|          |                           | b'1   | Hold the first different value           |      |

| Bit  | 7 | 6    | 5    | 4    | 3    | 2 | 1     | 0 |
|------|---|------|------|------|------|---|-------|---|
| Name | X | HIWK | HIBK | HWDE | HMPW | X | HULCK | X |

| Name  | Description                           | Value | Meaning                                                          | Ref. |
|-------|---------------------------------------|-------|------------------------------------------------------------------|------|
| HULCK | Enable bit of Holding the ULCK status | b'0   | Update the new value without holding the ULCK status bit of 0x70 |      |
|       |                                       | b'1   | Hold the first different value                                   |      |
| HMPW  | Enable bit of Holding the MPW status  | b'0   | Update the new value without holding the MPW status bit of 0x70  |      |
|       |                                       | b'1   | Hold the first different value                                   |      |
| HWDE  | Enable bit of Holding the WDE status  | b'0   | Update the new value without holding the WDE status bit of 0x50  |      |
|       |                                       | b'1   | Hold the first different value                                   |      |
| HIBK  | Enable bit of Holding the IBK status  | b'0   | Update the new value without holding the IBK status bit of 0x50  |      |
|       |                                       | b'1   | Hold the first different value                                   |      |
| HIWK  | Enable bit of Holding the IWK status  | b'0   | Update the new value without holding the IWK status bit of 0x50  |      |
|       |                                       | b'1   | Hold the first different value                                   |      |

#### Addr 0x5D: Checksum Download Type Control

| Bit  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0   |
|------|---|---|---|---|---|---|---|-----|
| Name | Х | Χ | X | X | X | X | X | CDT |

| Name | Description |          | Value | Meaning                  | Ref. |
|------|-------------|----------|-------|--------------------------|------|
| CDT  | Checksum    | download | b'0   | 1byte * 4 (0x63~0x66)    |      |
|      | type        |          | b'1   | 4byte (Coefficient mode) |      |
|      |             |          |       |                          |      |

#### Addr 0x5E: Shut Down Reset Control

| Bit  | 7 | 6 | 5 | 4 | 3 | 2      | 1       | 0 |
|------|---|---|---|---|---|--------|---------|---|
| Name | X | X | X | X | Х | SDR_EN | SDR_CON |   |

| Name    | Description          | Value | Meaning | Ref. |
|---------|----------------------|-------|---------|------|
| SDR_EN  | SDR Enable           | b'0   | Disable |      |
|         |                      | b'1   | Enable  |      |
| SDR_CON | Voltage detect level | b'00  | 2.4V    |      |
|         |                      | b'01  | 2.5V    | ]    |
|         |                      | b'10  | 2.6V    | ]    |
|         |                      | b'11  | 2.7V    | ]    |

# Addr 0x5F: Monitor

| Bit  | 7 | 6 | 5 | 4 | 3        | 2 | 1 | 0 |
|------|---|---|---|---|----------|---|---|---|
| Name | X |   |   |   | Monitor0 |   |   |   |

| Name     | Description          | Value  | Meaning                           | Ref. |
|----------|----------------------|--------|-----------------------------------|------|
| Monitor0 | This output port     | b'0000 | SOFT_RESET => Monitor0 pin        |      |
|          | doesn't come through | b'0001 | PWM1A => Monitor0 pin             |      |
|          | Power Device.        | b'0010 | PWM1B => Monitor0 pin             |      |
|          |                      | b'0011 | PWM2A => Monitor0 pin             |      |
|          |                      | b'0100 | PWM2B => Monitor0 pin             |      |
|          |                      | b'0101 | PWM_MASK => Monitor0 pin          |      |
|          |                      | b'0111 | IIS GEN SDATAOUT => Monitor 0 pin |      |

| Addr 0x60: AD DC Protection Contro |   | 1 | ( | ( | ĺ | ĺ | ı | ı | ĺ | ĺ | ĺ | ı | ı | ١ | ı | ( | 1 | 1 | 1 | 1 | 1 | 1 | 1 |  | 1 | 1 | ۱ | ۱ | ١ | 1 | ( | ( | ( | ( | ( | ( | ( | 1 | ١ |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | ı | ı | ı | ı | ı |  |  |  |  |  |  |  |  | ı | ı | ı | ı |
|------------------------------------|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|--|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|---|---|---|---|---|--|--|--|--|--|--|--|--|---|---|---|---|
| ı                                  | ı |   |   |   | 1 | 1 | ( | ( | ( | ( | ( | ( | ( | ( | 1 |   |   |   |   |   |   |   |   |  |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | ı | ı |   | ı | ı |  |  |  |  |  |  |  |  | ı | ı | ı |   |

| Bit  | 7   | 6 | 5 | 4 | 3   | 2 | 1 | 0 |
|------|-----|---|---|---|-----|---|---|---|
| Name | PDH |   |   |   | PDL |   |   |   |

| Name | Description   | Value  | Meaning | Ref. |
|------|---------------|--------|---------|------|
| PDL  | PWM Duty Low  | b'0000 | 40%     |      |
|      |               | b'0001 | 35%     |      |
|      |               | b'0010 | 30%     |      |
|      |               | b'0011 | 25%     |      |
|      |               | b'0100 | 20%     |      |
|      |               | b'0101 | 15%     |      |
|      |               | b'0110 | 10%     |      |
|      |               | b'0111 | 5%      |      |
|      |               | b'1000 | 45%     |      |
| PDH  | PWM Duty High | b'0000 | 60%     |      |
|      |               | b'0001 | 65%     |      |
|      |               | b'0010 | 70%     |      |
|      |               | b'0011 | 75%     |      |
|      |               | b'0100 | 80%     |      |
|      |               | b'0101 | 85%     |      |
|      |               | b'0110 | 90%     |      |
|      |               | b'0111 | 95%     |      |
|      |               | b'1000 | 55%     |      |

# Addr 0x61: D-BTL DC Protection Control 1

| Bit  | 7 | 6 | 5 | 4 | 3    | 2 | 1 | 0 |
|------|---|---|---|---|------|---|---|---|
| Name | Χ | Χ | X | X | MLPA |   |   |   |

| Name | Description    | Value  | Meaning | Ref. |
|------|----------------|--------|---------|------|
| MLPA | D-BTL Duty MLP | b'0000 | 5%      |      |
|      |                | b'0001 | 10%     |      |
|      |                | b'0010 | 15%     |      |
|      |                | b'0011 | 20%     |      |
|      |                | b'0100 | 25%     |      |
|      |                | b'0101 | 30%     |      |
|      |                | b'0110 | 35%     |      |
|      |                | b'0111 | 40%     |      |
|      |                | b'1000 | 45%     |      |
|      |                | b'1001 | 50%     |      |

# Addr 0x62: DC Protection Control 2

| Bit  | 7   | 6   | 5 | 4 | 3 | 2   | 1 | 0   |
|------|-----|-----|---|---|---|-----|---|-----|
| Name | SRE | SRF | Χ | X | X | PFE | X | MFE |

| Name | Description                           | Value | Meaning                                            | Ref. |  |
|------|---------------------------------------|-------|----------------------------------------------------|------|--|
| MFE  | Modulation Index                      | b'0   | Modulation Index Error Check Disable               |      |  |
|      | Error Check Enable                    | b'1   | Modulation Index Error Check Enable                |      |  |
| PFE  | PEQ1-10 Coefficient<br>Checksum Error | b'0   | PEQ1-10 Coefficient Checksum Error Check Disable   |      |  |
|      | Check Enable                          | b'1   | PEQ1-10 Coefficient Checksum Error Check<br>Enable |      |  |
| SRF  | DC Soft Reset Flag                    | b'0   |                                                    |      |  |
|      |                                       | b'1   | DC Soft Reset start in Modulation                  |      |  |
| SRE  | DC Soft Reset<br>Enable               | b'0   | DC Soft Reset Flag Disable                         |      |  |
|      |                                       | b'1   | DC Soft Reset Flag Enable                          |      |  |

| Bit                                      | 7                                                                                                | ection Cont                                                    | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 4                                       | 3                        | 2        | 1   | 0           |
|------------------------------------------|--------------------------------------------------------------------------------------------------|----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|--------------------------|----------|-----|-------------|
| Name                                     | X                                                                                                | X                                                              | PCS3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 7 0 2                                   |                          |          |     |             |
| INAITIC                                  | 1 /                                                                                              | 1 /                                                            | 11 000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                         |                          |          |     |             |
| Name                                     | Descripti                                                                                        | ion                                                            | Value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Meaning                                 |                          |          |     | Ref.        |
| PCS3                                     | PEQ1-10                                                                                          |                                                                | Value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | default =                               | 0x00                     |          |     | 1101.       |
| 1 000                                    |                                                                                                  | Checksum(29:24)                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 31.00                                   |                          |          |     |             |
|                                          |                                                                                                  | ( - )                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | <u> </u>                                |                          |          |     |             |
| ddr 0x64                                 | 1: DC Prote                                                                                      | ection Conf                                                    | rol 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                         |                          |          |     |             |
| Bit                                      | 7                                                                                                | 6                                                              | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 4                                       | 3                        | 2        | 1   | 0           |
| Name                                     | PCS2                                                                                             |                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                         |                          |          |     |             |
|                                          |                                                                                                  |                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                         |                          |          |     |             |
| Name                                     | Description                                                                                      |                                                                | Value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Meaning                                 | Ref.                     |          |     |             |
| PCS2                                     | PEQ1-10 RX                                                                                       |                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | default =                               |                          |          |     |             |
|                                          | Checksu                                                                                          | ım (23:16)                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                         |                          |          |     |             |
| 44° 0~0                                  | I DC Deate                                                                                       | notion Com                                                     | rol E                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                         |                          |          |     |             |
| aar uxo:<br>Bit                          | 7                                                                                                | ection Cont                                                    | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 4                                       | 3                        | 2        | 1   | 0           |
| Name                                     | PCS1                                                                                             | Ö                                                              | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 4                                       | ٦                        | 12       | 1   | _ [ U       |
| Name                                     | PCST                                                                                             |                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                         |                          |          |     |             |
| Name                                     | Descripti                                                                                        | ion                                                            | Value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Meaning                                 |                          |          |     | Ref.        |
| PCS1                                     | PEQ1-10                                                                                          |                                                                | value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | default =                               | OYOO                     |          |     | 1101.       |
| 1 001                                    |                                                                                                  | Checksum (15:8)                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                         |                          |          |     |             |
|                                          |                                                                                                  |                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                         |                          |          |     |             |
| ddr 0x6                                  | 6: DC Prote                                                                                      | ection Conf                                                    | rol 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                         |                          |          |     |             |
| Bit                                      | 7                                                                                                | 6                                                              | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 4                                       | 3                        | 2        | 1   | 0           |
| Name                                     | PCS0                                                                                             |                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                         |                          |          |     |             |
|                                          | •                                                                                                |                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                         |                          |          |     |             |
| Name                                     | Descripti                                                                                        | ion                                                            | Value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Meaning                                 |                          |          |     | Ref.        |
| PCS0                                     | PEQ1-10 RX                                                                                       |                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | default = 0x00                          |                          |          |     |             |
|                                          | Checksu                                                                                          | ım (7:0)                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                         |                          |          |     |             |
|                                          |                                                                                                  |                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                         |                          |          |     |             |
|                                          |                                                                                                  |                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                         |                          |          |     |             |
| eserved                                  | Addr 0x67                                                                                        | ′ ~ 0x6A                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                         |                          |          |     |             |
|                                          |                                                                                                  |                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                         |                          |          |     |             |
| ddr 0x6l                                 | B: DC Prot                                                                                       | ection Con                                                     | trol 11 (read-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                         |                          |          |     |             |
| ddr 0x6l<br>Bit                          | 3: <b>DC Prot</b>                                                                                | ection Con                                                     | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 4                                       | 3                        | 2        | 1   | 0           |
| ddr 0x6l                                 | B: DC Prot                                                                                       | ection Con                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                         | 3<br>X                   | 2<br>PEF | 1 X | 0<br>MEF    |
| ddr 0x6l<br>Bit<br>Name                  | 3: DC Proto                                                                                      | ection Con                                                     | 5<br>X                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 4<br>X                                  |                          |          |     | MEF         |
| ddr 0x6l<br>Bit<br>Name                  | 3: DC Proto 7 SRD Descripti                                                                      | ection Con<br>6<br>X                                           | 5<br>X<br>Value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 4                                       |                          |          |     |             |
| ddr 0x6l<br>Bit<br>Name                  | 3: DC Prote 7 SRD  Descripti Modulati                                                            | ection Con 6 X ion on Index                                    | X Value b'0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 4<br>X<br>Meaning                       | Х                        | PEF      |     | MEF         |
| ddr 0x6l<br>Bit<br>Name<br>Name<br>MEF   | 3: DC Prote 7 SRD  Descripti Modulati Error Fla                                                  | ection Con 6 X ion on Index                                    | 5   X   Value   b'0   b'1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 4<br>X                                  | Х                        | PEF      |     | MEF         |
| ddr 0x6l<br>Bit<br>Name                  | B: DC Prote 7 SRD  Descripti Modulati Error Fla PEQ Coo                                          | ection Con  6  X  ion on Index g efficient                     | 5   X   Value   b'0   b'1   b'0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 4 X Meaning Modulatio                   | X<br>n Index Er          | PEF      |     | MEF         |
| ddr 0x6l<br>Bit<br>Name<br>Name<br>MEF   | B: DC Prote 7 SRD  Descripti Modulati Error Fla PEQ Coe                                          | ection Con  6  X  ion on Index g efficient                     | 5   X   Value   b'0   b'1   b'0   b'1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 4<br>X<br>Meaning                       | X<br>n Index Er          | PEF      |     | MEF         |
| ddr 0x6l<br>Bit<br>Name<br>Name<br>MEF   | B: DC Prote 7 SRD  Descripti Modulati Error Fla PEQ Coo                                          | ection Con  6  X  ion on Index g efficient                     | 5   X   Value   b'0   b'1   b'0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Meaning  Modulatio                      | X<br>n Index Er          | PEF      |     | MEF         |
| ddr 0x6l<br>Bit<br>Name<br>Name<br>MEF   | B: DC Prote 7 SRD  Descripti Modulati Error Fla PEQ Coe Error Fla DC Soft                        | ection Con  6  X  ion on Index g efficient                     | 5   X     Value     b'0   b'1   b'0   b'1   b'0     b'0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 4 X Meaning Modulatio                   | X<br>n Index Er          | PEF      |     | MEF         |
| ddr 0x6l Bit Name Name MEF PEF SRD       | B: DC Prote 7 SRD  Descripti Modulati Error Fla PEQ Coe Error Fla DC Soft                        | ection Con  6  X  ion on Index g efficient g Reset             | 5   X     Value     b'0   b'1   b'0   b'1   b'0     b'0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Meaning  Modulatio                      | X<br>n Index Er          | PEF      |     | MEF         |
| ddr 0x6l Bit Name Name MEF PEF SRD       | B: DC Prote 7 SRD  Descripti Modulati Error Fla PEQ Coc Error Fla DC Soft Done                   | ection Con  6  X  ion on Index g efficient g Reset             | 5   X     Value     b'0   b'1   b'0   b'1   b'0     b'0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Meaning  Modulatio                      | X<br>n Index Er          | PEF      |     | MEF         |
| ddr 0x6l Bit Name Name MEF PEF SRD       | B: DC Prote 7 SRD  Descripti Modulati Error Fla PEQ Coe Error Fla DC Soft Done  C: POP Coe       | ection Con  6  X  ion on Index gefficient g Reset              | 5   X   Value   b'0   b'1   b'0   b'1   b'0   b'1   b'1 | Meaning  Modulatio  PEQ Coel  DC Soft R | n Index Er               | PEF      | X   | MEF<br>Ref. |
| Name Name MEF SRD ddr 0x60 Bit           | B: DC Prote 7 SRD  Descripti Modulati Error Fla PEQ Cor Error Fla DC Soft Done  C: POP Cor       | ection Con  6  X  ion on Index gefficient g Reset              | 5   X   Value   b'0   b'1   b'0   b'1   b'0   b'1   b'1 | Meaning  Modulatio  PEQ Coel  DC Soft R | n Index Er               | PEF      | X   | MEF<br>Ref. |
| Name Name MEF PEF SRD  ddr 0x60 Bit Name | B: DC Prote 7 SRD  Descripti Modulati Error Fla PEQ Coc Error Fla DC Soft Done  C: POP Col 7 RST | ection Con  6  X  ion on Index g efficient g Reset  ntrol 0    | 5   X     Value     b'0     b'1     b'0     b'1     b'0     b'1     5     5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Meaning  Modulatio  PEQ Coef  DC Soft R | n Index Er               | PEF      | X   | MEF Ref.    |
| Name Name MEF SRD Addr 0x60 Bit          | B: DC Prote 7 SRD  Descripti Modulati Error Fla PEQ Cor Error Fla DC Soft Done  C: POP Cor       | ection Con  6  X  ion on Index g efficient g Reset  ntrol 0  6 | 5   X   Value   b'0   b'1   b'0   b'1   b'0   b'1   b'1 | Meaning  Modulatio  PEQ Coef  DC Soft R | n Index Errificient Erri | PEF      | 1   | MEF<br>Ref. |

| Addr | 0x6D: | <b>POP</b> | Control | 1 |
|------|-------|------------|---------|---|
|------|-------|------------|---------|---|

| Bit  | 7         | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|------|-----------|---|---|---|---|---|---|---|
| Name | ULM[15:8] |   |   |   |   |   |   |   |

| Name | Description | Value    | Meaning                                 | Ref. |
|------|-------------|----------|-----------------------------------------|------|
| ULM  |             | unsigned | Upper limit on ratio of BCK to CLK_FR_4 |      |
|      |             | 0x00     |                                         |      |

### Addr 0x6E: POP Control 2

| • | taai oxon. | idi oxoe: i oi oonii oi e |   |   |   |   |   |   |   |  |  |  |
|---|------------|---------------------------|---|---|---|---|---|---|---|--|--|--|
|   | Bit        | 7                         | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|   | Name       | ULM[7:0]                  |   |   |   |   |   |   |   |  |  |  |

| Name | Description | Value    | Meaning                                 | Ref. |
|------|-------------|----------|-----------------------------------------|------|
| ULM  | Upper Limit | unsigned | Upper limit on ratio of BCK to CLK_FR_4 |      |
|      |             | 0x20     |                                         |      |

### Addr 0x6F: POP Control 3

| Bit  | 7        | 6        | 5 | 4 | 3 | 2 | 1 | 0   |
|------|----------|----------|---|---|---|---|---|-----|
| Name | LLM[3:0] | LLM[3:0] |   |   |   | 0 | 0 | WON |

| Name | Description  | Value              | Meaning                                 | Ref. |
|------|--------------|--------------------|-----------------------------------------|------|
| LLM  | Lower Limit  | unsigned<br>b'1001 | Lower limit on ratio of BCK to CLK_FR_4 |      |
| WON  | Watch-dog On | b'0                | OFF                                     |      |
|      |              | b'1                | ON                                      |      |

## Addr 0x70 System Error Status (read-only)

| Bit  | 7   | 6 | 5 | 4 | 3   | 2 | 1    | 0   |
|------|-----|---|---|---|-----|---|------|-----|
| Name | FSI |   | X | X | MPW | Χ | ULCK | PPM |
|      |     | - |   |   |     |   |      |     |

| Name | Description        | Value | Meaning                    | Ref. |
|------|--------------------|-------|----------------------------|------|
| PPM  | Permanent          | b'0   |                            |      |
|      | PWMMASK            | b'1   | Indicated that PWM_MASK is |      |
|      | Indication flag    |       | in Permanent LOW state     |      |
| ULCK | Sampled PLL        | b'0   | PLL is locked state.       |      |
|      | Unlock error       | b'1   | PLL is unlocked state.     |      |
| MPW  | MCK/WCK            | b'0   | Ratio is incorrect.        |      |
|      | Ratio error        | b'1   | Ratio is correct.          |      |
| FSI  | Sampling Frequency | b'00  | 48 kHz (44.1kHz)           |      |
|      | Information        | b'01  | 96 kHz                     |      |
|      |                    | b'10  | 32 kHz                     |      |

# Reserve Addr 0x71

# Addr 0x72: I<sup>2</sup>S Glitch Filter

| Bit  | 7   | 6   | 5 | 4 | 3 | 2 | 1 | 0 |
|------|-----|-----|---|---|---|---|---|---|
| Name | GFE | WTH |   |   |   |   |   |   |

| Name | Description    | Value     | Meaning                               | Ref. |
|------|----------------|-----------|---------------------------------------|------|
| WTH  | glitch width   | b'0000000 | minimum pulse width =( WTH+2) * 10 ns |      |
|      |                | ~         | reset default = (1+2) * 10 ns         |      |
|      |                | b'1111111 | (WTH default =0x01, means 3)          |      |
| GFE  | Glitch filter  | b'0       | Glitch filter on                      |      |
|      | enable/disable | b'1       | Bypass                                |      |

### Reserve Addr 0x73 ~ 0x7B

### Addr 0x7C: IIS Sdata\_Out Control

| Bit  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0       |
|------|---|---|---|---|---|---|---|---------|
| Name | Χ | X | Χ | X | Χ | Χ | Χ | OUT_SEL |

| Name    | Description         | Value | Meaning                                | Ref. |
|---------|---------------------|-------|----------------------------------------|------|
| OUT_SEL | Select data for IIS | b'0   | Data after soft mute stage is selected |      |
|         | OUT                 | b'1   | Data before EQ stage is selected       |      |

### Reserve Addr 0x7D

### Addr 0x7E: Bi-Quad Filter Control 3

| Bit  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0     |
|------|---|---|---|---|---|---|---|-------|
| Name | Χ | Χ | Χ | Χ | Χ | Χ | X | WR_EN |

| Name  | Description       | Value | Meaning                               | Ref. |
|-------|-------------------|-------|---------------------------------------|------|
| WR_EN | Coefficient write | b'0   | Disable coefficient write for ch1/ch2 |      |
|       | Enable            | b'1   | Enable coefficient write for ch1/ch2  |      |

### Addr 0x7F: Chip ID 0xBB

### **Coefficient Register Mode:**

0x00 ~ 0x27: BQ1 ~ 5, BQ7 ~ 9

0x28 ~ 0x40: Reserved 0x41: Power Meter Gain 0x42: PEQ Chk

0x43~ 0x44: Reserved 0x45 ~ 0x49: BQ10 0x4A~ 0x4E: Reserved 0x4F ~ 0x53: BQ6

# **B.** Configuration Register Value Reference

**Table 9. Master Volume** 

| Index | dB    | Index | dB    | Index | dB    | Index | dB            | Index | dB     | Index | dB     |
|-------|-------|-------|-------|-------|-------|-------|---------------|-------|--------|-------|--------|
| 0xFF  | 0.0   | 0xD4  | -21.5 | 0xA9  | -43.0 | 0x7E  | -64.5         | 0x53  | -86.0  | 0x28  | -107.5 |
| 0xFE  | -0.5  | 0xD3  | -22.0 | 0xA8  | -43.5 | 0x7D  | -65.0         | 0x52  | -86.5  | 0x27  | -108.0 |
| 0xFD  | -1.0  | 0xD2  | -22.5 | 0xA7  | -44.0 | 0x7C  | -65.5         | 0x51  | -87.0  | 0x26  | -108.5 |
| 0xFC  | -1.5  | 0xD1  | -23.0 | 0xA6  | -44.5 | 0x7B  | -66.0         | 0x50  | -87.5  | 0x25  | -109.0 |
| 0xFB  | -2.0  | 0xD0  | -23.5 | 0xA5  | -45.0 | 0x7A  | -66.5         | 0x4F  | -88.0  | 0x24  | -109.5 |
| 0xFA  | -2.5  | 0xCF  | -24.0 | 0xA4  | -45.5 | 0x79  | -67.0         | 0x4E  | -88.5  | 0x23  | -110.0 |
| 0xF9  | -3.0  | 0xCE  | -24.5 | 0xA3  | -46.0 | 0x78  | -67.5         | 0x4D  | -89.0  | 0x22  | -110.5 |
| 0xF8  | -3.5  | 0xCD  | -25.0 | 0xA2  | -46.5 | 0x77  | -68.0         | 0x4C  | -89.5  | 0x21  | -111.0 |
| 0xF7  | -4.0  | 0xCC  | -25.5 | 0xA1  | -47.0 | 0x76  | -68.5         | 0x4B  | -90.0  | 0x20  | -111.5 |
| 0xF6  | -4.5  | 0xCB  | -26.0 | 0xA0  | -47.5 | 0x75  | -69.0         | 0x4A  | -90.5  | 0x1F  | -112.0 |
| 0xF5  | -5.0  | 0xCA  | -26.5 | 0x9F  | -48.0 | 0x74  | -69.5         | 0x49  | -91.0  | 0x1E  | -112.5 |
| 0xF4  | -5.5  | 0xC9  | -27.0 | 0x9E  | -48.5 | 0x73  | -70.0         | 0x48  | -91.5  | 0x1D  | -113.0 |
| 0xF3  | -6.0  | 0xC8  | -27.5 | 0x9D  | -49.0 | 0x72  | -70.5         | 0x47  | -92.0  | 0x1C  | -113.5 |
| 0xF2  | -6.5  | 0xC7  | -28.0 | 0x9C  | -49.5 | 0x71  | -71.0         | 0x46  | -92.5  | 0x1B  | -114.0 |
| 0xF1  | -7.0  | 0xC6  | -28.5 | 0x9B  | -50.0 | 0x70  | -71.5         | 0x45  | -93.0  | 0x1A  | -114.5 |
| 0xF0  | -7.5  | 0xC5  | -29.0 | 0x9A  | -50.5 | 0x6F  | -72.0         | 0x44  | -93.5  | 0x19  | -115.0 |
| 0xEF  | -8.0  | 0xC4  | -29.5 | 0x99  | -51.0 | 0x6E  | -72.5         | 0x43  | -94.0  | 0x18  | -115.5 |
| 0xEE  | -8.5  | 0xC3  | -30.0 | 0x98  | -51.5 | 0x6D  | -73.0         | 0x42  | -94.5  | 0x17  | -116.0 |
| 0xED  | -9.0  | 0xC2  | -30.5 | 0x97  | -52.0 | 0x6C  | -73.5         | 0x41  | -95.0  | 0x16  | -116.5 |
| 0xEC  | -9.5  | 0xC1  | -31.0 | 0x96  | -52.5 | 0x6B  | -74.0         | 0x40  | -95.5  | 0x15  | -117.0 |
| 0xEB  | -10.0 | 0xC0  | -31.5 | 0x95  | -53.0 | 0x6A  | -74.5         | 0X3F  | -96.0  | 0x14  | -117.5 |
| 0xEA  | -10.5 | 0xBF  | -32.0 | 0x94  | -53.5 | 0x69  | -75.0         | 0X3E  | -96.5  | 0x13  | -118.0 |
| 0xE9  | -11.0 | 0xBE  | -32.5 | 0x93  | -54.0 | 0x68  | -75.5         | 0X3D  | -97.0  | 0x12  | -118.5 |
| 0xE8  | -11.5 | 0xBD  | -33.0 | 0x92  | -54.5 | 0x67  | -76.0         | 0X3C  | -97.5  | 0x11  | -119.0 |
| 0xE7  | -12.0 | 0xBC  | -33.5 | 0x91  | -55.0 | 0x66  | -76.5         | 0X3B  | -98.0  | 0x10  | -119.5 |
| 0xE6  | -12.5 | 0xBB  | -34.0 | 0x90  | -55.5 | 0x65  | -77.0         | 0X3A  | -98.5  | 0x0F  | -120.0 |
| 0xE5  | -13.0 | 0xBA  | -34.5 | 0x8F  | -56.0 | 0x64  | <i>-</i> 77.5 | 0X39  | -99.0  | 0x0E  | -120.5 |
| 0xE4  | -13.5 | 0xB9  | -35.0 | 0x8E  | -56.5 | 0x63  | -78.0         | 0X38  | -99.5  | 0x0D  | -121.0 |
| 0xE3  | -14.0 | 0xB8  | -35.5 | 0x8D  | -57.0 | 0x62  | -78.5         | 0X37  | -100.0 | 0x0C  | -121.5 |
| 0xE2  | -14.5 | 0xB7  | -36.0 | 0x8C  | -57.5 | 0x61  | -79.0         | 0X36  | -100.5 | 0x0B  | -122.0 |
| 0xE1  | -15.0 | 0xB6  | -36.5 | 0x8B  | -58.0 | 0x60  | -79.5         | 0X35  | -101.0 | 0x0A  | -122.5 |
| 0xE0  | -15.5 | 0xB5  | -37.0 | 0x8A  | -58.5 | 0x5F  | -80.0         | 0X34  | -101.5 | 0x09  | -123.0 |
| 0xDF  | -16.0 | 0xB4  | -37.5 | 0x89  | -59.0 | 0x5E  | -80.5         | 0X33  | -102.0 | 80x0  | -123.5 |
| 0xDE  | -16.5 | 0xB3  | -38.0 | 0x88  | -59.5 | 0x5D  | -81.0         | 0X32  | -102.5 | 0x07  | -124.0 |
| 0xDD  | -17.0 | 0xB2  | -38.5 | 0x87  | -60.0 | 0x5C  | -81.5         | 0X31  | -103.0 | 0x06  | -124.5 |
| 0xDC  | -17.5 | 0xB1  | -39.0 | 0x86  | -60.5 | 0x5B  | -82.0         | 0X30  | -103.5 | 0x05  | -125.0 |
| 0xDB  | -18.0 | 0xB0  | -39.5 | 0x85  | -61.0 | 0x5A  | -82.5         | 0x2F  | -104.0 | 0x04  | -125.5 |
| 0xDA  | -18.5 | 0xAF  | -40.0 | 0x84  | -61.5 | 0x59  | -83.0         | 0x2E  | -104.5 | 0x03  | NA     |
| 0xD9  | -19.0 | 0xAE  | -40.5 | 0x83  | -62.0 | 0x58  | -83.5         | 0x2D  | -105.0 | 0x02  | NA     |
| 0xD8  | -19.5 | 0xAD  | -41.0 | 0x82  | -62.5 | 0x57  | -84.0         | 0x2C  | -105.5 | 0x01  | NA     |
| 0xD7  | -20.0 | 0xAC  | -41.5 | 0x81  | -63.0 | 0x56  | -84.5         | 0x2B  | -106.0 | 0x00  | NA     |
| 0xD6  | -20.5 | 0xAB  | -42.0 | 0x80  | -63.5 | 0x55  | -85.0         | 0x2A  | -106.5 |       |        |
| 0xD5  | -21.0 | 0xAA  | -42.5 | 0x7F  | -64.0 | 0x54  | -85.5         | 0x29  | -107.0 |       |        |

**Table 10. Channel Volume** 

| Index | dB   | Index | dB   | Index | dB    | Index | dB    | Index | dB    | Index | dB     |
|-------|------|-------|------|-------|-------|-------|-------|-------|-------|-------|--------|
| 0xFF  | 48.0 | 0xD4  | 26.5 | 0xA9  | 5.0   | 0x7E  | -16.5 | 0x53  | -38.0 | 0x28  | -59.5  |
| 0xFE  | 47.5 | 0xD3  | 26.0 | 0xA8  | 4.5   | 0x7D  | -17.0 | 0x52  | -38.5 | 0x27  | -60.0  |
| 0xFD  | 47.0 | 0xD2  | 25.5 | 0xA7  | 4.0   | 0x7C  | -17.5 | 0x51  | -39.0 | 0x26  | -60.5  |
| 0xFC  | 46.5 | 0xD1  | 25.0 | 0xA6  | 3.5   | 0x7B  | -18.0 | 0x50  | -39.5 | 0x25  | -61.0  |
| 0xFB  | 46.0 | 0xD0  | 24.5 | 0xA5  | 3.0   | 0x7A  | -18.5 | 0x4F  | -40.0 | 0x24  | -61.5  |
| 0xFA  | 45.5 | 0xCF  | 24.0 | 0xA4  | 2.5   | 0x79  | -19.0 | 0x4E  | -40.5 | 0x23  | -62.0  |
| 0xF9  | 45.0 | 0xCE  | 23.5 | 0xA3  | 2.0   | 0x78  | -19.5 | 0x4D  | -41.0 | 0x22  | -62.5  |
| 0xF8  | 44.5 | 0xCD  | 23.0 | 0xA2  | 1.5   | 0x77  | -20.0 | 0x4C  | -41.5 | 0x21  | -63.0  |
| 0xF7  | 44.0 | 0xCC  | 22.5 | 0xA1  | 1.0   | 0x76  | -20.5 | 0x4B  | -42.0 | 0x20  | -63.5  |
| 0xF6  | 43.5 | 0xCB  | 22.0 | 0xA0  | 0.5   | 0x75  | -21.0 | 0x4A  | -42.5 | 0x1F  | -64.0  |
| 0xF5  | 43.0 | 0xCA  | 21.5 | 0x9F  | 0.0   | 0x74  | -21.5 | 0x49  | -43.0 | 0x1E  | -64.5  |
| 0xF4  | 42.5 | 0xC9  | 21.0 | 0x9E  | -0.5  | 0x73  | -22.0 | 0x48  | -43.5 | 0x1D  | -65.0  |
| 0xF3  | 42.0 | 0xC8  | 20.5 | 0x9D  | -1.0  | 0x72  | -22.5 | 0x47  | -44.0 | 0x1C  | -65.5  |
| 0xF2  | 41.5 | 0xC7  | 20.0 | 0x9C  | -1.5  | 0x71  | -23.0 | 0x46  | -44.5 | 0x1B  | -66.0  |
| 0xF1  | 41.0 | 0xC6  | 19.5 | 0x9B  | -2.0  | 0x70  | -23.5 | 0x45  | -45.0 | 0x1A  | -66.5  |
| 0xF0  | 40.5 | 0xC5  | 19.0 | 0x9A  | -2.5  | 0x6F  | -24.0 | 0x44  | -45.5 | 0x19  | -67.0  |
| 0xEF  | 40.0 | 0xC4  | 18.5 | 0x99  | -3.0  | 0x6E  | -24.5 | 0x43  | -46.0 | 0x18  | -67.5  |
| 0xEE  | 39.5 | 0xC3  | 18.0 | 0x98  | -3.5  | 0x6D  | -25.0 | 0x42  | -46.5 | 0x17  | -68.0  |
| 0xED  | 39.0 | 0xC2  | 17.5 | 0x97  | -4.0  | 0x6C  | -25.5 | 0x41  | -47.0 | 0x16  | -68.5  |
| 0xEC  | 38.5 | 0xC1  | 17.0 | 0x96  | -4.5  | 0x6B  | -26.0 | 0x40  | -47.5 | 0x15  | -69.0  |
| 0xEB  | 38.0 | 0xC0  | 16.5 | 0x95  | -5.0  | 0x6A  | -26.5 | 0X3F  | -48.0 | 0x14  | -69.5  |
| 0xEA  | 37.5 | 0xBF  | 16.0 | 0x94  | -5.5  | 0x69  | -27.0 | 0X3E  | -48.5 | 0x13  | -70.0  |
| 0xE9  | 37.0 | 0xBE  | 15.5 | 0x93  | -6.0  | 0x68  | -27.5 | 0X3D  | -49.0 | 0x12  | -70.5  |
| 0xE8  | 36.5 | 0xBD  | 15.0 | 0x92  | -6.5  | 0x67  | -28.0 | 0X3C  | -49.5 | 0x11  | -71.0  |
| 0xE7  | 36.0 | 0xBC  | 14.5 | 0x91  | -7.0  | 0x66  | -28.5 | 0X3B  | -50.0 | 0x10  | -71.5  |
| 0xE6  | 35.5 | 0xBB  | 14.0 | 0x90  | -7.5  | 0x65  | -29.0 | 0X3A  | -50.5 | 0x0F  | -72.0  |
| 0xE5  | 35.0 | 0xBA  | 13.5 | 0x8F  | -8.0  | 0x64  | -29.5 | 0X39  | -51.0 | 0x0E  | -72.5  |
| 0xE4  | 34.5 | 0xB9  | 13.0 | 0x8E  | -8.5  | 0x63  | -30.0 | 0X38  | -51.5 | 0x0D  | -73.0  |
| 0xE3  | 34.0 | 0xB8  | 12.5 | 0x8D  | -9.0  | 0x62  | -30.5 | 0X37  | -52.0 | 0x0C  | -73.5  |
| 0xE2  | 33.5 | 0xB7  | 12.0 | 0x8C  | -9.5  | 0x61  | -31.0 | 0X36  | -52.5 | 0x0B  | -74.0  |
| 0xE1  | 33.0 | 0xB6  | 11.5 | 0x8B  | -10.0 | 0x60  | -31.5 | 0X35  | -53.0 | 0x0A  | -74.5  |
| 0xE0  | 32.5 | 0xB5  | 11.0 | 0x8A  | -10.5 | 0x5F  | -32.0 | 0X34  | -53.5 | 0x09  | -75.0  |
| 0xDF  | 32.0 | 0xB4  | 10.5 | 0x89  | -11.0 | 0x5E  | -32.5 | 0X33  | -54.0 | 0x08  | -75.5  |
| 0xDE  | 31.5 | 0xB3  | 10.0 | 0x88  | -11.5 | 0x5D  | -33.0 | 0X32  | -54.5 | 0x07  | -76.0  |
| 0xDD  | 31.0 | 0xB2  | 9.5  | 0x87  | -12.0 | 0x5C  | -33.5 | 0X31  | -55.0 | 0x06  | -76.5  |
| 0xDC  | 30.5 | 0xB1  | 9.0  | 0x86  | -12.5 | 0x5B  | -34.0 | 0X30  | -55.5 | 0x05  | -77.0  |
| 0xDB  | 30.0 | 0xB0  | 8.5  | 0x85  | -13.0 | 0x5A  | -34.5 | 0x2F  | -56.0 | 0x04  | -77.5  |
| 0xDA  | 29.5 | 0xAF  | 8.0  | 0x84  | -13.5 | 0x59  | -35.0 | 0x2E  | -56.5 | 0x03  | -78.0  |
| 0xD9  | 29.0 | 0xAE  | 7.5  | 0x83  | -14.0 | 0x58  | -35.5 | 0x2D  | -57.0 | 0x02  | -78.5  |
| 0xD8  | 28.5 | 0xAD  | 7.0  | 0x82  | -14.5 | 0x57  | -36.0 | 0x2C  | -57.5 | 0x01  | -79.0  |
| 0xD7  | 28.0 | 0xAC  | 6.5  | 0x81  | -15.0 | 0x56  | -36.5 | 0x2B  | -58.0 | 0x00  | -295.0 |
| 0xD6  | 27.5 | 0xAB  | 6.0  | 0x80  | -15.5 | 0x55  | -37.0 | 0x2A  | -58.5 |       |        |
| 0xD5  | 27.0 | 0xAA  | 5.5  | 0x7F  | -16.0 | 0x54  | -37.5 | 0x29  | -59.0 |       |        |

Table 11. Mixer Gain & Polarity

| Index | Polarity | dB   |
|-------|----------|------|-------|----------|------|-------|----------|------|-------|----------|------|
| 7E    | +        | 18   | 7D    | -        | 18   | 3E    | +        | -4   | 3D    | -        | -4   |
| 7C    | +        | 17   | 7B    | -        | 17   | 3C    | +        | -4.5 | 3B    | -        | -4.5 |
| 7A    | +        | 16   | 79    | -        | 16   | 3A    | +        | -5   | 39    | -        | -5   |
| 78    | +        | 15   | 77    | -        | 15   | 38    | +        | -5.5 | 37    | -        | -5.5 |
| 76    | +        | 14   | 75    | -        | 14   | 36    | +        | -6   | 35    | -        | -6   |
| 74    | +        | 13   | 73    | -        | 13   | 34    | +        | -7   | 33    | -        | -7   |
| 72    | +        | 12   | 71    | -        | 12   | 32    | +        | -8   | 31    | -        | -8   |
| 70    | +        | 11   | 6F    | -        | 11   | 30    | +        | -9   | 2F    | -        | -9   |
| 6E    | +        | 10   | 6D    | -        | 10   | 2E    | +        | -10  | 2D    | -        | -10  |
| 6C    | +        | 9    | 6B    | -        | 9    | 2C    | +        | -11  | 2B    | -        | -11  |
| 6A    | +        | 8    | 69    | -        | 8    | 2A    | +        | -12  | 29    | -        | -12  |
| 68    | +        | 7    | 67    | -        | 7    | 28    | +        | -13  | 27    | -        | -13  |
| 66    | +        | 6    | 65    | -        | 6    | 26    | +        | -14  | 25    | -        | -14  |
| 64    | +        | 5.5  | 63    | -        | 5.5  | 24    | +        | -15  | 23    | -        | -15  |
| 62    | +        | 5    | 61    | -        | 5    | 22    | +        | -16  | 21    | -        | -16  |
| 60    | +        | 4.5  | 5F    | -        | 4.5  | 20    | +        | -17  | 1F    | -        | -17  |
| 5E    | +        | 4    | 5D    | -        | 4    | 1E    | +        | -18  | 1D    | -        | -18  |
| 5C    | +        | 3.5  | 5B    | -        | 3.5  | 1C    | +        | -19  | 1B    | -        | -19  |
| 5A    | +        | 3    | 59    | -        | 3    | 1A    | +        | -20  | 19    | -        | -20  |
| 58    | +        | 2.5  | 57    | -        | 2.5  | 18    | +        | -21  | 17    | -        | -21  |
| 56    | +        | 2    | 55    | -        | 2    | 16    | +        | -22  | 15    | -        | -22  |
| 54    | +        | 1.5  | 53    | -        | 1.5  | 14    | +        | -23  | 13    | -        | -23  |
| 52    | +        | 1    | 51    | -        | 1    | 12    | +        | -24  | 11    | -        | -24  |
| 50    | +        | 0.5  | 4F    | -        | 0.5  | 10    | +        | -25  | 0F    | -        | -25  |
| 4E    | +        | 0    | 4D    | -        | 0    | 0E    | +        | -26  | 0D    | -        | -26  |
| 4C    | +        | -0.5 | 4B    | -        | -0.5 | 0C    | +        | -27  | 0B    | -        | -27  |
| 4A    | +        | -1   | 49    | -        | -1   | 0A    | +        | -28  | 09    | -        | -28  |
| 48    | +        | -1.5 | 47    | -        | -1.5 | 08    | +        | -29  | 07    | -        | -29  |
| 46    | +        | -2   | 45    | -        | -2   | 06    | +        | -30  | 05    | -        | -30  |
| 44    | +        | -2.5 | 43    | -        | -2.5 | 04    | +        | -31  | 03    | -        | -31  |
| 42    | +        | -3   | 41    | -        | -3   | 02    | +        | -32  | 01    | -        | -32  |
| 40    | +        | -3.5 | 3F    | =        | -3.5 | 00    | +        | -150 |       |          |      |

**Table 12. Dynamic Range Control Threshold** 

| dB    | Value | dB   | Value | dB   | Value | dB   | Value |
|-------|-------|------|-------|------|-------|------|-------|
| -57   | FF    | -5.5 | DF    | -2.3 | BF    | 0.9  | 9F    |
| -54   | FE    | -5.4 | DE    | -2.2 | BE    | 1    | 9E    |
| -51   | FD    | -5.3 | DD    | -2.1 | BD    | 1.25 | 9D    |
| -48   | FC    | -5.2 | DC    | -2   | BC    | 1.5  | 9C    |
| -45   | FB    | -5.1 | DB    | -1.9 | BB    | 1.75 | 9B    |
| -42   | FA    | -5   | DA    | -1.8 | BA    | 2    | 9A    |
| -39   | F9    | -4.9 | D9    | -1.7 | B9    | 2.25 | 99    |
| -36   | F8    | -4.8 | D8    | -1.6 | B8    | 2.5  | 98    |
| -33   | F7    | -4.7 | D7    | -1.5 | B7    | 2.75 | 97    |
| -30   | F6    | -4.6 | D6    | -1.4 | B6    | 3    | 96    |
| -27   | F5    | -4.5 | D5    | -1.3 | B5    | 3.25 | 95    |
| -24   | F4    | -4.4 | D4    | -1.2 | B4    | 3.5  | 94    |
| -21   | F3    | -4.3 | D3    | -1.1 | В3    | 3.75 | 93    |
| -18   | F2    | -4.2 | D2    | -1   | B2    | 4    | 92    |
| -15   | F1    | -4.1 | D1    | -0.9 | B1    | 4.25 | 91    |
| -12   | F0    | -4   | D0    | -0.8 | В0    | 4.5  | 90    |
| -11.5 | EF    | -3.9 | CF    | -0.7 | AF    | 4.75 | 8F    |
| -11   | EE    | -3.8 | CE    | -0.6 | AE    | 5    | 8E    |
| -10.5 | ED    | -3.7 | CD    | -0.5 | AD    | 5.5  | 8D    |
| -10   | EC    | -3.6 | CC    | -0.4 | AC    | 6    | 8C    |
| -9.5  | EB    | -3.5 | СВ    | -0.3 | AB    | 6.5  | 8B    |
| -9    | EA    | -3.4 | CA    | -0.2 | AA    | 7    | 8A    |
| -8.5  | E9    | -3.3 | C9    | -0.1 | A9    | 7.5  | 89    |
| -8    | E8    | -3.2 | C8    | 0    | A8    | 8    | 88    |
| -7.5  | E7    | -3.1 | C7    | 0.1  | A7    | 8.5  | 87    |
| -7    | E6    | -3   | C6    | 0.2  | A6    | 9    | 86    |
| -6.5  | E5    | -2.9 | C5    | 0.3  | A5    | 9.5  | 85    |
| -6    | E4    | -2.8 | C4    | 0.4  | A4    | 10   | 84    |
| -5.9  | E3    | -2.7 | C3    | 0.5  | A3    | 10.5 | 83    |
| -5.8  | E2    | -2.6 | C2    | 0.6  | A2    | 11   | 82    |
| -5.7  | E1    | -2.5 | C1    | 0.7  | A1    | 11.5 | 81    |
| -5.6  | E0    | -2.4 | C0    | 0.8  | A0    | 12   | 80    |

% CPR bit(MSB) = 1

**Table 13. Auto Mute Detection Threshold Table** 

| Name | Description         | Value | dB        |
|------|---------------------|-------|-----------|
|      |                     | 0000  | -126      |
|      |                     | 0001  | -120      |
|      |                     | 0010  | -114      |
|      |                     | 0011  | -108      |
|      |                     | 0100  | -102      |
|      |                     | 0101  | -96       |
|      |                     | 0110  | -90       |
| AT.  | Auto-mute           | 0111  | -84       |
| AT   | Detection threshold | 1000  | -78       |
|      |                     | 1001  | -72       |
|      |                     | 1010  | -66       |
|      |                     | 1011  | -60       |
|      |                     | 1100  | -54       |
|      |                     | 1101  | -48       |
|      |                     | 1110  | -42       |
|      |                     | 1111  | Auto-mute |

\* Do not use value 1111.

Copyright © NeoFidelity, Inc.

**Table 14. Power Meter Reading Table** 

| addr 0x54<br>(Decimal) | addr 0x54<br>(Hex) | dB             | addr 0x54<br>(Decimal) | addr 0x54<br>(Hex) | dB             | addr 0x54<br>(Decimal) | addr 0x54<br>(Hex) | dB           | addr 0x54<br>(Decimal) | addr 0x54<br>(Hex) | dB           |
|------------------------|--------------------|----------------|------------------------|--------------------|----------------|------------------------|--------------------|--------------|------------------------|--------------------|--------------|
| 0                      | 0x00               | -48.2<br>under | 64                     | 0x40               | -12.0          | 128                    | 0x80               | -6.0         | 192                    | 0xC0               | -2.5         |
| 1                      | 0x01               | -48.2          | 65                     | 0x41               | -11.9          | 129                    | 0x81               | -6.0         | 193                    | 0xC1               | -2.5         |
| 2                      | 0x02               | -42.1          | 66                     | 0x42               | -11.8          | 130                    | 0x82               | -5.9         | 194                    | 0xC2               | -2.4         |
| 3                      | 0x03               | -38.6          | 67                     | 0x43               | -11.6          | 131                    | 0x83               | -5.8         | 195                    | 0xC3               | -2.4         |
| 4                      | 0x04               | -36.1          | 68                     | 0x44               | -11.5          | 132                    | 0x84               | -5.8         | 196                    | 0xC4               | -2.3         |
| 5                      | 0x05               | -34.2          | 69                     | 0x45               | -11.4          | 133                    | 0x85               | -5.7         | 197                    | 0xC5               | -2.3         |
| 6                      | 0x06               | -32.6          | 70                     | 0x46               | -11.3          | 134                    | 0x86               | -5.6         | 198                    | 0xC6               | -2.2         |
| 7                      | 0x07               | -31.3          | 71                     | 0x47               | -11.1          | 135                    | 0x87               | -5.6         | 199                    | 0xC7               | -2.2         |
| 9                      | 0x08<br>0x09       | -30.1<br>-29.1 | 72<br>73               | 0x48<br>0x49       | -11.0<br>-10.9 | 136<br>137             | 0x88<br>0x89       | -5.5<br>-5.4 | 200                    | 0xC8<br>0xC9       | -2.1<br>-2.1 |
| 10                     | 0x09               | -29.1          | 74                     | 0x49<br>0x4A       | -10.9          | 138                    | 0x89               | -5.4<br>-5.4 | 201                    | 0xC9               | -2.1         |
| 11                     | 0x0B               | -27.3          | 75                     | 0x4B               | -10.7          | 139                    | 0x8B               | -5.3         | 203                    | 0xCB               | -2.0         |
| 12                     | 0x0C               | -26.6          | 76                     | 0x4C               | -10.5          | 140                    | 0x8C               | -5.2         | 204                    | 0xCC               | -2.0         |
| 13                     | 0x0D               | -25.9          | 77                     | 0x4D               | -10.4          | 141                    | 0x8D               | -5.2         | 205                    | 0xCD               | -1.9         |
| 14                     | 0x0E               | -25.2          | 78                     | 0x4E               | -10.3          | 142                    | 0x8E               | -5.1         | 206                    | 0xCE               | -1.9         |
| 15                     | 0x0F               | -24.6          | 79                     | 0x4F               | -10.2          | 143                    | 0x8F               | -5.1         | 207                    | 0xCF               | -1.8         |
| 16                     | 0x10               | -24.1          | 80                     | 0x50               | -10.1          | 144                    | 0x90               | -5.0         | 208                    | 0xD0               | -1.8         |
| 17                     | 0x11               | -23.6          | 81                     | 0x51               | -10.0          | 145                    | 0x91               | -4.9         | 209                    | 0xD1               | -1.8         |
| 18                     | 0x12               | -23.1          | 82                     | 0x52               | -9.9           | 146                    | 0x92               | -4.9         | 210                    | 0xD2               | -1.7         |
| 19                     | 0x13               | -22.6          | 83                     | 0x53               | -9.8           | 147                    | 0x93               | -4.8         | 211                    | 0xD3               | -1.7         |
| 20                     | 0x14               | -22.1          | 84                     | 0x54               | -9.7           | 148                    | 0x94               | -4.8         | 212                    | 0xD4               | -1.6         |
| 21                     | 0x15               | -21.7          | 85                     | 0x55               | -9.6           | 149                    | 0x95               | -4.7         | 213                    | 0xD5               | -1.6         |
| 22                     | 0x16<br>0x17       | -21.3<br>-20.9 | 86<br>87               | 0x56<br>0x57       | -9.5<br>-9.4   | 150<br>151             | 0x96<br>0x97       | -4.6<br>-4.6 | 214<br>215             | 0xD6<br>0xD7       | -1.6<br>-1.5 |
| 24                     | 0x17<br>0x18       | -20.9          | 88                     | 0x57<br>0x58       | -9.4           | 152                    | 0x97<br>0x98       | -4.6<br>-4.5 | 216                    | 0xD7<br>0xD8       | -1.5         |
| 25                     | 0x10               | -20.2          | 89                     | 0x59               | -9.2           | 153                    | 0x99               | -4.5         | 217                    | 0xD0               | -1.4         |
| 26                     | 0x1A               | -19.9          | 90                     | 0x5A               | -9.1           | 154                    | 0x9A               | -4.4         | 218                    | 0xDA               | -1.4         |
| 27                     | 0x1A               | -19.5          | 91                     | 0x5B               | -9.0           | 155                    | 0x9B               | -4.4         | 219                    | 0xDB               | -1.4         |
| 28                     | 0x1C               | -19.2          | 92                     | 0x5C               | -8.9           | 156                    | 0x9C               | -4.3         | 220                    | 0xDC               | -1.3         |
| 29                     | 0x1D               | -18.9          | 93                     | 0x5D               | -8.8           | 157                    | 0x9D               | -4.2         | 221                    | 0xDD               | -1.3         |
| 30                     | 0x1E               | -18.6          | 94                     | 0x5E               | -8.7           | 158                    | 0x9E               | -4.2         | 222                    | 0xDE               | -1.2         |
| 31                     | 0x1F               | -18.3          | 95                     | 0x5F               | -8.6           | 159                    | 0x9F               | -4.1         | 223                    | 0xDF               | -1.2         |
| 32                     | 0x20               | -18.1          | 96                     | 0x60               | -8.5           | 160                    | 0xA0               | -4.1         | 224                    | 0xE0               | -1.2         |
| 33                     | 0x21               | -17.8          | 97                     | 0x61               | -8.4           | 161                    | 0xA1               | -4.0         | 225                    | 0xE1               | -1.1         |
| 34                     | 0x22               | -17.5          | 98                     | 0x62               | -8.3           | 162                    | 0xA2               | -4.0         | 226                    | 0xE2               | -1.1         |
| 35                     | 0x23               | -17.3          | 99                     | 0x63               | -8.3           | 163                    | 0xA3               | -3.9         | 227                    | 0xE3               | -1.0         |
| 36<br>37               | 0x24<br>0x25       | -17.0<br>-16.8 | 100<br>101             | 0x64<br>0x65       | -8.2<br>-8.1   | 164<br>165             | 0xA4<br>0xA5       | -3.9<br>-3.8 | 228<br>229             | 0xE4<br>0xE5       | -1.0<br>-1.0 |
| 38                     | 0x25<br>0x26       | -16.6          | 102                    | 0x66               | -8.0           | 166                    | 0xA5               | -3.8         | 230                    | 0xE6               | -0.9         |
| 39                     | 0x27               | -16.3          | 103                    | 0x67               | -7.9           | 167                    | 0xA7               | -3.7         | 231                    | 0xE7               | -0.9         |
| 40                     | 0x28               | -16.1          | 104                    | 0x68               | -7.8           | 168                    | 0xA8               | -3.7         | 232                    | 0xE8               | -0.9         |
| 41                     | 0x29               | -15.9          | 105                    | 0x69               | -7.7           | 169                    | 0xA9               | -3.6         | 233                    | 0xE9               | -0.8         |
| 42                     | 0x2A               | -15.7          | 106                    | 0x6A               | -7.7           | 170                    | 0xAA               | -3.6         | 234                    | 0xEA               | -0.8         |
| 43                     | 0x2B               | -15.5          | 107                    | 0x6B               | -7.6           | 171                    | 0xAB               | -3.5         | 235                    | 0xEB               | -0.7         |
| 44                     | 0x2C               | -15.3          | 108                    | 0x6C               | -7.5           | 172                    | 0xAC               | -3.5         | 236                    | 0xEC               | -0.7         |
| 45                     | 0x2D               | -15.1          | 109                    | 0x6D               | -7.4           | 173                    | 0xAD               | -3.4         | 237                    | 0xED               | -0.7         |
| 46                     | 0x2E               | -14.9          | 110                    | 0x6E               | -7.3           | 174                    | 0xAE               | -3.4         | 238                    | 0xEE               | -0.6         |
| 47                     | 0x2F               | -14.7          | 111                    | 0x6F               | -7.3           | 175                    | 0xAF               | -3.3         | 239                    | 0xEF               | -0.6         |
| 48                     | 0x30               | -14.5          | 112                    | 0x70               | -7.2<br>7.1    | 176                    | 0xB0               | -3.3         | 240                    | 0xF0               | -0.6         |
| 49                     | 0x31               | -14.4          | 113                    | 0x71               | -7.1<br>7.0    | 177                    | 0xB1               | -3.2         | 241                    | 0xF1<br>0xF2       | -0.5         |
| 50<br>51               | 0x32<br>0x33       | -14.2<br>-14.0 | 114<br>115             | 0x72<br>0x73       | -7.0<br>-7.0   | 178<br>179             | 0xB2<br>0xB3       | -3.2<br>-3.1 | 242<br>243             | 0xF2<br>0xF3       | -0.5<br>-0.5 |
| 52                     | 0x34               | -13.8          | 116                    | 0x73<br>0x74       | -6.9           | 180                    | 0xB3               | -3.1         | 243                    | 0xF3               | -0.3         |
| 53                     | 0x34<br>0x35       | -13.7          | 117                    | 0x74<br>0x75       | -6.8           | 181                    | 0xB4<br>0xB5       | -3.1         | 245                    | 0xF5               | -0.4         |
| 54                     | 0x36               | -13.5          | 118                    | 0x76               | -6.7           | 182                    | 0xB6               | -3.0         | 246                    | 0xF6               | -0.3         |
| 55                     | 0x37               | -13.4          | 119                    | 0x77               | -6.7           | 183                    | 0xB7               | -2.9         | 247                    | 0xF7               | -0.3         |
| 56                     | 0x38               | -13.2          | 120                    | 0x78               | -6.6           | 184                    | 0xB8               | -2.9         | 248                    | 0xF8               | -0.3         |
| 57                     | 0x39               | -13.0          | 121                    | 0x79               | -6.5           | 185                    | 0xB9               | -2.8         | 249                    | 0xF9               | -0.2         |
| 58                     | 0x3A               | -12.9          | 122                    | 0x7A               | -6.4           | 186                    | 0xBA               | -2.8         | 250                    | 0xFA               | -0.2         |
| 59                     | 0x3B               | -12.7          | 123                    | 0x7B               | -6.4           | 187                    | 0xBB               | -2.7         | 251                    | 0xFB               | -0.2         |
| 60                     | 0x3C               | -12.6          | 124                    | 0x7C               | -6.3           | 188                    | 0xBC               | -2.7         | 252                    | 0xFC               | -0.1         |
| 61                     | 0x3D               | -12.5          | 125                    | 0x7D               | -6.2           | 189                    | 0xBD               | -2.6         | 253                    | 0xFD               | -0.1         |
| 62                     | 0x3E               | -12.3          | 126                    | 0x7E               | -6.2           | 190                    | 0xBE               | -2.6         | 254                    | 0xFE               | -0.1         |
| 63                     | 0x3F               | -12.2          | 127                    | 0x7F               | -6.1           | 191                    | 0xBF               | -2.5         | 255                    | 0xFF               | 0.0          |

 $\times$  Output 8bit value : (-dB \* 2), n dB = output 8bit \*0.5

### C. Typical Characteristics Graph

Total Harmonic Distortion + Noise vs. Power, BTL Configuration,  $8\Omega$ 

THD+N vs. Power



THD+N vs. Power



THD+N vs. Power



Copyright © NeoFidelity, Inc.

### Total Harmonic Distortion + Noise vs. Power, BTL Configuration, $6\Omega$

THD+N vs. Power



THD+N vs. Power



THD+N vs. Power



### Total Harmonic Distortion + Noise vs. Power, BTL Configuration, $4\Omega$

THD+N vs. Power



THD+N vs. Power



THD+N vs. Power



### Total Harmonic Distortion + Noise vs. Frequency, BTL Configuration

THD+N vs. Frequency



THD+N vs. Frequency



THD+N vs. Frequency



THD+N vs. Frequency



### Output Power vs. PVDD, BTL Configuration

### **Output Power vs. PVDD**



### **Output Power vs. PVDD**



## **Output Power vs. PVDD**



### Efficiency vs. Total Power, BTL Configuration

**Efficiency vs. Output Power** 



**Efficiency vs. Output Power** 



### Total Harmonic Distortion + Noise vs. Power, PBTL Configuration, $4\Omega$

THD+N vs. Power



THD+N vs. Power



THD+N vs. Power



### Total Harmonic Distortion + Noise vs. Frequency, PBTL Configuration, $4\Omega$

THD+N vs. Frequency



THD+N vs. Frequency



### Output Power vs. PVDD, PBTL Configuration

**Output Power vs. PVDD** 



Efficiency vs. Total Power, PBTL Configuration

## **Efficiency vs. Output Power**



### D. Outline and Mechanical Data & Humidity Level Ш \*2 x \( \sigma aaaC Ф 0.1 C A B EXPOSED PAD 00 23 22 Φ 1 477 1 18 0 8 16 15 14 13 12 11 10 VIEW M-M (DATUM A OR B) е TERMINAL TIP EVEN / ODD TERMINAL SIDE // cccC 7 △ eee C SEATING PLANE DETAIL G VIEW ROTATED 90° CLOCKWISE DIM MIN NOM MAX NOTES 0.80 0.85 0.90 1.0 DIMENSIONING & TOLERANCEING CONFIRM TO ASME Y14.5M-1994. A1 0.05 $2.0\,$ ALL DIMENSIONS ARE IN MILLIMETERS. ANGLES ARE IN DEGREES. A3 0.203 REF b 0.20 0.25 0.30 3.0 DIMENSION b APPLIES TO METALLIZED TERMINAL AND IS MEASURED BETWEEN 0.25mm AND 0.30mm FROM TERMINAL TIP. DIMENSION L1 REPRESENTS TERMINAL FULL BACK FROM PACKAGE EDGE UP TO 0.1mm IS ACCEPTABLE. D 5.00 BSC 5.00 BSC D2 3.60 3.70 3.80 $4.0\,$ COPLANARITY APPLIES TO THE EXPOSED HEAT SLUG AS WELL AS THE TERMINAL. E2 3.60 3.70 3.80 0.50 BSC L 0.35 0.40 aaa 0.10 bbb 0.10 0.10 ccc 0.05 ddd DIMENSION AND TOLERANCE UNIT REFERENCE DOCUMENT 0.08 Millimeter(mm) ASME Y14.5M JEDEC MO-220 The Humidity Level: MSL Level 3

Copyright © NeoFidelity, Inc.

### E. The Rules of the Mark on Chip

# MARKING INSTRUCTION Customer NeoFidelity, Inc. Instruction Number NTP8810 Rev.01 Device Code NTP8810 Design Center ASE PKG Type MLF 32LD 5X5 Issue 2016. 5. 17.

### **PACKAGE TOP SIDE**



### COMMENT

- Line1: LOGO
- Line2: Device Name
- Line3 :TP2016 (Main Die) Lot Number AA (AB, AC,...,AZ)
- \* The final Assembly Lot Number will be granted by added the serial number AA (AB, AC,...,ZZ) without space behind the TP2016 Lot Number when split Main Die.
- Line4 : Package weekly code + S

|             | CHARACTER FONT |               |  |  |      |       |   |                |       |  |             |   |   |       |   |       |   |      |    |  |  |
|-------------|----------------|---------------|--|--|------|-------|---|----------------|-------|--|-------------|---|---|-------|---|-------|---|------|----|--|--|
| TOP         | TOP Line       |               |  |  |      | Space |   |                | Blank |  | BOTTOM Line |   |   |       | S | Space | 9 | Blar | ık |  |  |
| TOP<br>SIDE | 1              | 2 3 4 5 1 2 3 |  |  |      | 1     | 2 | SIDE 1 2 3 4 5 |       |  |             | 5 | 1 | 1 2 3 |   | 1 :   | 2 |      |    |  |  |
| TYPE        | ROMANSIMPLEX   |               |  |  | omer |       |   |                |       |  | TYPE        |   |   |       |   |       |   |      |    |  |  |
| SIZE        |                |               |  |  |      |       |   |                |       |  | SIZE        |   |   |       |   |       |   |      |    |  |  |
| (mm)        |                |               |  |  |      |       |   |                |       |  | (mm)        |   |   |       |   |       |   |      |    |  |  |
|             |                |               |  |  |      |       |   |                |       |  |             |   |   |       |   |       |   |      |    |  |  |

## F. Packing Information

# 1) Tray Packing





[Tray & Al Bag Packing]







[Box Packing]

# 2) T&R Packing





[Tray & Al Bag Packing]







[Box Packing]

# 3) Package pin position

### Package pin position



Pin1 orientation: "RIGHT ON TOP"



Copyright © NeoFidelity, Inc.

### 4) Packing Material



### 5) Barcode Label

