# HO CHI MINH CITY UNIVERSITY OF TECHNOLOGY FACULTY OF COMPUTER SCIENCE AND ENGINEERING



## LSI LOGIC DESIGN

## LAB 2 - SYNTHESIS

Giảng viên hướng dẫn: Huỳnh Phúc Nghị

Sinh viên: Trần Minh Trí - 1910637

Nguyễn Lê Gia Hinh - 2011213 Mai Lê Cường - 2012764 Lê Thanh Dương - 2012883 Lê Thanh Tiến - 1912196

#### The Result and report is stored in this github link:

--> Link Github: Lab2 Synthesis L01Group4

#### ♥ NETLIST:



### **MAXIMUM DESIGN FREQUENCY:**

- We know that in order to find maximum design frequency -> we need to find mim period.
- Therefore, we modify the period in the file bound flasher gate.sdc in folder constraints:

```
# set the current design
current_design bound_flasher
[reate_clock -name "clk" -add -period 0.62 -waveform {0.0 0.31} [get_ports clock]

set_input_delay -clock [get_clocks clk] -add_delay 0.31 [get_ports flick]
set_input_delay -clock [get_clocks clk] -add_delay 0.31 [get_ports reset]
set_output_delay -clock [get_clocks clk] -add_delay 0.31 [get_ports reset]
set_output_delay -clock [get_clocks clk] -add_delay 0.31 [get_ports reset]
set_max_fanout 15.000 [current_design]
set_max_transition 1.2 [current_design]
```

=> We finally found the min period -> max design frequency.

This result can be found in file final\_qor.rpt.

| Clock Period<br>clk 620.0 |                     |            |                    |
|---------------------------|---------------------|------------|--------------------|
|                           | ritical<br>th Slack | TNS        | Violating<br>Paths |
| clk<br>default N          | 0.1<br>No paths     | 0.0<br>0.0 | Θ                  |
| Total                     |                     | 0.0        | Θ                  |