C

| 1. | ADD R1,R2,R3   |        |        |        |          |        |
|----|----------------|--------|--------|--------|----------|--------|
|    | Readreg        | ALUop  | MUXA1  | MUXA2  | Wreg     | MUXWB  |
| 1  | 11             | X      | X      | X      | х        | X      |
| 2  | 11             | X      | 0      | 0      | X        | X      |
| 3  | 11             | 0      | 0      | 0      | X        | X      |
| 4  | 11             | 0      | 0      | 0      | X        | 0      |
| 5  | 11             | 0      | 0      | 0      | 1        | 0      |
| 5  | 11             | U      | O      | O      | <b>-</b> | U      |
| 2. | ADDI R3,IMM    |        |        |        |          |        |
|    | Readreg        | ALUop  | MUXA1  | MUXA2  | Wreg     | MUXWB  |
| 1  | 10             | X      | X      | X      | X        | Χ      |
| 2  | 10             | X      | 0      | 1      | X        | Χ      |
| 3  | 10             | 0      | 0      | 1      | X        | Χ      |
| 4  | 10             | 0      | 0      | 1      | X        | 0      |
| 5  | 10             | 0      | 0      | 1      | 1        | 0      |
|    |                | -      | -      |        |          | -      |
| 3. | SUB R1,R2,R3   |        |        |        |          |        |
|    | Readreg        | ALUop  | MUXA1  | MUXA2  | Wreg     | MUXWB  |
| 1  | 11             | Χ      | X      | X      | X        | Χ      |
| 2  | 11             | Χ      | 0      | 0      | X        | Χ      |
| 3  | 11             | 1      | 0      | 0      | X        | Χ      |
| 4  | 11             | 1      | 0      | 0      | X        | 0      |
| 5  | 11             | 1      | 0      | 0      | 1        | 0      |
| 4. | SUBI R1,IMM    |        |        |        |          |        |
|    | Readreg        | ALUop  | MUXA1  | MUXA2  | Wreg     | MUXWB  |
| 1  | 10             |        |        |        |          |        |
| 2  | 10             | X      | X<br>0 | X<br>1 | X        | X      |
| 3  | 10             | х<br>1 | 0      | 1      | X        | X      |
| 4  | 10             | 1      | 0      | 1      | X        | х<br>0 |
| 5  | 10             | 1      | 0      | 1      | x<br>1   | 0      |
| J  | 10             | 1      | U      | 1      | 1        | U      |
| 5. | AND R1,R2,R3   |        |        |        |          |        |
|    | Readreg        | ALUop  | MUXA1  | MUXA2  | Wreg     | MUXWB  |
| 1  | 11             | X      | X      | X      | X        | X      |
| 2  | 11             | X      | 0      | 0      | X        | X      |
| 3  | 11             | 101    | 0      | 0      | X        | X      |
| 4  | 11             | 101    | 0      | 0      | X        | 0      |
| =  | _ <del>_</del> |        | _      | -      | -        | -      |
|    |                |        | Page 1 |        |          |        |

| Ch  | 0   | <b>~+1</b> |
|-----|-----|------------|
| ۱۲. | 100 | -,         |

| 6. ANDI               | R1,IMM                                |                                      |                                |                           |                               |                           |
|-----------------------|---------------------------------------|--------------------------------------|--------------------------------|---------------------------|-------------------------------|---------------------------|
| 1<br>2<br>3<br>4<br>5 | Readreg<br>10<br>10<br>10<br>10<br>10 | ALUop<br>x<br>x<br>101<br>101        | MUXA1<br>x<br>0<br>0<br>0      | MUXA2<br>x<br>1<br>1<br>1 | Wreg<br>x<br>x<br>x<br>x<br>1 | MUXWB<br>x<br>x<br>x<br>0 |
| 7. OR R1              | ,R2,R3                                |                                      |                                |                           |                               |                           |
| 1<br>2<br>3<br>4<br>5 | Readreg<br>11<br>11<br>11<br>11       | ALUop<br>x<br>x<br>111<br>111<br>111 | MUXA1<br>x<br>0<br>0<br>0      | MUXA2<br>x<br>0<br>0<br>0 | Wreg<br>x<br>x<br>x<br>x<br>1 | MUXWB<br>X<br>X<br>X<br>0 |
| 8. OR R1              | ,IMM                                  |                                      |                                |                           |                               |                           |
| 1<br>2<br>3<br>4<br>5 | Readreg<br>10<br>10<br>10<br>10<br>10 | ALUop<br>x<br>x<br>111<br>111<br>111 | MUXA1<br>x<br>0<br>0<br>0<br>0 | MUXA2<br>x<br>1<br>1<br>1 | Wreg<br>x<br>x<br>x<br>x<br>1 | MUXWB<br>x<br>x<br>x<br>0 |
| 9. XOR R              | 1,R2,R3                               |                                      |                                |                           |                               |                           |
| 1<br>2<br>3<br>4<br>5 | Readreg<br>11<br>11<br>11<br>11<br>11 | ALUop<br>x<br>x<br>1000<br>1000      | MUXA1<br>x<br>0<br>0<br>0      | MUXA2<br>x<br>0<br>0<br>0 | Wreg<br>x<br>x<br>x<br>x<br>1 | MUXWB<br>x<br>x<br>x<br>0 |
| 10. XORI              | R1,IMM                                |                                      |                                |                           |                               |                           |
|                       | Readreg                               | ALUop                                | MUXA1                          | MUXA2                     | Wreg                          | MUXWB                     |

| 1<br>2<br>3<br>4<br>5 | 10<br>10<br>10<br>10<br>10            | X<br>X<br>1000<br>1000<br>1000       | Sheet1 X 0 0 0 0          | x<br>1<br>1<br>1          | x<br>x<br>x<br>x<br>1         | x<br>x<br>x<br>0<br>0     |
|-----------------------|---------------------------------------|--------------------------------------|---------------------------|---------------------------|-------------------------------|---------------------------|
| 11. NOT               | R1                                    |                                      |                           |                           |                               |                           |
| 1<br>2<br>3<br>4<br>5 | Readreg<br>10<br>10<br>10<br>10<br>10 | ALUop<br>x<br>x<br>110<br>110<br>110 | MUXA1<br>x<br>0<br>0<br>0 | MUXA2<br>X<br>X<br>X<br>X | Wreg<br>x<br>x<br>x<br>x<br>1 | MUXWB<br>x<br>x<br>x<br>0 |
| 12. SLA               | R1,R2                                 |                                      |                           |                           |                               |                           |
| 1<br>2<br>3<br>4<br>5 | Readreg<br>10<br>10<br>10<br>10<br>10 | ALUop<br>x<br>x<br>11<br>11          | MUXA1<br>x<br>0<br>0<br>0 | MUXA2<br>X<br>X<br>X<br>X | Wreg<br>x<br>x<br>x<br>x<br>1 | MUXWB<br>X<br>X<br>X<br>0 |
| 13. SLAI              | R1,IMM                                |                                      |                           |                           |                               |                           |
| 1<br>2<br>3<br>4<br>5 | Readreg<br>10<br>10<br>10<br>10<br>10 | ALUop<br>x<br>x<br>11<br>11          | MUXA1<br>x<br>0<br>0<br>0 | MUXA2<br>x<br>1<br>1<br>1 | Wreg<br>x<br>x<br>x<br>x<br>1 | MUXWB<br>x<br>x<br>x<br>0 |
| 14. SRA               | R1,R2                                 |                                      |                           |                           |                               |                           |
| 1<br>2<br>3<br>4<br>5 | Readreg<br>10<br>10<br>10<br>10<br>10 | ALUop<br>x<br>x<br>1001<br>1001      | MUXA1<br>x<br>0<br>0<br>0 | MUXA2<br>x<br>x<br>x<br>x | Wreg<br>x<br>x<br>x<br>x<br>1 | MUXWB<br>x<br>x<br>x<br>0 |

15. SRAI R1,IMM

|                       |                                       |                                         | Sheet1                    |                                |                               |                                |
|-----------------------|---------------------------------------|-----------------------------------------|---------------------------|--------------------------------|-------------------------------|--------------------------------|
| 1<br>2<br>3<br>4<br>5 | Readreg<br>10<br>10<br>10<br>10<br>10 | ALUop<br>x<br>x<br>1001<br>1001<br>1001 | MUXA1<br>x<br>0<br>0<br>0 | MUXA2<br>x<br>1<br>1<br>1      | Wreg<br>x<br>x<br>x<br>x<br>1 | MUXWB<br>x<br>x<br>x<br>0<br>0 |
| 16. SRL               | R1,R2                                 |                                         |                           |                                |                               |                                |
| 1<br>2<br>3<br>4<br>5 | Readreg<br>10<br>10<br>10<br>10<br>10 | ALUop<br>x<br>x<br>100<br>100           | MUXA1<br>x<br>0<br>0<br>0 | MUXA2<br>x<br>x<br>x<br>x<br>x | Wreg<br>x<br>x<br>x<br>x<br>1 | MUXWB<br>x<br>x<br>x<br>0<br>0 |
| 17. SRLI              | R1,IMM                                |                                         |                           |                                |                               |                                |
| 1<br>2<br>3<br>4<br>5 | Readreg<br>10<br>10<br>10<br>10<br>10 | ALUop<br>x<br>x<br>100<br>100           | MUXA1<br>x<br>0<br>0<br>0 | MUXA2<br>x<br>1<br>1<br>1      | Wreg<br>x<br>x<br>x<br>x<br>1 | MUXWB<br>x<br>x<br>x<br>0      |
| 18. LD R              | R1,SHAMT(R                            | 2)                                      |                           |                                |                               |                                |
| 1<br>2<br>3<br>4<br>5 | Readreg<br>10<br>10<br>10<br>10<br>10 | ALUop<br>x<br>x<br>0<br>0               | MUXA1<br>x<br>0<br>0<br>0 | MUXA2<br>X<br>1<br>1<br>1      | Wreg<br>x<br>x<br>x<br>x<br>1 | MUXWB<br>x<br>x<br>x<br>1      |
| 19. ST R              | R1,SHAMT(R                            | 2)                                      |                           |                                |                               |                                |
| 1<br>2<br>3<br>4<br>5 | Readreg<br>11<br>11<br>11<br>11<br>11 | ALUop<br>x<br>x<br>0<br>0               | MUXA1<br>x<br>0<br>0<br>0 | MUXA2<br>x<br>1<br>1<br>1      | Wreg<br>x<br>x<br>x<br>x<br>0 | MUXWB<br>X<br>X<br>X<br>X      |

20. LDSP SP,SHAMT(R2)

| 1<br>2<br>3<br>4<br>5 | Readreg<br>10<br>10<br>10<br>10<br>10<br>SP,SHAMT | x<br>x<br>0<br>0               | MUXA1<br>X<br>0<br>0<br>0      | MUXA2<br>X<br>1<br>1<br>1 | Wreg<br>X<br>X<br>X<br>X<br>1 | MUXWB<br>X<br>X<br>X<br>X |
|-----------------------|---------------------------------------------------|--------------------------------|--------------------------------|---------------------------|-------------------------------|---------------------------|
| 1<br>2<br>3<br>4<br>5 | Readreg<br>10<br>10<br>10<br>10<br>10             | ALUop<br>x<br>x<br>0<br>0      | MUXA1<br>X<br>0<br>0<br>0      | MUXA2<br>x<br>1<br>1<br>1 | Wreg<br>x<br>x<br>x<br>x<br>0 | MUXWB<br>X<br>X<br>X<br>X |
| 22. BR I              | MM                                                |                                |                                |                           |                               |                           |
| 1<br>2<br>3<br>4<br>5 | Readreg<br>0<br>0<br>0<br>0<br>0                  | ALUop<br>x<br>x<br>x<br>x<br>x | MUXA1<br>x<br>x<br>x<br>x<br>x | MUXA2<br>X<br>X<br>X<br>X | Wreg<br>x<br>x<br>x<br>x<br>0 | MUXWB<br>X<br>X<br>X<br>X |
| 23. BMI               | R1, IMM                                           |                                |                                |                           |                               |                           |
| 1<br>2<br>3<br>4<br>5 | Readreg<br>10<br>10<br>10<br>10<br>10             | ALUop<br>x<br>x<br>10<br>10    | MUXA1<br>×<br>0<br>0<br>0      | MUXA2<br>x<br>x<br>x<br>x | Wreg<br>x<br>x<br>x<br>x<br>0 | MUXWB<br>X<br>X<br>X<br>X |
| 24. BPL               | R1, IMM                                           |                                |                                |                           |                               |                           |
| 1 2                   | Readreg<br>10<br>10                               | ALUop<br>x<br>x                | MUXA1<br>×<br>0                | MUXA2<br>x<br>x           | Wreg<br>x<br>x                | MUXWB<br>x<br>x           |

|          |          |          | Sheet1 |        |        |        |
|----------|----------|----------|--------|--------|--------|--------|
| 3        | 10       | 10       | 0      | Х      | X      | X      |
| 4        | 10       | 10       | 0      | Χ      | X      | X      |
| 5        | 10       | 10       | 0      | Χ      | Θ      | X      |
|          |          |          |        |        |        |        |
| 25. BZ F | R1, IMM  |          |        |        |        |        |
|          | Readreg  | ALUop    | MUXA1  | MUXA2  | Wreg   | MUXWB  |
| 1        | 10       | X        | Χ      | Χ      | X      | X      |
| 2 3      | 10       | X        | 0      | Χ      | Χ      | Χ      |
| 3        | 10       | 10       | 0      | X      | X      | X      |
| 4<br>5   | 10<br>10 | 10<br>10 | 0<br>0 | X<br>X | х<br>0 | X<br>X |
| 5        | 10       | 10       | O      | ^      | U      | ^      |
|          |          |          |        |        |        |        |
| 26. PUSH | l R1     |          |        |        |        |        |
| 20. 1031 | 1 111    |          |        |        |        |        |
|          | Readreg  | ALUop    | MUXA1  | MUXA2  | Wreg   | MUXWB  |
| 1        | 1        | X        | X      | Χ      | Χ      | Χ      |
| 2        | 1        | X        | 1      | X      | X      | X      |
| 3<br>4   | 1<br>1   | X        | 1<br>1 | X      | X      | X      |
| 5        | 1        | X<br>X   | 1      | X<br>X | х<br>0 | X<br>X |
| J        | _        | ^        | -      | X      | · ·    | ~      |
| 27. POP  | R1       |          |        |        |        |        |
| _        |          |          |        |        |        |        |
|          | Readreg  |          | MUXA1  | MUXA2  | Wreg   | MUXWB  |
| 1<br>2   | 0        | X        | x<br>1 | x<br>1 | X      | X      |
| 2        | 0<br>0   | X<br>0   | 1      | 1      | X<br>X | X<br>X |
| 3<br>4   | 0        | 0        | 1      | 1      | X      | 1      |
| 5        | 0        | 0        | 1      | 1      | 1      | 1      |
|          |          |          |        |        |        |        |
|          |          |          |        |        |        |        |
| 28. CALI | _ IMM    |          |        |        |        |        |
| -        | Readreg  | ALUop    | MUXA1  | MUXA2  | Wreg   | MUXWB  |

| Readreg | ALUop                  | MUXA1                     | MUXA2                 | Wreg                                                                                                                                              |
|---------|------------------------|---------------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 0       | X                      | X                         | X                     | X                                                                                                                                                 |
| 0       | X                      | 1                         | X                     | X                                                                                                                                                 |
| Θ       | X                      | 1                         | Χ                     | X                                                                                                                                                 |
|         | Readreg<br>0<br>0<br>0 | Readreg ALUop 0 x 0 x 0 x | Readreg ALUop MUXA1 0 | Readreg       ALUop       MUXA1       MUXA2         0       x       x       x         0       x       1       x         0       x       1       x |

x x x x x 4 5 0 1 1 X X X X х 0

### 29. RET

|   | Readreg | ALUop | MUXA1 | MUXA2 | Wreg | MUXWB |
|---|---------|-------|-------|-------|------|-------|
| 1 | 0       | Χ     | X     | X     | X    | X     |
| 2 | 0       | X     | 1     | 1     | X    | Χ     |
| 3 | 0       | 0     | 1     | 1     | X    | Χ     |
| 4 | 0       | 0     | 1     | 1     | X    | X     |
| 5 | 0       | 0     | 1     | 1     | 0    | X     |

## 30. MOVE R1,R2

|   | Readreg | ALUop | MUXA1 | MUXA2 | Wreg | MUXWB |
|---|---------|-------|-------|-------|------|-------|
| 1 | 11      | X     | X     | X     | X    | Χ     |
| 2 | 11      | X     | 0     | 0     | X    | Χ     |
| 3 | 11      | 0     | 0     | 0     | X    | Χ     |
| 4 | 11      | 0     | 0     | 0     | X    | 0     |
| 5 | 11      | 0     | 0     | 0     | 1    | 0     |

## 31. HALT

|   | Readreg | ALUop | MUXA1 | MUXA2 | Wreg | MUXWB |
|---|---------|-------|-------|-------|------|-------|
| 1 | 0       | X     | X     | X     | X    | Χ     |
| 2 | 0       | X     | Χ     | Χ     | Χ    | X     |
| 3 | 0       | X     | Χ     | Χ     | Χ    | X     |
| 4 | 0       | X     | X     | X     | X    | Χ     |
| 5 | 0       | X     | Χ     | Χ     | 0    | Χ     |

## 32. NOP

|   | Readreg | ALUop | MUXA1 | MUXA2 | Wreg | MUXWB |
|---|---------|-------|-------|-------|------|-------|
| 1 | 0       | X     | X     | Χ     | Χ    | X     |
| 2 | Θ       | X     | X     | Χ     | X    | X     |
| 3 | 0       | X     | X     | Χ     | Χ    | X     |
| 4 | 0       | X     | X     | X     | X    | X     |
| 5 | 0       | X     | X     | X     | 0    | X     |

# ONTROL SIGNALS

| RWMem<br>x<br>x<br>x<br>0      | LoadSP<br>0<br>0<br>0<br>0 | MUXMemWrite<br>x<br>x<br>x<br>x<br>x | branch<br>0<br>0<br>0<br>0 |
|--------------------------------|----------------------------|--------------------------------------|----------------------------|
| RWMem<br>x<br>x<br>x<br>0      | LoadSP<br>0<br>0<br>0<br>0 | MUXMemWrite x x x x x                | branch<br>0<br>0<br>0<br>0 |
| RWMem<br>x<br>x<br>x<br>0<br>0 | LoadSP<br>0<br>0<br>0<br>0 | MUXMemWrite<br>x<br>x<br>x<br>x<br>x | branch<br>0<br>0<br>0<br>0 |
| RWMem<br>x<br>x<br>x<br>0      | LoadSP<br>0<br>0<br>0<br>0 | MUXMemWrite x x x x x                | branch<br>0<br>0<br>0<br>0 |
| RWMem<br>x<br>x<br>x<br>0      | LoadSP<br>0<br>0<br>0      | MUXMemWrite<br>x<br>x<br>x<br>x      | branch<br>0<br>0<br>0<br>0 |

0 0 x 0

| RWMem | LoadSP | MUXMemWrite | branch |
|-------|--------|-------------|--------|
| Χ     | Θ      | X           | 0      |
| Χ     | 0      | Χ           | 0      |
| Χ     | 0      | Χ           | 0      |
| 0     | 0      | Χ           | 0      |
| 0     | 0      | X           | 0      |

| RWMem | LoadSP | MUXMemWrite | branch |
|-------|--------|-------------|--------|
| X     | Θ      | Χ           | 0      |
| Χ     | Θ      | X           | 0      |
| X     | Θ      | Χ           | 0      |
| 0     | Θ      | Χ           | 0      |
| 0     | 0      | X           | 0      |

| inch |
|------|
|      |
|      |
|      |
|      |
|      |
|      |

| LoadSP | MUXMemWrite | branch            |
|--------|-------------|-------------------|
| 0      | X           | 0                 |
| 0      | X           | 0                 |
| 0      | X           | 0                 |
| 0      | X           | 0                 |
| 0      | Χ           | 0                 |
|        | 0<br>0<br>0 | 0 x<br>0 x<br>0 x |

RWMem LoadSP MUXMemWrite branch

| x<br>x<br>x<br>0<br>0          | 0<br>0<br>0<br>0           | X<br>X<br>X<br>X                     | Sheet1 0 0 0 0 0                |
|--------------------------------|----------------------------|--------------------------------------|---------------------------------|
| RWMem<br>x<br>x<br>x<br>0      | LoadSP<br>0<br>0<br>0<br>0 | MUXMemWrite<br>x<br>x<br>x<br>x<br>x | branch<br>0<br>0<br>0<br>0      |
| RWMem<br>x<br>x<br>x<br>0<br>0 | LoadSP<br>0<br>0<br>0<br>0 | MUXMemWrite<br>x<br>x<br>x<br>x<br>x | branch<br>0<br>0<br>0<br>0<br>0 |
| RWMem<br>x<br>x<br>x<br>0      | LoadSP<br>0<br>0<br>0<br>0 | MUXMemWrite x x x x x                | branch<br>0<br>0<br>0<br>0      |

| RWMem | LoadSP | MUXMemWrite | branch |
|-------|--------|-------------|--------|
| Χ     | 0      | Χ           | 0      |
| Χ     | 0      | Χ           | 0      |
| Χ     | 0      | Χ           | 0      |
| 0     | 0      | Χ           | 0      |
| 0     | 0      | Χ           | 0      |

| RWMem<br>x<br>x<br>x<br>0        | LoadSP<br>0<br>0<br>0<br>0 | MUXMemWrite<br>x<br>x<br>x<br>x<br>x | Sheet1 branch 0 0 0 0 0         |
|----------------------------------|----------------------------|--------------------------------------|---------------------------------|
| RWMem<br>x<br>x<br>x<br>0<br>0   | LoadSP<br>0<br>0<br>0<br>0 | MUXMemWrite<br>x<br>x<br>x<br>x<br>x | branch<br>0<br>0<br>0<br>0      |
| RWMem<br>x<br>x<br>x<br>0<br>0   | LoadSP<br>0<br>0<br>0<br>0 | MUXMemWrite<br>x<br>x<br>x<br>x<br>x | branch<br>0<br>0<br>0<br>0<br>0 |
| RWMem<br>x<br>x<br>x<br>10<br>10 | LoadSP<br>0<br>0<br>0<br>0 | MUXMemWrite<br>x<br>x<br>x<br>x<br>x | branch<br>0<br>0<br>0<br>0      |
| RWMem<br>x<br>x<br>x<br>1        | LoadSP<br>0<br>0<br>0<br>0 | MUXMemWrite<br>x<br>x<br>x<br>0      | branch<br>0<br>0<br>0<br>0      |

| RWMem | LoadSP | MUXMemWrite | branch |
|-------|--------|-------------|--------|
| Χ     | 11     | Χ           | 0      |
| Χ     | 11     | Χ           | 0      |
| Χ     | 11     | Χ           | 0      |
| 10    | 11     | X           | 0      |
| 10    | 11     | Χ           | 0      |

| RWMem       | LoadSP | MUXMemWrite | branch |
|-------------|--------|-------------|--------|
| Χ           | 0      | X           | 0      |
| X           | 0      | Χ           | 0      |
| Χ           | 0      | Χ           | 0      |
| 1           | 0      | 1           | 0      |
| 1           | 0      | 1           | 0      |
| x<br>1<br>1 | 0      | x<br>1<br>1 | 0      |

| RWMem | LoadSP | MUXMemWrite | branch |
|-------|--------|-------------|--------|
| Χ     | Θ      | X           | 1      |
| Χ     | Θ      | X           | 1      |
| Χ     | 0      | Χ           | 1      |
| 0     | 0      | Χ           | 1      |
| 0     | 0      | Χ           | 1      |
|       |        |             |        |

| RWMem | LoadSP | MUXMemWrite | branch |
|-------|--------|-------------|--------|
| Χ     | 0      | Χ           | 10     |
| Χ     | 0      | Χ           | 10     |
| Χ     | 0      | Χ           | 10     |
| 0     | 0      | Χ           | 10     |
| 0     | 0      | Χ           | 10     |

| RWMem | LoadSP | MUXMemWrite | branch |
|-------|--------|-------------|--------|
| Χ     | Θ      | X           | 10     |
| Χ     | Θ      | X           | 10     |

|   |   |   | Sheet1 |
|---|---|---|--------|
| X | 0 | X | 10     |
| 0 | Θ | X | 10     |
| 0 | 0 | X | 10     |

| RWMem | LoadSP | MUXMemWrite | branch |
|-------|--------|-------------|--------|
| Χ     | 0      | X           | 10     |
| Χ     | 0      | Χ           | 10     |
| Χ     | 0      | Χ           | 10     |
| 0     | 0      | Χ           | 10     |
| 0     | 0      | X           | 10     |

| RWMem | LoadSP | MUXMemWrite | branch |
|-------|--------|-------------|--------|
| Χ     | 10     | X           | 0      |
| Χ     | 10     | X           | 0      |
| Χ     | 10     | X           | 0      |
| 1     | 10     | 0           | 0      |
| 1     | 10     | 0           | 0      |
|       |        |             |        |

| RWMem | LoadSP | MUXMemWrite | branch |
|-------|--------|-------------|--------|
| X     | 1      | X           | 0      |
| X     | 1      | X           | 0      |
| X     | 1      | X           | 0      |
| 10    | 1      | X           | 0      |
| 10    | 1      | X           | 0      |

| RWMem | LoadSP | MUXMemWrite | branch |
|-------|--------|-------------|--------|
| Χ     | 10     | Χ           | 11     |
| Χ     | 10     | Χ           | 11     |
| Χ     | 10     | Χ           | 11     |
| 1     | 10     | 1           | 11     |
| 1     | 10     | 1           | 11     |

| RWMem | LoadSP | MUXMemWrite | branch |
|-------|--------|-------------|--------|
| Χ     | 1      | Χ           | 100    |
| Χ     | 1      | Χ           | 100    |
| Χ     | 1      | Χ           | 100    |
| 10    | 1      | Χ           | 100    |
| 10    | 1      | Χ           | 100    |

| RWMem | LoadSP | MUXMemWrite | branch |
|-------|--------|-------------|--------|
| Χ     | 0      | Χ           | 0      |
| Χ     | 0      | Χ           | 0      |
| Χ     | 0      | Χ           | 0      |
| 0     | 0      | Χ           | 0      |
| 0     | 0      | Χ           | 0      |

| RWMem | LoadSP | MUXMemWrite | branch |
|-------|--------|-------------|--------|
| Χ     | Θ      | Χ           | 101    |
| X     | 0      | X           | 101    |
| X     | 0      | X           | 101    |
| 0     | Θ      | Χ           | 101    |
| 0     | Θ      | X           | 101    |

| RWMem | LoadSP | MUXMemWrite | branch |
|-------|--------|-------------|--------|
| Χ     | Θ      | X           | 0      |
| Χ     | 0      | X           | 0      |
| X     | Θ      | X           | 0      |
| 0     | 0      | Χ           | 0      |
| Θ     | 0      | Χ           | 0      |