

# **Power Transistor Tester**

### Background

The idea is to create an automated tester for power transistors.

#### Introduction

Numerous manufacturers of power transistors may be advertising components that do not perform with the advertised ratings. Companies that use power transistors in critical applications are likely to be interested in purchasing an automated test system (ATS) for qualifying such components.

The automated test system (ATS) will have the following features:

- Run a test program.
- Collect test results.
- Generate a test report.
- Submit the test report.

## **Block Diagram**



Revision Date: 8 November 2022

#### **Test Description**

Each of the ten (10) components will be tested in four (4) phases.

- 1. Burn-In
- 2. Nominal Performance
- 3. Maximum Performance
- 4. Stress-Out

The fourth phase, Stress-Out, will ramp up performance stresses until each component fails.

After each component fails, each FPGA will analyze all of the data from each test cycle it observed and create a report for the application computer.

The application computer will analyze the reports of each of the ten (10) components and create a final report.

#### Theory of Operation

By controlling the power supply voltage and control signal, and measuring the voltage at each transistor terminal, it is possible to analyze the transconductance characteristics.

By measuring the temperature leaving the component, it is possible to analyze power dissipation characteristics.

By using multiple ADC channels on the drain pin, where each ADC channel is focused on a different voltage range, a high resolution of Vds can be achieved.

By giving each FPGA individual access to an SSD, nearly unlimited data can be recorded throughout the test.



Revision Date: 8 November 2022

## Schematic: Component Under Test



Revision Date: 8 November 2022

# Change and Liability Notice

This document is subject to change without notice. While effort has been made to ensure the accuracy of the material contained within this document, Nolan Manteufel shall under no circumstances be liable for incidental or consequential damages or related expenses resulting from the use of this document.

#### **Trademark Notice**

miniPCB is a trademark of Nolan Manteufel.

This specification does not constitute permission to use the miniPCB trademark.

| WORDMARK | FIGUREMARK | FIGUREMARK       |
|----------|------------|------------------|
| miniPCB™ | m n PCB    | JT <sub>TM</sub> |

### **Revision History**

| REV | DESCRIPTION     | ECO | DATE      |
|-----|-----------------|-----|-----------|
| Α   | Initial Release | N/A | DDMMMYYYY |
|     |                 |     |           |