# An Analog-Assisted Digital LDO with 0.37mV Output Ripple and 5500x **Load Current Range in 180nm CMOS**

Luhua Lin, Bowen Wang, Woogeun Rhee, Zhihua Wang School of Integrated Circuits, Tsinghua University, Beijing, China

Abstract—This paper presents an analog-assisted digital low dropout regulator (LDO) by adopting a delta sigma modulator (DSM) and a finite impulse response (FIR) filter for reduced output ripple. By employing a dual-mode gain-controlled voltage detector (GCVD) and a gear-shift algorithm, reduced recovery time is achieved. An exponential-ratio array (ERA) is designed to expand the load current range. A charge pump (CP) LDO as an analog-assisted loop enhances transient performance. The proposed digital LDO is implemented in 180nm CMOS. For an output voltage of 0.9V, a maximum load current of 100mA and 5500× load current range are achieved with an input voltage of 1V. The undershooting voltage is 78mV when the load current changes from 10mA to 100mA, and the output ripple is 0.37mV.

Keywords—low dropout regulator (LDO), digital LDO, gear-shift algorithm, delta sigma modulator (DSM), finite impulse response (FIR) filter, charge pump (CP) LDO

#### I. INTRODUCTION

The low dropout regulator (LDO) plays an important role as the core of supply voltage management circuits in the systemon-chip (SoC) design. With advanced CMOS technology, digital LDOs have attracted widespread attention by offering low-voltage operation and process scalability compared to analog LDOs. However, the conventional digital LDO based on a bidirectional shift register [1] faces the trade-off among transient response speed, output current resolution, and power consumption. In this paper, we propose a dual-loop digital LDO with a dead-zone charge pump (CP) LDO [2] as an analogassisted loop to speed up transient response. In addition, we adopt a delta sigma modulator (DSM) and an FIR filter in the main digital loop to reduce the output ripple.

#### II. ARCHITECTURE

Fig. 1 shows the system architecture of the proposed digital LDO, consisting of a main digital loop in parallel with an analog-assisted loop. The main digital loop is composed of a gain-controlled voltage detector (GCVD), a gear-shift algorithm, an accumulator, a DSM, an FIR filter, an exponential-ratio array (ERA) power transistors and a power transistors array for FIR filter. The analog-assisted loop is based on a dead-zone CP

Firstly, in order to reduce the circuit recovery time and output ripple, the GCVD with dual-mode operation of the transient mode and the steady mode is designed in the digital LDO. The GCVD consists of three synchronous comparators, a decoder and a multiplier, where the reference voltage for each comparator is generated by a resistor ladder with a high reference voltage  $V_{REFH}$  and a low reference voltage  $V_{REFL}$ . The decoder increases the loop gain by putting a boosted weight on higher and lower quantization bits. Furthermore, the multiplier provides a variable gain of  $2^m$ , where m is the gear of the gearshift algorithm. And the gear m depends on the accumulator output. When a voltage undershooting or overshooting appears, the gear-shift algorithm is triggered by the CP LDO. If the difference of the accumulator output for every N cycles is smaller than a threshold, m is decremented by 1. After several cycles, m is decreased to 0, which means the digital LDO is settled. The gear-shift algorithm with multiple automatic gears enables the digital LDO to achieve fast recovery in the transient mode and the minimum output ripple in the steady mode.

Secondly, the DSM and the FIR filter are designed in the main digital loop. The DSM enables the digital LDO to achieve high resolution with oversampling. Also, its noise shaping property pushes quantization noise to high frequencies. The FIR filter consisting of a series of delay units suppresses the quantization noise in high frequencies, resulting in the reduced output ripple of the digital LDO.

Thirdly, the ERA is designed for PMOS power transistors instead of using same-sized transistors. When there is a heavy load, the current resolution of each power transistor is relaxed under the same output ripple. In the ERA, the transistor size is increased exponentially with the base of 1.02, which



Fig. 1. System architecture of proposed digital LDO.



Fig. 2. Layout of proposed digital LDO.





Fig. 3. Simulated load transient response: (a) Undershooting voltage, and (b) Recovery time.



Fig. 4. Simulated steady-state output voltage.

substantially expands the load current range of the digital LDO [3].

Lastly, the dead-zone CP LDO with inverter-based asynchronous comparators is applied as an analog-assisted loop. A voltage undershooting is observed at the output when the load current has a jump. If the undershooting exceeds  $V_{REFL}$  of the analog-assisted loop, the comparator is triggered, and the CP LDO is turned on. The CP LDO improves the transient response speed, thus reducing the undershooting voltage.

# III. SIMULATION RESULTS

The proposed digital LDO was implemented in 180nm CMOS. The chip area including pads and load circuits for testing is 2.480mm × 2.432mm with an active area of 0.911 mm<sup>2</sup>. The chip layout is shown in Fig. 2.

TABLE I. PERFORMANCE COMPARISON

|                          | This Work                | [5]                   | [4]     | [2]                     |
|--------------------------|--------------------------|-----------------------|---------|-------------------------|
| Process                  | 180nm                    | 65nm                  | 180nm   | 65nm                    |
| V <sub>IN</sub> (V)      | 1-1.8                    | 0.5-1                 | 0.7-1.8 | 0.6-1.2                 |
| V <sub>OUT</sub> (V)     | 0.9-1.7                  | 0.4-0.95              | 0.6-1.7 | 0.5-1.1                 |
| Load Range               | 0.018mA-100mA<br>(5500×) | 0.03mA-15mA<br>(512×) | N.A.    | 0.02mA-100mA<br>(5000×) |
| F <sub>S</sub> (MHz)     | 20                       | 10                    | 10      | 5                       |
| C <sub>TOTAL</sub> (pF)  | 11.6                     | 100                   | 30      | 26                      |
| Recovery Time (µs)       | 1                        | 3                     | 6       | 2                       |
| ΔV <sub>OUT</sub> (mV)   | 78                       | 105                   | 106     | 95                      |
| ΔI <sub>LOAD</sub> (mA)  | 90                       | 10                    | 90      | 90                      |
| Ι <sub>Q</sub> (μΑ)      | 248                      | 3.2                   | 6.3     | 28.5                    |
| FOM* (fs)                | 27.7                     | 230                   | 2.0     | 8.69                    |
| V <sub>RIPPLE</sub> (mV) | 0.37                     | 3                     | 10.5    | 5                       |

<sup>\*</sup>  $FOM = \frac{C_{TOTAL} \cdot \Delta V_{OUT}}{\Delta I_{LOAD}} \times \frac{I_Q}{\Delta I_{LOAD}}$ 

The proposed digital LDO works at 1V supply with an output voltage of 0.9V. The simulated load transient response with 90mA current change is shown in Fig. 3. Thanks to the CP LDO, the proposed digital LDO achieves the undershooting voltage of 78mV, compared with 860mV for the digital LDO without CP LDO. Moreover, the proposed digital LDO with the gear-shift algorithm achieves the recovery time of 1µs, which is much reduced compared to the digital LDO without gear-shift algorithm. Fig. 4 shows the zoom-in steady-state output voltage. The proposed digital LDO achieves 0.37mV output ripple, compared with 2.5mV for the digital LDO without DSM and FIR filter. Table I summarizes the simulated performance of the proposed digital LDO in comparison with the state-of-the-art works. Even though the IQ is 248µA, most of the current is consumed by the high frequency DSM and FIR filter to achieve a sub-1mV output ripple.

### IV. CONCLUSION

A digital LDO with an analog-assisted loop has been proposed in this paper. The ERA achieves a 5500× load current range with 100mA maximum current. By applying the gearshift algorithm, the recovery time is reduced to 1µs. Thanks to the DSM and FIR filter, the output ripple is only 0.37mV. Additionally, a FOM of 27.7fs is achieved.

#### ACKNOWLEDGMENT

This work was supported by National Key Research and Development Program of China under Contract #2020YFB2205602.

# REFERENCES

- Y. Okuma et al., "0.5-V Input Digital LDO with 98.7% Current Efficiency and 2.7-µA Quiescent Current in 65nm CMOS," in Proc. IEEE CICC, 2010, pp. 1-4.
- B. Wang et al., "A Sub-10fs FOM, 5000x Load Driving Capacity and 5mV Output Ripple Digital LDO with Dual-Mode Nonlinear Voltage Detector and Dead-Zone Charge Pump Loop," in Proc. IEEE RFIC, 2020, pp. 315-318.
- Y. Zhang et al., "A Capacitor-Less Ripple-Less Hybrid LDO with Exponential Ratio Array and 4000x Load Current Range," IEEE TCAS-II, vol. 66, no. 1, pp. 36-40, Jan. 2019.
- J. Tang et al., "A 0.7V Fully-on-Chip Pseudo-Digital LDO Regulator with 6.3μA Quiescent Current and 100mV Dropout Voltage in 0.18-μm CMOS," in Proc. IEEE ESSCIRC, 2018, pp. 206-209.
- M. Huang et al., "An Output-Capacitor-Free Analog-Assisted Digital Low-Dropout Regulator with Tri-Loop Control," in ISSCC Dig. Tech. Papers, Feb, 2017, pp. 342-343.