

## CS 856: Programmable Networks

Mina Tahmasbi Arashloo Winter 2025



Configure a pre-defined set of distributed protocols (e.g., OSPF, BGP, etc.) to pick your degree forwarding paths.



- Write a program that decides the forwarding paths.
- Have a runtime compute and communicate proper configurations to network devices.



- Write a program that decides the forwarding paths.
- Have a runtime compute and communicate proper configurations to network devices.



- Write a program that decides the forwarding paths.
- Have a runtime compute and communicate proper configurations to network devices.



- Write a program that decides the forwarding paths.
- Have a runtime compute and communicate proper configurations to network devices.



- Write a program that specifies how packets are parsed and processed.
- Have a compiler implement it across user-space, the Kernel, and hardware accelerators.

- Write a program that specifies how packets are parsed and processed.
- Have a compiler translate that into instructions for switch hardware.

- Write a program that decides the forwarding paths.
- Have a runtime compute and communicate proper configurations to network devices.



- Write a <u>program</u> that specifies how packets are parsed and processed.
- Have a compiler implement it across user-space, the Kernel, and hardware accelerators.

- Write a <u>program</u> that specifies how packets are parsed and processed.
- Have a compiler translate that into instructions for switch hardware.

Write a <u>program</u> that decides the forwarding paths.

 Have a runtime compute and communicate proper configurations to network devices.



Treat the network as a big, distributed, and specialized computer

- Write a **program** that specifies how packets are parsed and processed.
- Have a compiler implement it across user-space, the Kernel, and hardware accelerators.

- Write a <u>program</u> that specifies how packets are parsed and processed.
- Have a compiler translate that into instructions for switch hardware.

Write a program that decides the forwarding paths.

 Have a runtime compute and communicate proper configurations to network devices.



# Programmable Networks

 Write a <u>program</u> that specifies how packets are parsed and processed.

 Have a compiler implement it across user-space, the Kernel, and hardware accelerators.



Have a compiler translate that into instructions for switch hardware.

Write a program that decides the forwarding paths.

 Have a runtime compute and communicate proper configurations to network devices.



Programmable Networks

- Write a <u>program</u> that specifies how packets are parsed and processed.
- Have a compiler implement it across user-space, the Kernel, and hardware accelerators.

- Write a <u>program</u> that specifies how packets are parsed and processed.
- Have a compiler translate that into instructions for switch hardware.

## Programmable Switches

Switch data planes need to process packets very fast



Switch data planes need to process packets very fast



There is a trade-off between programmability and performance



programmability and performance General-purpose processors like CPUs can be programmed to execute any logic. **CPU FPGA ASICs Programmability Performance** 





- Traditionally: switching chips were ASICs
  - customized for packet processing, e.g., packet parsing, forwarding tables, etc.

#### • The "programmability" trend:

- Q1: Is it possible to have a high-speed reconfigurable switch data plane?
- Q2: How much reconfigurability can we add to the switch data plane and still be able to perform high-speed packet processing?















## What should a "programmable" switch look like?

- We can't make everything programmable
  - the programmability-performance trade-off
- How do we decide what should be fixed and what programmable?
  - Which parts are subject to more innovation?
  - The logic of which part do we want to change more frequently?
  - Where can we afford to pay the overhead of programmability?

#### Proposals for programmable switch architectures (not exhaustive)

- 2013: Reconfigurable Match-Action Tables (RMT)
  - Evolved into Protocol-Independent Switch Architecture (PISA)
  - There was a successful startup (Barefoot Networks) and a commercial switching chip based on it (Tofino).
  - Acquire by Intel, and unfortunately discontinued ~2 years ago.
  - Why are we still talking about this then?
- 2017: dRMT = disaggregated RMT
- 2022: Trio by Juniper Networks
- 2022: FlexCore
- 2024: OptimusPrime

## Pipelines vs. Run-to-completion on cores

#### PHV = Packet Header Vector =

the collection of all the header fields that are parsed from the packet and can be used later for processing

Once PHV for a packet is past Stage 1, Stage 1 can start processing the PHV of the next packet → Parallel Processing!



## Pipelines vs. Run-to-completion on cores



## How do we program these switches?

- The P4 language is the de-facto at the moment
  - Came out of the research on RMT switches
  - Is the language used for programming Tofino chips
  - Has an active and large community (academic and industry)
  - checkout <a href="https://p4.org/">https://p4.org/</a>
- Its benefits and use cases have extend beyond programmable switching chips
  - Programming other components of the network
  - Testing and verification of fixed-function switches (e.g., at Google)
  - O ...
- Other language/extensions have been proposed as well
  - NPL (Broadcom)
  - o Domino, Mantis, MicroP4, P4AII, ...

## What are some research questions to explore?

- What is the set of functionality that, if placed in the switch, will significantly benefit the network (and the applications using it) as a whole?
  - The answer could change from network to network
  - Are there some common sets of primitives?
- Can current switch architectures support them at high-speed?
  - o If not, what changes are necessary?
- Do we have the right programming abstraction for implementing them?
- Heads-up: this has been studied quite a bit in the past ten years.
  - That doesn't mean all the problems are solved though.

## What are some research questions to explore?

- Runtime programmability
  - Can you re-program the switch while it is still processing traffic?
  - Otherwise, you'll have to drain the switch, change the program, and put the switch back on the path.
- Has lead to re-thinking the hardware architecture and programming abstractions.

Programmable Network

Interface Cards (NICs)

### End-Point network stack



## Network interface cards (NICs)





#### On transmit (egress):

- The host CPU generates packets on application request
- Packets are sent to the NIC over
   PCIe
- The NIC transforms packets to bits and sends them over the link



On receive (ingress)

- The NIC turns bits into packets
- Packets are sent to the host over
   PCIe
- The host CPU processes packets and delivers them to applications



Great division of labor!



Great division of labor!















A

**Programmable** 

**Hardware** 

**Processor** 

On the NIC!

A
Programmable
Hardware
Processor

Co-location with the NIC provides extra benefits!

On the NIC!

#### **Smart NICs!**

A regular NIC

+

A programmable domain-specific hardware

#### A closer look at the hardware

- Field Programmable Gate Arrays (FPGAs)
- Multi-Core Systems on Chip (SoCs)
- P4-Programmable pipelines
- Or combinations of the above ...

#### **FPGAs**

 An FPGA is a collection of small configurable logic and memory blocks

 Programmers can write code to assemble these blocks to perform their desired processing



**┿** Configurable Logic Block (CLB)

Embedded Memory or Block RAM (BRAM)

I/O Block

#### **FPGAs**

Why is an FPGA a popular hardware choice for smart NICs?

- FPGA hardware resources (logic and memory) can be highly customized for the intended computation
- Great fit for highly-parallelizable computation



Configurable Logic Block (CLB)

Embedded Memory or Block RAM (BRAM)

I/O Block

## Multi-Core Systems on Chip

- A "small" computer on a single chip
- Includes (light-weight) processing cores and a memory hierarchy
- Why is it a popular hardware choice for smart NICs?
  - Programming model is close to software
  - Cores (and the architecture) can be specialized for network processing

## FPGAs vs SoCs for network processing

|                       | FPGAs                                                                                                      | SoCs                                                                                           |
|-----------------------|------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|
| Hardware Architecture | Reconfigurable hardware<br>and therefore can be highly<br>customized for the intended packet<br>processing | The cores' instruction set and memory architecture is fixed and is therefore less customizable |
| Programming Model     | Hardware description languages<br>(e.g., Verilog)<br>↓<br>Harder to program                                | C-like languages<br>↓<br>Easier to program                                                     |
| Performance           | Higher throughput lower latency *                                                                          | Lower throughput higher latency *                                                              |

<sup>\*</sup> For most kinds of network processing

#### Side note #1

- Smart NICs can (and do) have fixed-function blocks
- These blocks are optimized hardware implementations of common packet processing functionality.
  - e.g., encryption, hashing, certain common protocols
- A fully ASIC-based NIC can still be considered a "Smart NIC"
  - as long as it supports more complex functionality than a traditional NIC

#### Side note #2

- In industry, Smart NICs have various names
  - Data Processing Unit (DPU)
  - Infrastructure Processing Unit (IPU)
  - 0 ...
- They are all conceptually the same.
  - Accelerators of compute and communication at the interface card.

## Today's Smart NICs / DPUs/ IPUs /...

- A combination of the following kinds of hardware
  - FPGA
  - SoC
  - P4-programmable pipelines
  - Fixed-function accelerators











## Offloading the network stack (and beyond!) to the NIC

- Hypervisor vSwitch: AccelNet (NSDI'18)
- Packet scheduling: PIEO (SIGCOMM'19), Loom (NSDI'19)
- Network functions: ClickNP (SIGCOMM'16), FlowBlaze (NSDI'19)
- Transport: Tonic (NSDI'20)
- Even applications: iPipe (SIGCOMM'19), KV-Direct (SOSP'17), Bing web search ranking (ISCA'14)



We can also optimize the movement of packets between the CPU and the NIC (FlexNIC, ASPLOS'16)

## Can we use the same programming model as switches?

- Maybe, but NICs and switches are quite different
- **Speed**: switches have to be faster
  - Switches process traffic for multiple end-points → Tbps
  - NICs process traffic for one end point → (10s to 100s of) Gbps
- Functionality: switches have more limited functionality
  - limited visibility (e.g., don't see both directions of a connection)
  - have to process packets faster.
  - more resource constraints (in contrast, NIC has access to host memory)

## Programming abstractions for Smart NICs

- Still an open question!
- There is such a wider range of functionality people can and are interested in implementing on the NICs
- There are many different Smart NIC architectures
  - FPGAs, different kinds of SoCs, P4 pipelines, fixed-function blocks, combinations of these

## Programming abstractions for Smart NICs

- Do we keep P4 and extend it?
- Or are there more common constructs specific to NIC processing that we can pull out and define a different programming language?

## Compilation challenges

- Suppose we have a program describing the network processing we want to happen at the end point.
- We can have many different kinds of hardware at our disposal!
  - CPU, all the different hardware on the NIC, even GPUs
- How do we partition/distribute the functionality over these different kinds of hardware? What is the best offloading strategy? How do we know what kind of performance to expect from a certain offloading strategy?

Software Packet Processing

## **Host Networking**

- Changing/customizing end-point packet processing was always technically possible.
  - Unlike network switches/routers
  - because it's software
  - o no need to go convince a switch vendor to change their hardware/switch OS
- But that doesn't mean it's easy.
- Even without programmable NICs, packet processing on end-hosts has grown into a diverse and complex ecosystem.

# in the Kernel

Software Packet Processing:











Packets travel between the NIC and the host through transmit (TX) and receive (RX) queues.





The kernel has scheduling primitives that can be used to influence which packets/flows are prioritized over others.



## The (Linux) kernel network stack (slightly more realistic)

- The previous slides presented a simplified view
- The reality looks a bit different
- The following figure is a high-level ( $\bigcirc$ ) diagram of a packet's journey through the Linux kernel.



## Modifying the kernel is challenging

- Understanding and optimizing the linux kernel network stack is not an easy feat.
- Let alone modifying it to implement new functionality.
- Even if you figure out where to make changes without breaking anything else, the actual implementation can get challenging
  - "computing the cube root function [...] requires using a table lookup and a Newton-Raphson iteration instead of a simple function call."

### How do we make the kernel "more programmable"?

#### Solution #1: make it more modular

- Identify which parts of the stack need to change more frequently
- Separate out those parts of the code as a standalone "modules"
- Define interfaces for these modules to interact with the rest of the stack/kernel.

#### Example 1: Pluggable TCP Congestion Control

```
struct tcp congestion ops {
   unsigned long flags;
   /* return slow start threshold (required) */
   u32 (*ssthresh)(struct sock *sk);
   /* lower bound for congestion window (optional) */
   u32 (*min cwnd)(const struct sock *sk);
   /* do new cwnd calculation (required) */
   void (*cong avoid)(struct sock *sk, u32 ack, u32 in flight);
   /* call when cwnd event occurs (optional) */
   void (*cwnd event)(struct sock *sk, enum tcp ca event ev);
   /* new value of cwnd after loss (optional) */
   u32 (*undo cwnd)(struct sock *sk);
   /* hook for packet ack accounting (optional) */
   void (*pkts acked)(struct sock *sk, u32 num acked, s32 rtt us);
   char
               name[TCP CA NAME MAX];
   struct module
                 *owner;
};
```

## Example 1: Pluggable TCP Congestion Control

```
void tcp_reno_cong_avoid(struct sock *sk, u32 ack, u32 acked)
{ /* ... */}
/* Slow start threshold is half the congestion window (min 2) */
u32 tcp reno ssthresh(struct sock *sk)
{ /* ... */}
u32 tcp reno undo cwnd(struct sock *sk)
{ /* ... */}
struct tcp congestion ops tcp reno = {
      .flags = TCP CONG NON RESTRICTED,
      .name = "reno",
      .owner = THIS MODULE,
      .ssthresh = tcp reno ssthresh,
      .cong avoid = tcp reno cong avoid,
      .undo cwnd
                = tcp reno undo cwnd,
```

#### Example 2: Packet scheduling with QDiscs

```
static int bfifo enqueue(struct sk buff *skb, struct Qdisc *sch,
                  struct sk buff **to free){
     if (likely(sch->qstats.backlog + qdisc pkt len(skb) <= sch->limit))
            return qdisc enqueue tail(skb, sch);
     return qdisc drop(skb, sch, to free);
/** definitions of other functions **/
struct Qdisc_ops bfifo_qdisc_ops __read_mostly = {
      .id
                       "bfifo",
      .priv size = 0,
                 = bfifo_enqueue,
      .enqueue
      .dequeue = qdisc dequeue head,
      .peek
                 = qdisc peek head,
      .init = fifo init,
                      fifo destroy,
      .destroy
               qdisc reset queue,
      .reset =
                       fifo init,
      .change
      .dump
                       fifo dump,
      .owner =
                 THIS MODULE,
};
```

#### How do we make the kernel "more programmable"?

#### Solution #2: Allow modifications from user space

- eBPF (extended Berkeley Packet Filter)
- Allows you to run your user-space programs in a "sandbox" in certain locations in the kernel
- So, you can safely and efficiently extend the capabilities of the kernel without having to change the kernel.

#### eBPF - Benefits and Challenges

- Much easier to use (compared to kernel programming)!
  - eBPF is like a virtual machine with its own instruction set.
  - You can write C programs, compile them to eBPF, and use the bpf() system call to load them into the kernel.
- Several restrictions on the program to ensure it can run safely in the kernel
  - e.g., on program size, data structures, available libraries and functions, etc.

#### Example eBPF "hook": XDP

- XDP stands for eXpress Data Path.
- The hook is right after packets are received by the NIC and right before they enter the kernel network stack.
- After processing packets, you can make one of several decisions about the packet, including but not limited to
  - drop (early filtering)
  - send through the kernel stack (pre-processing)
  - send directly to the user-space buffers (kernel bypass)
  - 0 ...

#### Looking Forward

- Can we design higher level abstractions and/or better tool chains for "programming" the kernel stack?
  - Writing kernel modules is not easy.
  - Writing C programs that would satisfy all the constraints of eBPF is not easy.
- Can we design higher level abstractions for end-host networking, not necessarily tied to the kernel as the data path?

## Kernel-Bypass

Software Packet Processing:

### Kernel Bypass

 What if we could write all the packet processing code in a regular program in user space?



#### Kernel Bypass

 What if we could write all the packet processing code in a regular program in user space?



#### Kernel Bypass

 What if we could write all the packet processing code in a regular program in user space?

Packets go directly from the NIC to user space (and vice versa) without any interference from the kernel.

Hence the name, kernel bypass

Example frameworks: DPDK, Netmap



#### Kernel Bypass - Pros

You are in complete control!

- Fully customizable
- High performance
  - You can optimize your processing to match your traffic and application
  - You don't have to deal with the kernel's overhead for the functionality that you don't necessarily need
- Easier software to develop
  - compared to kernel programming
- Provides an opportunity to rethink how we design the network stack

#### Kernel Bypass - Challenges

You are in complete control:)

- The user-space program takes over the entire NIC.
- Have to re-implement all of network processing yourself, from scratch
- Can't take advantage of the Kernel benefits
  - e.g., resource management, security, etc.
- Busy polling to get packets locks up CPU resources

# In Virtualized Platforms

Software Packet Processing:



Each VM provides an illusion of having a standalone server.

You can run your operating system of choice, configure/change it however you want, run any application you choose, etc.





The VMs share the link to the network and can run any application and/or network processing they like!

NIC



Typically, the provider of the virtualized platform needs to

- forward traffic between VMs or VMs and the NIC.
- manage how to share network resource between VMs.

NIC



## Virtual Switch (vSwitch)



#### Virtual Switch (vSwitch)



It is a switch! But it can (and needs to) do much more than a switch in the middle of the network (e.g., connection tracking)

It is a large complex piece of software that needs to run fast  $\rightarrow$  possible to change but not easy

Do we use P4 to program it? Do we use OpenFlow (e.g., the start of Open vSwitch)? Or do we need something else? (e.g., Microsoft VFP)

## Network Function Virtualization (NFV)



#### What is a network function?

- Traditionally, switches and routers only do packet processing up to and including layer 3 (the network layer) to do forwarding.
- But soon, it became apparent we may need to do more than just forwarding in the middle of the network and may need to look further into packets (i.e., high layers of the stack)
  - Network address translation (NAT)
  - Stateful firewalls
  - Load balancers
  - Proxies
  - Intrusion detection and prevention
  - 0 ...

#### What is a network function?

- Specialized devices were designed and customized to do these more "advanced" kinds of packet processing.
- They were called middleboxes.

#### What is a network function?

- Network function is a generic term to describe any kind of network processing, specially the more advanced middlebox-like packet processing.
- If network function virtualization (NFV), network functions are as software inside VMs instead of each having a separate (specialized) physical device.

#### Programming platforms for software network functions

- Should we use a generic server virtualization platform and run network functions in VMs?
- Network functions are special kinds of software
  - They are heavily network-bound
  - They need optimized packet I/O
  - May need more "VM to VM" communication (e.g., for NF chaining)
- Should we use the knowledge that we are running special packet processing software to customize/optimize things more?