Consider the nonrecursive signal processing structure shown in Fig.3.22. Find an equivalent data-broadcast implementation of this algorithm to improve the speed of the system. Do not use any additional latches. Calculate the throughput or sample speed of the broadcast architecture. (Hint Transpose operation is not applicable to the 2-input 1-output system in Fig.3.22.)



sample period = Tm+3Ta

2.

It is necessary to reduce the power consumption of a system by at least 5 times using pipeline. For the threshold voltage of 0.4V and initial supply voltage of 5V, at what level should the system be pipeline? What is the supply voltage of the pipelined system?

$$\beta = \text{sqrt}(1/5) = 0.4472$$
 
$$\beta(\text{Vo-Vt})^2 = M(\beta\text{Vo-Vt})^2, M=3$$
 
$$\text{supply voltage} = \beta\text{Vo} = 0.4472*5 = 2.236\text{V}$$
 
$$\text{pipeline level} = 3$$

3.



total capacitance : Cm = 10Ca

charging capacitance : Cm=2Ca

for(b), m = Ctotal/Ccharge = 12/4 = 3

 $\beta(Vo-Vt)^2 = M(\beta Vo-Vt)^2$ ,  $\beta = 0.472$ 

minimum supply: Vpip =  $\beta$ Vo = 0.472\*4 = 1.888V

power reduction:  $(1-\beta^2)*100\% = 77.72\%$ 

### 4. 環境設置:

TSMC13 set cycle 8.2 input delay 0.5\*cycle output delay 0.5\*cycle output load 0.05pf

### Parallel Transposed Form FIR



RTL waveform (serial vs parallel)



# Timing (serial vs parallel)

| clock clk (rise edge)<br>clock network delay (ideal)<br>clock uncertainty<br>D2_reg[17]/CK (DFFTRX1)<br>library setup time<br>data required time | 8.20<br>0.50<br>-0.10<br>0.00<br>-0.22 | 8.20<br>8.70<br>8.60<br>8.60 r<br>8.38<br>8.38 |
|--------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|------------------------------------------------|
| data required time<br>data arrival time<br>                                                                                                      |                                        | 8.38<br>-7.76<br>0.62                          |

| clock clk (rise edge) clock network delay (ideal) clock uncertainty y3k2_reg[18]/CK (DFFTRX1) library setup time data required time | 24.60<br>0.50<br>-0.10<br>0.00<br>-0.23 | 24.60<br>25.10<br>25.00<br>25.00 r<br>24.77<br>24.77 |
|-------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|------------------------------------------------------|
| data required time<br>data arrival time                                                                                             |                                         | 24.77<br>-8.65                                       |
| slack (MET)                                                                                                                         |                                         | 16.11                                                |

# Area (serial vs parallel)

| Combinational area:    | 2235.475906                        |
|------------------------|------------------------------------|
| Buf/Inv area:          | 64.501199                          |
| Noncombinational area: | 2106.473446                        |
| Macro/Black Box area:  | 0.000000                           |
| Net Interconnect area: | undefined (No wire load specified) |
|                        |                                    |
| Total cell area:       | 4341.949352                        |

| Combinational area:    | 6648.716123                        |
|------------------------|------------------------------------|
| Buf/Inv area:          | 171.437397                         |
| Noncombinational area: | 3202.993870                        |
| Macro/Black Box area:  | 0.000000                           |
| Net Interconnect area: | undefined (No wire load specified) |
|                        |                                    |
| Total cell area:       | 9851.709993                        |

#### Power (serial vs parallel)

| Power Group                                                                    | Internal<br>Power                                                      | Switching<br>Power                                                         | Leakage<br>Power                                                           | Total<br>Power (                                                                     | % )                                                       | Attrs |
|--------------------------------------------------------------------------------|------------------------------------------------------------------------|----------------------------------------------------------------------------|----------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-----------------------------------------------------------|-------|
| io_pad io_pad memory black_box clock_network register sequential combinational | 0.0000<br>0.0000<br>0.0000<br>0.0000<br>0.2118<br>0.0000<br>3.5155e-02 | 0.0000<br>0.0000<br>0.0000<br>0.0000<br>1.6114e-02<br>0.0000<br>5.4796e-03 | 0.0000<br>0.0000<br>0.0000<br>0.0000<br>2.1210e+06<br>0.0000<br>2.4381e+06 | 0.0000 (<br>0.0000 (<br>0.0000 (<br>0.0000 (<br>0.2300 (<br>0.0000 (<br>4.3073e-02 ( | 0.00%)<br>0.00%)<br>0.00%)<br>0.00%)<br>84.23%)<br>0.00%) |       |
| Total                                                                          | 0.2469 mW                                                              | 2.1593e-02 mW                                                              | 4.5591e+06 pW                                                              | 0.2731 mW                                                                            |                                                           |       |

| Power Group   | Internal<br>Power | Switching<br>Power | Leakage<br>Power | Total<br>Power | (  | % )     | Attrs |
|---------------|-------------------|--------------------|------------------|----------------|----|---------|-------|
| io_pad        | 0.0000            | 0.0000             | 0.0000           | 0.0000         | (  | 0.00%)  |       |
| memory        | 0.0000            | 0.0000             | 0.0000           | 0.0000         | (  | 0.00%)  |       |
| black box     | 0.0000            | 0.0000             | 0.0000           | 0.0000         | (  | 0.00%)  |       |
| clock network | 0.0000            | 0.0000             | 0.0000           | 0.0000         | (  | 0.00%)  |       |
| register      | 0.1109            | 1.5008e-02         | 3.2251e+06       | 0.1292         | (  | 70.13%) |       |
| sequential    | 0.0000            | 0.0000             | 0.0000           | 0.0000         | (  | 0.00%)  |       |
| combinational | 4.1296e-02        | 6.5372e-03         | 7.1908e+06       | 5.5024e-02     | (  | 29.87%) |       |
|               |                   |                    | <del></del>      |                |    |         |       |
| Total         | 0.1522 mW         | 2.1545e-02 mW      | 1.0416e+07 pW    | 0.1842         | mW |         |       |

#### 5. 結論

|          | Area(um <sup>2</sup> ) | Time(ns) | Power(mW) |
|----------|------------------------|----------|-----------|
| Serial   | 4341.949352            | 7.76     | 0.2731    |
| Parallel | 9851.709993            | 8.65     | 0.1842    |

因為 parallel 會讓硬體放大 3 倍但是 delay element 數量不變,所以只有 conbitational area 的部分會變 3 倍左右

將 transposed form FIR 改為 parallel 時,因為無法發揮將 output 路徑上的 delay 切開的效果,所以 timing 並不會變好。

因為經過3倍平行處理,變成一個 clk 就能有3個輸出,所以將 clk 放慢三倍讓電容的充電時間變長,降低 supply voltage,就能達到 low power 的效果。