# PCIe enumeration in-stability issue in IDCEvo:-

# Contents

| PCIe enumeration in-stability issue in IDCEvo: |    |                                                                              |   |
|------------------------------------------------|----|------------------------------------------------------------------------------|---|
|                                                | 1. | Block Diagram showing Power-On-GPIO and Reset signals :                      |   |
|                                                | 2. | Power-On-GPIO becoming high after PERST# is releasing, which is not correct: |   |
|                                                | 3. | Power sequence time diagram as per PCIe specification:                       |   |
|                                                | 4. | Correction in power-up sequence with our patch:                              |   |
|                                                | 5. | Result: -                                                                    | _ |

1. Block Diagram showing Power-On-GPIO and Reset signals :-



Figure – 1

2. Power-On-GPIO becoming high after PERST# is releasing, which is not correct:-



Figure – 2

Legend:

Yellow: ONUG3V3\_BT\_Wifi

Cyan: WLAN1\_SOC\_PCIE\_PERST(2)\_Q Violet: WLAN1\_SOC\_PCIE\_CLKREQ(2)\_Q Blue: WLAN1\_SOC\_PCIE2L\_REFCLKO\_P The above waveform is not following PCIe compliance. Power to PCIe-Endpoint should become stable before release of PERST# signal.

Fix: - This we are correcting with a patch to Android-kernel repo, by asserting "ONUG3V3\_BT\_Wifi" signal in probe function of Exynos PCIe controller driver using "Pinctrl" select state.

#### 3. Power sequence time diagram as per PCle specification:-

As per PCIe specification "PCI Express® Card Electromechanical Specification Revision 3.0 July 21, 2013", page No – 30, the initial power up sequence should be as below.



Figure - 3

Same we can see in WiFi chip (Cypress: CYW8x570) data sheet, page no - 86, Power to the chip should be stable before release of PERST# signal. It is shown below.



Figure - 4

## 4. Correction in power-up sequence with our patch:-



Figure – 5

#### Legend:

Yellow: ONUG3V3\_BT\_Wifi

Green: WLAN1\_SOC\_PCIE\_PERST(2)\_Q Blue: WLAN1\_SOC\_PCIE\_CLKREQ(2)\_Q Violet: WLAN1\_SOC\_PCIE2L\_REFCLK0\_P

### 5. Result:-

- 1. Power to Wifi chip is enabled about 11.54 seconds before release of PERST# signal.
- 2. PCIE\_CLKREQ signal goes to LOW about 6.26s after Power to WiFi chip is stable.

It follows PCIe Electromechanical specification and WiFi chip data sheet.