

Qualcomm Technologies, Inc.

# **Ethernet Quality-of-Service (ETHQOS)**

# Hardware Programming Guide

80-PE986-11HG Rev. A February 15, 2019

For additional information or to submit technical questions, go to: https://createpoint.qti.qualcomm.com

Confidential and Proprietary - Qualcomm Technologies, Inc.

**NO PUBLIC DISCLOSURE PERMITTED:** Please report postings of this document on public servers or websites to: DocCtrlAgent@qualcomm.com.

**Restricted Distribution:** Not to be distributed to anyone who is not an employee of either Qualcomm Technologies, Inc. or its affiliated companies without the express approval of Qualcomm Configuration Management.

Not to be used, copied, reproduced, or modified in whole or in part, nor its contents revealed in any manner to others without the express written permission of Qualcomm Technologies, Inc.

All Qualcomm products mentioned herein are products of Qualcomm Technologies, Inc. and/or its subsidiaries.

Qualcomm is a trademark of Qualcomm Incorporated, registered in the United States and other countries. Other product and brand names may be trademarks or registered trademarks of their respective owners.

This technical data may be subject to U.S. and international export, re-export, or transfer ("export") laws. Diversion contrary to U.S. and international law is strictly prohibited.

Qualcomm Technologies, Inc. 5775 Morehouse Drive San Diego, CA 92121 U.S.A.

# **Revision history**

| Revision | Date          | Description     |
|----------|---------------|-----------------|
| Α        | February 2019 | Initial release |



# Contents

| 1 Introduction                                                          | 4  |
|-------------------------------------------------------------------------|----|
| 1.1 Scope                                                               | 4  |
| 1.2 References                                                          |    |
| 1.3 Functional description                                              |    |
| 2 Programming sequence                                                  | 5  |
| 2.1 Initialization, configuration, and control sequence                 | 5  |
| 2.1.1 EMAC controller initialization/programming                        | 5  |
| 2.1.2 Programming guidelines for flexible pulse-per-second (PPS) output | 5  |
| 2.2 RGMII IO macro initialization                                       | 7  |
| 2.2.1 DLL initialization                                                |    |
| 2.2.2 Putting DLL in the lowest power consumption mode                  |    |
| 2.2.3 DLL configuration                                                 | 7  |
| 2.2.4 SDCC_HC_REG_DDR_CONFIG2.5 DLL bypass mode programming             | ٥  |
| 2.2.6 RGMII internal delay/external delay mode                          |    |
| 2.2.7 Programming RGMII IO macro registers                              |    |
| 2.2.8 Enabling DLL loopback                                             |    |
| 2.2.9 Enabling RGMII IO macro loopback                                  | 18 |
| 2.2.10 Enabling controller MAC loopback                                 |    |
| 2.2.11 Programming the receive programmable burst length (RxPBL)        | 19 |
| 3 Power sequences                                                       |    |
| 3 Power sequences                                                       | 20 |
| 3.1 Power collapse                                                      | 20 |
| 3.2 MDIO                                                                |    |
| 3.2.1 GMII/MII management write operation                               |    |
| 3.2.2 GMII/MII management read operation                                | 22 |
| Figures                                                                 |    |
| Figure 2-1 PPS programming sequence                                     | 6  |
| Figure 2-2 RGMII ID mode for Tx                                         | 9  |
| Figure 2-3 RGMII 90° shifted clock                                      | 9  |
| Figure 2-4 RGMII ID mode waveform for Tx                                | 10 |
| Figure 2-5 RGMII ID mode for Rx                                         | 10 |
| Figure 2-6 RGMII ID mode waveform for Rx                                |    |
| Figure 2-7 RGMII Non-ID mode for Tx                                     |    |
| Figure 2-8 RGMII Non-ID mode waveform for TX                            |    |
| Figure 2-9 RGMII Non-ID mode for Rx                                     |    |
| Figure 2-10 RGMII Non-ID mode waveform for Rx                           |    |
| Figure 3-1 Power collapse                                               | 20 |

# 1 Introduction

This document describes how to program the hardware for the Ethqos controller core. It is intended to be used in conjunction with the *SA8155 Hardware Register Description* (80-PE986-2X) or the *SA6155 Hardware Register Description* (80-PJ407-2X) as the case may be, which contains the registers of the engine.

# 1.1 Scope

This document is for customer distribution to engineering teams involved in the development, integration, and deployment of Qualcomm Technologies, Inc. (QTI) ASICs.

# 1.2 References

| Ref.   | Resource                                            | DCN/reference source |  |
|--------|-----------------------------------------------------|----------------------|--|
| QTI    | Mila of Mall                                        |                      |  |
| 1.     | EMAC Controller data book                           | Synopsys, Inc.       |  |
| 2.     | SA8155 Hardware Register Description                | 80-PE986-2X          |  |
| Standa | Standards                                           |                      |  |
| 3.     | Reduced Gigabit Media Independent Interface (RGMII) |                      |  |
| 4.     | IEEE802.3.2005                                      |                      |  |

# 1.3 Functional description

The Ethqos IP is compliant with the Ethernet IEEE 802.3-2002 standard.

EMAC supports full-duplex mode at 10/100/1000Mbps.

The Ethqos core consists of two configurable FIFOs on the Tx and Rx sides. The FIFOs handle the application's latency during frame transmission and reception.

A Management Data Input or Output and Management Data Clock (MDIO/MDC) interface (clause 22) provides control and management functions to the external physical layer (PHY) device.

EMAC v1.1.0 provides a 10/100 Mbps RMII and a 1000 Mbps RGMII.

# 2 Programming sequence

The following resets apply to the top-level wrapper:

- cc\_rgmii\_clk\_ares
- cc\_eth\_aclk\_ares
- cc\_eth\_hclk\_ares
- cc\_sdcc\_m\_clk\_ares

During power-on reset, all clocks are off. During SW\_RESET, clocks are enabled, reset is synchronized to the appropriate clock, and the timing should be closed to flip-flops.

# 2.1 Initialization, configuration, and control sequence

The EMAC must be initialized (including the interrupts from the external PHY) before it can become functional.

# 2.1.1 EMAC controller initialization/programming

Refer to the *Synopsys controller data book* for detailed initialization/programming.

# 2.1.2 Programming guidelines for flexible pulse-per-second (PPS) output

Refer to the Synopsys controller data book for details on the programming guidelines for pps.

# **PPS Programming Sequence**



Figure 2-1 PPS programming sequence

This program values in the respective registers to achieve 19.2 MHz frequency output with 230.4 MHz PTP clock.

| PTP_Clock                                                     | 230.4 |
|---------------------------------------------------------------|-------|
| Expected PPS output frequency (MHz)                           | 19.2  |
| EMAC_MAC_SUB_SECOND_INCREMENT[MAC_SSINC]                      | 4     |
| (digital to decimal)                                          |       |
| EMAC_MAC_SUB_SECOND_INCREMENT [MAC_SNSINC] (digital -decimal) | 76    |
| MAC_PPS(#i)_Interval[PPSINT0]                                 | 11    |
| MAC_PPS(#i)_Width[PPSWIDTH0]                                  | 5     |

where i = 0;  $i \le DWC\_EQOS\_PPS\_OUT\_NUM-1$ 

This program values in the respective registers to achieve 9.6 MHz frequency output with 250 MHz PTP clock.

| PTP_Clock                                                     | 250 |
|---------------------------------------------------------------|-----|
| Expected PPS output frequency (MHz)                           | 9.6 |
| EMAC_MAC_SUB_SECOND_INCREMENT[MAC_SSINC]                      | 4   |
| (digital to decimal)                                          |     |
| EMAC_MAC_SUB_SECOND_INCREMENT [MAC_SNSINC] (digital -decimal) | 0   |
| MAC_PPS(#i)_Interval[PPSINT0]                                 | 25  |
| MAC_PPS(#i)_Width[PPSWIDTH0]                                  | 12  |

Here are the calculations to get 9.6 MHz clock on PPS\_O signal from 250MHz PTP Clock.

PTP clock = 250 MHz

 $MAC\_SSINC = 4 \text{ ns [digital : } 0x4, \text{ binary : } 0x9]$ 

To generate a PPS with output frequency of 9.6 MHz

Width = 52 ns. Interval = 104 ns

 $MAC_{PPS_{Width}} = (52/4) - 1 = 12$ 

 $MAC_{PPS_{Interval}} = (104/4) - 1 = 25$ 

## 2.2 RGMII IO macro initialization

DLL initialization is required irrespective of the interface (RGMII/RMII/MII) and speed selection as the RXC clock (comes from PHY) or TXC\_FB (loopback TXC clock) propagates through the DLL and reaches the controller.

## 2.2.1 DLL initialization

- 1. Write 1 to DLL RST bit of SDCC HC REG DLL CONFIG register.
- 2. Write 1 to PDN bit of SDCC\_HC\_REG\_DLL\_CONFIG register.
- 3. Write 0 to DLL\_RST bit of SDCC\_HC\_REG\_DLL\_CONFIG register.
- 4. Write 0 to PDN bit of SDCC\_HC\_REG\_DLL\_CONFIG register.
- 5. Write 1 to DLL\_EN
- 6. Write 1 to CK OUT EN
- 7. Wait until DLL\_LOCK bit of SDC4\_STATUS register is 1.

# 2.2.2 Putting DLL in the lowest power consumption mode

Write 1 to PDN bit of SDCC\_HC\_REG\_DLL\_CONFIG register.

# 2.2.3 DLL configuration

- 1. Set appropriate bit fields and write to SDCC\_HC\_REG\_DLL\_CONFIG register
  - a. Set CDR EN bit to 0.
  - b. Set CDR\_EXT\_EN bit to 1.
  - c. Set CK\_OUT\_EN bit to 0.
  - d. Set DLL\_EN bit to 1.
- 2. Wait until CK\_OUT\_EN bit of SDCC\_HC\_REG\_DLL\_CONFIG register is 0.
- 3. Set CK\_OUT\_EN bit of SDCC\_HC\_REG\_DLL\_CONFIG register to 1.
- 4. Wait until CK\_OUT\_EN bit of SDCC\_HC\_REG\_DLL\_CONFIG register is 1.
- 5. Write 1 to DDR\_CAL\_EN bit of SDCC\_HC\_REG\_DLL\_CONFIG\_2 register.
- 6. Write 1 to PRG\_DLY\_EN bit of SDCC\_HC\_REG\_DDR\_CONFIG register.

## 2.2.4 SDCC HC REG DDR CONFIG

Set the correct delay for Rclk. This programming is for only RGMII –ID mode with 1000Mb/s mode.

For all other speeds, need to follow Bypass mode.

Example: -

The rclk delay value is controlled by - SDCC\_HC\_REG\_DDR\_CONFIG [PRG\_RCLK\_DLY].

The calculation is done as follow:

$$RCLK\_DLY = \frac{TCXO\_Period \times TCXO\_CYCLES\_CNT}{2 \times (PRG\_RCLK\_DLY)}$$

Assuming that TXCO is 19.2 MHz (Period = 52 ns) and TCXO\_CYCLE\_CNT is 4 (describe in bits [11:9] of SDCC\_HC\_REG\_DDR\_CONFIG).

To get delay of 1.5ns, PRG\_RCLK\_DLY should be set to 69:

$$PRG_{RCLK_{DLY}} = \frac{52 \text{ ns } \times 4}{2 \times (required \ delay)}$$

$$PRG_{RCLK_{DLY}} = \frac{104}{1.5}$$

$$PRG_{RCLK_{DLY}} = 69$$

| S.No | RGMII ID mode - Delay | PRG_RCLK_DLY |
|------|-----------------------|--------------|
| 1    | 1.5                   | 69           |
| 2    | 1.6                   | 65           |
| 3    | 1.7                   | 61           |
| 4    | 1.8                   | 60           |

# 2.2.5 DLL bypass mode programming

- 1. Write 1 to PDN bit of SDCC\_HC\_REG\_DLL\_CONFIG register.
- 2. Write 1 to bypass bit of SDCC\_USR\_CTL register. Default value of this register is 0x00010800.
- 3. Keep other register bits with the default values.

# 2.2.6 RGMII internal delay/external delay mode

## 2.2.6.1 RGMII ID mode (internal delay)

The GCC module must be programmed to generate 250 MHz/50 MHz/5 MHz (1 G/100 Mbps/10 Mbps) frequency on cc\_eth\_rgmii\_clk clock signal. Data is driven at 90° phase shift of the clock.

## Tx path



Figure 2-2 RGMII ID mode for Tx

In this mode, the clock will be delayed with data. This delay is inserted from the transmitter (MAC) itself. There is a  $90^{\circ}$  phase shift in the output clock. This introduces the required delay in the 1000/100/10 Mbps mode. So, the delayed clock will be transmitted from MAC to PHY.

For 1000Mb/s mode, this delay is 2 ns.

For 100 Mb/s mode, this delay is 10 ns.

For 10 Mb/s mode this delay is 100 ns.



Figure 2-3 RGMII 90° shifted clock



Figure 2-4 RGMII ID mode waveform for Tx

## Rx path



Figure 2-5 RGMII ID mode for Rx

In the RX path, the incoming clock will be delayed with respect to data. Transmitter(PHY) can introduce delay as per RGMII standard. Receiver(MAC) will receive delayed clock.



Figure 2-6 RGMII ID mode waveform for Rx

## 2.2.6.2 Non-ID mode (external delay)

The GCC module must be programmed to generate 250 MHz/25 MHz/2.5 MHz (1 G/100 Mbps/10 Mbps) frequency on the cc\_eth\_rgmii\_clk clock signal. Data is synchronous to clock. The transmitter (MAC) will transmit the clock with the aligned data. There is no delay inserted from the MAC side.

Delay will be inserted in the middle of the board level between MAC and PHY. So, the receiver (PHY) will receive delayed clock TXC with respect to TXD [3:0].

## Tx path



Figure 2-7 RGMII Non-ID mode for Tx



Figure 2-8 RGMII Non-ID mode waveform for TX

## Rx path

The transmitter (PHY) will transmit clock with the aligned data. There is no delay inserted from the PHY side. Delay will be inserted in the middle of the board level between MAC and PHY. So, the receiver (MAC) will receive delayed clock RXC with respect to RXD [3:0].



Figure 2-9 RGMII Non-ID mode for Rx



Figure 2-10 RGMII Non-ID mode waveform for Rx

# 2.2.7 Programming RGMII IO macro registers

Program the following fields with the appropriate value.

Write the func\_clk\_en bit as 1 in the RGMII\_IO\_MACRO\_CONFIG register.

After enabling DLL, TX\_TO\_RX\_LOOPBACK\_EN bit in the RGMII\_IO\_MACRO\_CONFIG\_2 register should be set to 0.

#### 2.2.7.1 RGMII – 1 Gbps

#### **RGMII-ID** mode Tx path

- 1. Write 1 to DDR\_MODE bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG register.
- 2. Write 0 to BYPASS\_TX\_ID\_EN bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG register.
- 3. Write 1 to POS\_NEG\_DATA\_SEL bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG register.
- 4. Write 1 to PROG\_SWAP bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG register.

- 5. Write 0 to DATA\_DIVIDE\_CLK\_SEL bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG\_2 register.
- 6. Write 1 to TX\_CLK\_PHASE\_SHIFT\_EN bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG\_2 register.
- 7. Write 0 to RERVED\_CONFIG\_16[0] bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG\_2 register

NOTE: This programming bit is renamed as RGMII\_CLK\_SEL\_CFG for SA6155.

## **RGMII-ID** mode Rx path

- 1. Write 0 for SA8155/1 for SA6155 to LOOPBACK\_EN bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG
- 2. If data arrives at positive edge or if clock is delayed by 1.5ns/2ns then write 1 to RX\_PROG\_SWAP bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG\_2 register.
- 3. Write PRG\_RCLK\_DLY bits of register SDCC\_HC\_REG\_DDR\_CONFIG.

## Bypass mode Tx path

- 1. Write 1 to DDR\_MODE bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG register.
- 2. Write 1 to BYPASS\_TX\_ID\_EN bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG register.
- Write 0 to POS\_NEG\_DATA\_SEL bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG register.
- 4. Write 0 to PROG\_SWAP bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG register.
- 5. Write 0 to DATA\_DIVIDE\_CLK\_SEL bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG\_2 register.
- Write 0 to TX\_CLK\_PHASE\_SHIFT\_EN bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG\_2 register.
- 7. Write 0 to RERVED\_CONFIG\_16[0] bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG\_2 register

NOTE: This programming bit is renamed as RGMII\_CLK\_SEL\_CFG for SA6155.

### Bypass mode Rx path

- 1. Write 0 for SA8155/1 for SA6155 to LOOPBACK\_EN bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG register.
- 2. Write 0 to RX\_PROG\_SWAP bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG\_2 register.
- 3. Program the DLL USER CTRL register.

#### 2.2.7.2 RGMII - 100 Mbps

#### RGMII-ID mode Tx path

- Write 1 to DDR\_MODE bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG register.
- 2. Write 1 to BYPASS\_TX\_ID\_EN bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG register.

- Write 0 to POS\_NEG\_DATA\_SEL bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG register.
- 4. Write 0 to PROG\_SWAP bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG register.
- 5. Write 0 to DATA\_DIVIDE\_CLK\_SEL bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG\_2 register.
- 6. Write 1 to TX\_CLK\_PHASE\_SHIFT\_EN bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG\_2 register.
- 7. Write 2'b01 to MAX\_SPD\_PRG\_2 field of EMAC\_RGMII\_IO\_MACRO\_CONFIG register.
- 8. Write 0 to RERVED\_CONFIG\_16[0] bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG\_2 register.

NOTE: This programming bit is renamed as RGMII\_CLK\_SEL\_CFG for SA6155.

## RGMII-ID mode Rx path

- 1. Write 0 for SA8155/1 for SA6155 to LOOPBACK\_EN bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG register.
- 2. Write 0 to RX\_PROG\_SWAP bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG\_2 register.
- 3. Write 3'b101 to EXT\_PRG\_RCLK\_DLY\_CODE bit of SDCC\_HC\_REG\_DDR\_CONFIG
- 4. Write 6'b111111 to EXT PRG RCLK DLY bit of SDCC HC REG DDR CONFIG
- 5. Write 1'b1 to EXT PRG RCLK DLY EN bit of SDCC HC REG DDR CONFIG

## Bypass ID mode Tx path

- 1. Write 0 to DDR\_MODE bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG register.
- 2. Write 1 to BYPASS TX ID EN bit of EMAC RGMII IO MACRO CONFIG register.
- 3. Write 0 to POS\_NEG\_DATA\_SEL bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG register.
- 4. Write 0 to PROG\_SWAP bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG register.
- 5. Write 0 to DATA\_DIVIDE\_CLK\_SEL bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG\_2 register.
- 6. Write 0 to TX\_CLK\_PHASE\_SHIFT\_EN bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG\_2 register.
- 7. Write 2'b01 to MAX\_SPD\_PRG\_2 field of EMAC\_RGMII\_IO\_MACRO\_CONFIG register.
- 8. Write 1 to RERVED\_CONFIG\_16[0] bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG\_2 register.

NOTE: This programming bit is renamed as RGMII\_CLK\_SEL\_CFG for SA6155.

### Bypass ID mode Rx path

- 1. Write 0 to RX\_PROG\_SWAP bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG\_2 register.
- 2. Write 0 for SA8155/1 for SA6155 to LOOPBACK\_EN bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG register.
- 3. Program DLL USER CTRL register.

## 2.2.7.3 RGMII - 10 Mbps

## RGMII ID mode Tx path

- 1. Write 1 to DDR\_MODE bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG register.
- 2. Write 1 to BYPASS\_TX\_ID\_EN bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG register.
- 3. Write 0 to POS\_NEG\_DATA\_SEL bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG register.
- 4. Write 0 to PROG\_SWAP bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG register.
- 5. Write 0 to DATA\_DIVIDE\_CLK\_SEL bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG\_2 register.
- 6. Write 1 to TX\_CLK\_PHASE\_SHIFT\_EN bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG\_2 register.
  - Write 0 for SA8155/1 for SA6155 to LOOPBACK\_EN bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG register.
- 7. Write 19 to MAX\_SPD\_PRG\_9 field of EMAC\_RGMII\_IO\_MACRO\_CONFIG register.
- 8. Write 0 to RERVED\_CONFIG\_16[0] bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG\_2 register

NOTE: This programming bit is renamed as RGMII\_CLK\_SEL\_CFG for SA6155.

## **RGMII ID mode Rx path**

- 1. Write 0 to RX\_PROG\_SWAP bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG\_2 register.
- 2. Write 3'b101 to EXT\_PRG\_RCLK\_DLY\_CODE bit of SDCC\_HC\_REG\_DDR\_CONFIG register.
- 3. Write 6'b111111 to EXT\_PRG\_RCLK\_DLY bit of SDCC\_HC\_REG\_DDR\_CONFIG register.
- 4. Write 1'b1 to EXT\_PRG\_RCLK\_DLY\_EN bit of SDCC\_HC\_REG\_DDR\_CONFIG register.

#### Bypass ID mode Tx path

- 1. Write 0 to DDR\_MODE bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG register.
- 2. Write 1 to BYPASS\_TX\_ID\_EN bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG register.
- 3. Write 0 to POS\_NEG\_DATA\_SEL bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG register.
- 4. Write 0 to PROG\_SWAP bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG register.
- 5. Write 0 to DATA\_DIVIDE\_CLK\_SEL bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG\_2 register.
- 6. Write 0 to TX\_CLK\_PHASE\_SHIFT\_EN bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG\_2 register.
- 7. Write 0 for SA8155/1 for SA6155 to LOOPBACK\_EN bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG register.
- 8. Write 19 to MAX SPD PRG 9 field of EMAC RGMII IO MACRO CONFIG register.

9. Write 1 to RERVED\_CONFIG\_16[0] bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG\_2 register

NOTE: This programming bit is renamed as RGMII\_CLK\_SEL\_CFG for SA6155.

#### Bypass ID mode Rx path

- 1. Write 0 to RX\_PROG\_SWAP bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG\_2 register.
- 2. Program DLL USER CTRL register.

RMII Tx transfer should happen in the falling edge of TXC. This is needed to meet the setup and hold time in the RMII mode. This RMII TXC clock needs to be looped back to the IO MACRO inside TXC pad as RXC clock is not available (comes from the external PHY) in RMII interface.

## 2.2.7.4 RMII mode - 100 Mbps

## Bypass ID mode Tx path

- 1. Write 2'b01 to INTF\_SEL bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG register.
- 2. Write 0 to DDR\_MODE bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG register.
- 3. Write 1 to BYPASS\_TX\_ID\_EN bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG register.
- 4. Write 0 to POS\_NEG\_DATA\_SEL bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG register for TXD toggling to align with falling edge of TXC or write 1 to align with rising edge of TXC.
- 5. Write 1 to PROG SWAP bit of EMAC RGMII IO MACRO CONFIG register.
- 6. Write 1 to DATA\_DIVIDE\_CLK\_SEL bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG\_2 register.
- Write 0 to TX\_CLK\_PHASE\_SHIFT\_EN bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG\_2
  register.
- 8. Write 1 to CLK\_DIVIDE\_SEL bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG\_2 register.
- 9. Write 2'b01 to MAX\_SPD\_PRG\_2 field of EMAC\_RGMII\_IO\_MACRO\_CONFIG register.
- 10. Write default to MAX\_SPD\_PRG\_9 field of EMAC\_RGMII\_IO\_MACRO\_CONFIG register.
- 11. Write 0 to RERVED\_CONFIG\_16[0] bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG\_2 register.

NOTE: This programming bit is renamed as RGMII\_CLK\_SEL\_CFG for SA6155.

#### Bypass ID mode Rx path

- 1. Write 1 for SA8155/0 for SA6155 to LOOPBACK\_EN bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG register.
- 2. Program DLL USER CTRL register.
- 3. Write default to EXT\_PRG\_RCLK\_DLY\_CODE bit of SDCC\_HC\_REG\_DDR\_CONFIG register.

- 4. Write default to EXT\_PRG\_RCLK\_DLY bit of SDCC\_HC\_REG\_DDR\_CONFIG register.
- Write default to EXT\_PRG\_RCLK\_DLY\_EN bit of SDCC\_HC\_REG\_DDR\_CONFIG register.

## 2.2.7.5 RMII Mode - 10 Mbps

## Bypass ID mode Tx path

- 1. Write 2'b01 to INTF\_SEL bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG register.
- 2. Write 0 to DDR\_MODE bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG register.
- 3. Write 1 to BYPASS\_TX\_ID\_EN bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG register.
- 4. Write 0 to POS\_NEG\_DATA\_SEL bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG register for TXD toggling to align with falling edge of TXC or write 1 to align with rising edge of TXC.
- 5. Write 1 to PROG\_SWAP bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG register.
- 6. Write 1 to DATA\_DIVIDE\_CLK\_SEL bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG\_2 register.
- 7. Write 0 to TX\_CLK\_PHASE\_SHIFT\_EN bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG\_2 register.
- 8. Write 1 to CLK\_DIVIDE\_SEL bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG\_2 register.
- 9. Write 9'b19 to MAX\_SPD\_PRG\_9 field of EMAC\_RGMII\_IO\_MACRO\_CONFIG register.
- 10. Write default to MAX\_SPD\_PRG\_2 field of EMAC\_RGMII\_IO\_MACRO\_CONFIG register.
- 11. Write 0 to RERVED\_CONFIG\_16[0] bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG\_2 register

NOTE: This programming bit is renamed as RGMII\_CLK\_SEL\_CFG for SA6155.

## Bypass ID mode Tx path Rx path

- 1. Write 1 for SA8155/0 for SA6155 to LOOPBACK\_EN bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG register.
- 2. Program DLL USER CTRL register.
- 3. Write default to EXT\_PRG\_RCLK\_DLY\_CODE bit of SDCC\_HC\_REG\_DDR\_CONFIG register.
- 4. Write default to EXT\_PRG\_RCLK\_DLY bit of SDCC\_HC\_REG\_DDR\_CONFIG register
- 5. Write default to EXT\_PRG\_RCLK\_DLY\_EN bit of SDCC\_HC\_REG\_DDR\_CONFIG register.

## 2.2.7.6 MII mode - 100/10 Mbps

- 1. Write 2'b10 to INTF\_SEL bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG register.
- 2. Write 0 to DDR\_MODE bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG register.
- 3. Write 1 to BYPASS\_TX\_ID\_EN bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG register.
- 4. Write 0 to POS\_NEG\_DATA\_SEL bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG register.
- 5. Write 0 to PROG\_SWAP bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG register.
- 6. Write 1 to DATA\_DIVIDE\_CLK\_SEL bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG\_2 register.
- 7. Write 0 to TX\_CLK\_PHASE\_SHIFT\_EN bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG\_2 register.
- 8. Write 1 to RERVED\_CONFIG\_16[0] bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG\_2 register.

NOTE: This programming bit is renamed as RGMII\_CLK\_SEL\_CFG for SA6155.

- 4. Program the DLL USER CTRL register.
- 5. Write 0 for SA8155/1 for SA6155 to LOOPBACK\_EN bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG register. This setting ensures EMAC uses the RXC clock that comes from PHY to process the Rx data.

# 2.2.8 Enabling DLL loopback

NOTE: This DLL loopback is applicable to SA6155 only.

In the functional mode, the design drives the Rx path signals (RXC, RXD and RX\_CTL) on DLL inputs. In the loopback mode, the design drives the Tx path signals (TXC\_FB, TXD and TX CTL) on DLL inputs. These Tx path signals are same as those that go from MAC to PHY...

- 1. Write to 1 DLL\_TX\_RX\_LOOPBACK\_EN bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG register.
- 2. Write 0 to LOOPBACK\_EN bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG register.
- 3. Other programming bits are same as above for their respective mode and speed.

# 2.2.9 Enabling RGMII IO macro loopback

- 1. This loop back is internal to the IO macro and routes Tx path data/clock on to the Rx path.
- 2. Write to 1 TX\_TO\_RX\_LOOPBACK bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG\_2 register to enable IO macro loopback.

RMII mode does not support this IO Macro loopback.

Other programming bits are same as above for respective mode and speed except for the following bit: prog\_swap bit must be set to 1 in both ID and non-ID modes of RGMII in 1G speed case.

# 2.2.10 Enabling controller MAC loopback

To enable this feature, set the LM bit of MAC\_Configuration register. When this bit is set, MAC operates in a loopback mode. The Rx clock input (clk\_rx\_i) is required for the loopback to work properly. This is because of TX clock is not internally looped back.

Program the DLL USER CTRL register.

#### 2.2.10.1 RGMII IO macro in RGMII and MII mode

- 1. Write 0 for SA8155/1 for SA6155 to LOOPBACK\_EN bit of EMAC RGMII IO MACRO CONFIG register.
- 2. Write to 1 TX\_TO\_RX\_LOOPBACK bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG\_2 register.

#### 2.2.10.2 RGMII IO macro in RMII mode

- 1. Write 1 for SA8155/0 for SA6155 to LOOPBACK\_EN bit of EMAC RGMII IO MACRO CONFIG register.
- 2. Write to 0 TX\_TO\_RX\_LOOPBACK bit of EMAC\_RGMII\_IO\_MACRO\_CONFIG\_2 register.

# 2.2.11 Programming the receive programmable burst length (RxPBL)

These bits indicate the maximum number of bits to be transferred in one DMA data transfer. This is the maximum value that is used in a single block read or write. The DMA always attempts to burst as specified in the PBL each time it starts a burst transfer on the application bus. You can program the PBL with any of the following values: 1, 2, 4, 8, 16, or 32. Any other value results in undefined behavior.

To transfer more than 32 bits, these are the steps:

- 1. Set the PBLx8 mode in the DMA\_CH0\_Control register.
- 2. Set the PBL.

NOTE: The maximum value of RxPBL must be less than or equal to half the Rx Queue size (RQS field of MTL\_RxQ[n]\_Operation\_Mode register) in terms of bits when Rx Queue is operated in the store and forward mode.

In the threshold mode, it must be programmed to minimum of the above mentioned condition and the programmed threshold value (RTC field of MTL\_RxQ[n]\_Operation\_Mode register). This is required so that the application can start reading the packet when threshold numbers of packet bytes are received.

# 3 Power sequences

# 3.1 Power collapse

EMAC IP is used in automotive applications. By default, EMAC IP is kept under power collapsed mode. The software brings out the IP of the power collapsed mode when automotive applications are enabled.

RGMII IO macro is connected to the always ON (AON) domain. The EMAC wrapper block which includes the EMAC controller completely is collapsible. There is no retention logic present inside the EMAC IP. The software must reprogram the EMAC IP after power collapse.



Figure 3-1 Power collapse

## **3.2 MDIO**

To send an MDIO transaction (clause 22) the MAC initiates the management write or read operation with respect to the MDC clock. The MDC clock is a divided clock from the CSR clock. The divide factor depends on the clock range setting in the MAC\_MDIO\_Address register.

The MDC clock is selected as follows:

| Selection  | CSR Clock   | MDC Clock     |
|------------|-------------|---------------|
| 0000       | 60-100 MHz  | CSR clock/42  |
| 0001       | 100-150 MHz | CSR clock/62  |
| 0010       | 20–35 MHz   | CSR clock/16  |
| 0011       | 35–60 MHz   | CSR clock/26  |
| 0100       | 150-250 MHz | CSR clock/102 |
| 0101       | 250-300 MHz | CSR clock/124 |
| 0110, 0111 | Reserved    |               |

The data exchange between the MAC and the PHY is performed through mdi\_i, mdo\_o, and mdo\_oe signals. This signal group is passed through a three-state buffer and brought out as MDIO line connected to the PHY.

#### MDIO packet structure

| FleId    | Description                                                                                          |  |
|----------|------------------------------------------------------------------------------------------------------|--|
| IDLE     | The mdio line is three-state; there is no clock on gmii_mdc_o.                                       |  |
| PREAMBLE | 32 continuous bits of value 1                                                                        |  |
| START    | Start of packet is 2'01                                                                              |  |
| OPCODE   | 2'b10 for Read and 2'b01 for Write                                                                   |  |
| PHY ADDR | 5-bit address select for one of 32 PHYs                                                              |  |
| REG ADDR | Register address in the selected PHY                                                                 |  |
| TA       | Turnaround is 2'bZ0 for Read and 2'b10 for Write                                                     |  |
| DATA     | Any 16-bit value. In a Write operation, the MAC drives mdio. In a Read operation, the PHY drives it. |  |

# 3.2.1 GMII/MII management write operation

When you set bit[3:2] to 2'b01and bit 0 in the MAC\_MDIO\_Address register, the MAC CSR module transfers the PHY address, the register address in PHY, and the write data (MAC\_MDIO\_Data register) to the SMA to initiate a write operation into the PHY registers. At this point, the SMA module starts a write operation on the GMII management interface using the management packet format specified in the GMII specifications (as per *IEEE 802.3-2002, Section 22.2.4.5*).

When the SMA module starts a write operation, the write data packet is transmitted on the MDIO line. The MAC drives the MDIO line for complete duration of the packet. The Busy bit is set high until the write operation is complete. The CSR ignores the write operations performed to the MAC\_MDIO\_Address register or the MAC\_MDIO\_Data register during this period (the Busy bit

is high). When the write operation is complete, the SMA module indicates this to the CSR, and the CSR resets the Busy bit.

## 3.2.2 GMII/MII management read operation

When you set bit[3:2] to 2'b11 and bit 0 in the MAC\_MDIO\_Address register, the MAC CSR module transfers the PHY address and the register address in PHY to the SMA to initiate a read operation in the PHY registers. At this point, the SMA module starts a read operation on the GMII management interface using the management packet format specified in the GMII specifications (as per *IEEE 802.3-2002*, *Section 22.2.4.5*).

When the SMA module starts a read operation on the MDIO, the CSR ignores the write operations to the MAC\_MDIO\_Address or MAC\_MDIO\_Data register during this period (the Busy bit is high) and the transaction is completed without any error on the MCI interface. When the read operation is complete, the SMA indicates this to the CSR. The CSR resets the Busy bit and updates the MAC\_MDIO\_Data register with the data read from the PHY.

The MAC drives the MDIO line for the complete duration of the frame except during the Data fields when the PHY is driving the MDIO line. For more information about the communication from the application to the PHYs, see the *Reconciliation Sublayer and Media Independent Interface Specifications sections of the IEEE 802.3z, 1000BASE Ethernet.*