```
arthmetic_operations
    addi x1 x0
 1
                 52
 2
    addi x2 x0 21
    ori x3 x0
 3
    add x4 x1 x2
 4
 5
    sub x5 x1 x2
 6
    sll x6 x1 x3
    srli x7 x2 1
 7
    sub x8 x0 x7
 8
    slt x9 x8 x7
 9
    sltu x10 x8 x7
10
    xor x11 x7 x8
11
    slti x12 x1 -1
12
    sltiu x13 x1 -1
13
    slli x14 x1 8
14
    andi x15 x8 -25
15
    xori x16 x8 -122
16
    lui x17 12345
17
    addi x18 x0 678
18
    or x17 x17 x18
19
    addi x18 x0 122
20
```

Figure 1: Arithmetic Operations in RISC-V

| Control and Status |       |                |            |  |  |  |  |
|--------------------|-------|----------------|------------|--|--|--|--|
| Registers          |       | Floating Point |            |  |  |  |  |
| Name               | Numbe | г              | Value      |  |  |  |  |
| zero               | (     | 0              | 0x00000000 |  |  |  |  |
| ra                 |       | 1              | 0x00000034 |  |  |  |  |
| sp                 | 2     | 2              | 0x00000015 |  |  |  |  |
| gp                 |       | 3              | 0x00000004 |  |  |  |  |
| tp                 | 4     | 4              | 0x00000049 |  |  |  |  |
| t0                 |       | 5              | 0x0000001f |  |  |  |  |
| t1                 | (     | б              | 0x00000340 |  |  |  |  |
| t2                 |       | 7              | 0x0000000a |  |  |  |  |
| <b>s</b> 0         | 8     | 8              | 0xfffffff6 |  |  |  |  |
| sl                 | 9     | 9              | 0x00000001 |  |  |  |  |
| <b>a</b> 0         | 10    | 0              | 0x00000000 |  |  |  |  |
| al                 | 11    | 1              | 0xfffffffc |  |  |  |  |
| a2                 | 12    | 2              | 0x00000000 |  |  |  |  |
| a3                 | 13    | 3              | 0x00000001 |  |  |  |  |
| a4                 | 14    | 4              | 0x00003400 |  |  |  |  |
| a5                 | 15    | 5              | 0xffffffe6 |  |  |  |  |
| a6                 | 16    | 6              | 0x00000070 |  |  |  |  |
| a7                 | 17    | 7              | 0x030392a6 |  |  |  |  |
| s2                 | 18    | 3              | 0x0000007a |  |  |  |  |
| <b>s</b> 3         | 19    | 9              | 0x00000000 |  |  |  |  |
| s4                 | 20    | 0              | 0x00000000 |  |  |  |  |
| <b>s</b> 5         | 2     | 1              | 0x00000000 |  |  |  |  |
| <b>s</b> 6         | 22    | 2              | 0x00000000 |  |  |  |  |
| <b>s</b> 7         | 23    | 3              | 0x00000000 |  |  |  |  |
| <b>s</b> 8         | 24    | 4              | 0x00000000 |  |  |  |  |
| <b>s</b> 9         | 25    | 5              | 0x00000000 |  |  |  |  |
| <b>s</b> 10        | 26    | 6              | 0x00000000 |  |  |  |  |
| sll                | 2     | 7              | 0x00000000 |  |  |  |  |
| t3                 | 28    | 3              | 0x00000000 |  |  |  |  |
| t4                 | 29    | 9              | 0x00000000 |  |  |  |  |
| t5                 | 30    | 0x00000000     |            |  |  |  |  |
| t6                 | 31    | 1              | 0x00000000 |  |  |  |  |
| рс                 |       |                | 0x00400054 |  |  |  |  |

Figure 2: Expected Results

| 0  | 00000000  |
|----|-----------|
| 1  | 00000034  |
| 2  | 00000015  |
| 3  | 00000004  |
| 4  | 00000049  |
| 5  | 0000001f  |
| 6  | 00000340  |
| 7  | 00000000a |
| 8  | fffffff6  |
| 9  | 00000001  |
| 10 | 00000000  |
| 11 | fffffffc  |
| 12 | 00000000  |
| 13 | 00000001  |
| 14 | 00003400  |
| 15 | ffffffe6  |
| 16 | 00000070  |
| 17 | 030392a6  |
| 18 | 0000007a  |
| 19 | 00000000  |
| 20 | 00000000  |
| 21 | 00000000  |
| 22 | 00000000  |
| 23 | 00000000  |
| 24 | 00000000  |
| 25 | 00000000  |
| 26 | 00000000  |
| 27 | 00000000  |
| 28 | 00000000  |
| 29 | 00000000  |
| 30 | 00000000  |
| 31 | 00000000  |

Figure 3: Actual Results



Figure 4: Register File

| 0  | 13 | d0         | 00 | 80 |
|----|----|------------|----|----|
| 4  | 13 | 54         | 00 | 10 |
| 8  | 13 | 13         | 00 | 18 |
| 12 | 33 | 00         | 44 | 20 |
| 16 | 33 | 00         | 45 | 28 |
| 20 | b3 | 00         | 46 | 30 |
| 24 | 93 | 06         | 80 | 38 |
| 28 | 33 | 00         | 0f | 40 |
| 32 | 33 | 01         | 0e | 4a |
| 36 | b3 | 01         | 0e | 52 |
| 40 | 33 | 02         | d0 | 59 |
| 44 | 13 | fd         | 7f | 60 |
| 48 | 93 | fd         | 7f | 68 |
| 52 | 93 | 20         | 40 | 70 |
| 56 | 93 | 9f         | 3f | 7a |
| 60 | 13 | la         | 3e | 82 |
| 64 | b7 | lc         | 18 | 88 |
| 68 | 13 | 98         | 0a | 90 |
| 72 | 33 | 03         | 64 | 8c |
| 76 | 13 | <b>e</b> 8 | 01 | 90 |

Figure 5: Instruction Memory