

# MSP430® Peripheral Driver Library for FR57xx Devices

# **USER'S GUIDE**

# Copyright

Copyright © 2014 Texas Instruments Incorporated. All rights reserved. MSP430 and 430ware are registered trademarks of Texas Instruments. Other names and brands may be claimed as the property of others.

APlease be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this document.

Texas Instruments Post Office Box 655303 Dallas, TX 75265 http://www.ti.com/msp430





# **Revision Information**

This is version 1.90.00.65 of this document, last updated on 2014-06-25.

# **Table of Contents**

| Copy              | yright                                                           | 1               |
|-------------------|------------------------------------------------------------------|-----------------|
| Revi              | sion Information                                                 | 1               |
| 1                 | Introduction                                                     | 3               |
| 2                 | Navigating to driverlib through CCS Resource Explorer            | 5               |
| 3                 | How to create a new user project that uses Driverlib             | 14              |
| 4                 | How to include driverlib into your existing project              | 16              |
| 5                 | 10-Bit Analog-to-Digital Converter (ADC10_B)                     | 18              |
| 5.1               | Introduction                                                     | 18              |
| 5.2               | API Functions                                                    | 19              |
| 5.3               | Programming Example                                              |                 |
| 6                 | Comparator (COMP_D)                                              | 39              |
| 6.1<br>6.2        | Introduction                                                     |                 |
| 6.3               | Programming Example                                              | 51              |
| 7                 | Cyclical Redundancy Check (CRC)                                  | 53              |
| 7.1               | Introduction                                                     | 53              |
| 7.2               | API Functions                                                    |                 |
| 7.3               | Programming Example                                              |                 |
| 8                 | Clock System (CS)                                                |                 |
| 8.1<br>8.2        | Introduction                                                     | 59<br>60        |
| 8.3               | Programming Example                                              | 61              |
| 9                 | Direct Memory Access (DMA)                                       | 62              |
| 9.1               | Introduction                                                     | 62              |
| 9.2               | API Functions                                                    | 62              |
| 9.3               | Programming Example                                              | 75              |
| <b>10</b> 10.1    | EUSCI Universal Asynchronous Receiver/Transmitter (EUSCI_A_UART) | <b>77</b><br>77 |
|                   | API Functions                                                    | 77              |
|                   | Programming Example                                              |                 |
| 11                | EUSCI Synchronous Peripheral Interface (EUSCI A SPI)             |                 |
|                   | Introduction                                                     | 90              |
|                   | Functions                                                        |                 |
|                   | Programming Example                                              |                 |
| <b>12</b><br>12.1 | EUSCI Synchronous Peripheral Interface (EUSCI_B_SPI)             | 103<br>103      |
|                   | Introduction                                                     | 103             |
|                   | Programming Example                                              | 115             |
| 13                | EUSCI Inter-Integrated Circuit (EUSCI_B_I2C)                     | 116             |
|                   | Introduction                                                     | 116             |
|                   | API Functions                                                    | 118             |
|                   | Programming Example                                              | 141             |
| 14                | FRAM Controller                                                  | 142             |
| 14.1              | INITOQUUGION                                                     | 142             |

| 14.2<br>14.3      | API Functions                         | 142<br>147               |
|-------------------|---------------------------------------|--------------------------|
| 15.2              | API Functions                         | 148<br>148<br>149<br>166 |
|                   | API Functions                         | 168<br>168<br>168<br>175 |
| 17.2              | Introduction                          | 177<br>177<br>177<br>190 |
| 18.2              | Introduction                          | 191<br>191<br>191<br>197 |
|                   |                                       | 199<br>199               |
| 20.2              | Real-Time Clock (RTC_B)               | 206<br>206               |
| 21.2              | SFR Module                            | 220<br>220               |
| 22.2              | SYS Module                            | 226<br>226               |
| 23.1<br>23.2      | 16-Bit Timer_A (TIMER_A) Introduction | 238                      |
|                   | Introduction                          | 265<br>265<br>266<br>293 |
| 25.2              | Introduction                          | 295<br>295<br>295<br>300 |
| <b>26</b><br>26.1 | WatchDog Timer (WDT_A)                | <b>301</b> 301           |

| Tahl | ۵ | Ωf | Con   | tents  |
|------|---|----|-------|--------|
| avi  | C | UI | CUIII | ເບເເເວ |

|      | Functions        |   |
|------|------------------|---|
| 26.3 | gramming Example | 5 |
| MPO  | ANT NOTICE 300   | 6 |

# 1 Introduction

The Texas Instruments® MSP430® Peripheral Driver Library is a set of drivers for accessing the peripherals found on the MSP430 FR5xx/FR6xx family of microcontrollers. While they are not drivers in the pure operating system sense (that is, they do not have a common interface and do not connect into a global device driver infrastructure), they do provide a mechanism that makes it easy to use the device's peripherals.

The capabilities and organization of the drivers are governed by the following design goals:

- They are written entirely in C except where absolutely not possible.
- They demonstrate how to use the peripheral in its common mode of operation.
- They are easy to understand.
- They are reasonably efficient in terms of memory and processor usage.
- They are as self-contained as possible.
- Where possible, computations that can be performed at compile time are done there instead of at run time.
- They can be built with more than one tool chain.

Some consequences of these design goals are:

- The drivers are not necessarily as efficient as they could be (from a code size and/or execution speed point of view). While the most efficient piece of code for operating a peripheral would be written in assembly and custom tailored to the specific requirements of the application, further size optimizations of the drivers would make them more difficult to understand.
- The drivers do not support the full capabilities of the hardware. Some of the peripherals provide complex capabilities which cannot be utilized by the drivers in this library, though the existing code can be used as a reference upon which to add support for the additional capabilities.
- The APIs have a means of removing all error checking code. Because the error checking is usually only useful during initial program development, it can be removed to improve code size and speed.

For many applications, the drivers can be used as is. But in some cases, the drivers will have to be enhanced or rewritten in order to meet the functionality, memory, or processing requirements of the application. If so, the existing driver can be used as a reference on how to operate the peripheral.

Each MSP430ware driverlib API takes in the base address of the corresponding peripheral as the first parameter. This base address is obtained from the msp430 device specific header files (or from the device datasheet). The example code for the various peripherals show how base address is used. When using CCS, the eclipse shortcut "Ctrl + Space" helps. Type \_\_MSP430 and "Ctrl + Space", and the list of base addresses from the included device specific header files is listed.

The following tool chains are supported:

- IAR Embedded Workbench®
- Texas Instruments Code Composer Studio<sup>™</sup>

Using assert statements to debug

Assert statements are disabled by default. To enable the assert statement edit the hw\_regaccess.h file in the inc folder. Comment out the statement define NDEBUG -> //define NDEBUG Asserts in CCS work only if the project is optimized for size.

# 2 Navigating to driverlib through CCS Resource Explorer

In CCS, click View->TI Resource Explorer



In Resource Explorer View, click on MSP430ware



Clicking MSP430ware takes you to the introductory page. The version of the latest MSP430ware installed is available in this page. In this screenshot the version is 1.30.00.15 The various software, collateral, code examples, datasheets and user guides can be navigated by clicking the different topics under MSP430ware. To proceed to driverlib, click on Libraries->Driverlib as shown in the next two screenshots.





Driverlib is designed per Family. If a common device family user's guide exists for a group of devices, these devices belong to the same 'family'. Currently driverlib is available for the following family of devices. MSP430F5xx\_6xx MSP430FR57xx MSP430FR5xx\_6xx MSP430i2xx





Click on the MSP430FR5xx 6xx to navigate to the driverlib based example code for that family.

The various peripherals are listed in alphabetical order. The names of peripherals are as in device family user's guide. Clicking on a peripheral name lists the driverlib example code for that peripheral. The screenshot below shows an example when the user clicks on GPIO peripheral.



Now click on the specific example you are interested in. On the right side there are options to Import/Build/Download and Debug. Import the project by clicking on the "Import the example project into CCS"



The imported project can be viewed on the left in the Project Explorer. All required driverlib source and header files are included inside the driverlib folder. All driverlib source and header files are linked to the example projects. So if the user modifies any of these source or header files, the original copy of the installed MSP430ware driverlib source and header files get modified.



Now click on Build the imported project on the right to build the example project.



Now click on Build the imported project on the right to build the example project.



The COM port to download to can be changed using the Debugger Configuration option on the right if required.

To get started on a new project we recommend getting started on an empty project we provide. This project has all the driverlib source files, header files, project paths are set by default.



The main.c included with the empty project can be modified to include user code.

# 3 How to create a new user project that uses Driverlib

To get started on a new project we recommend using the new project wizard. For driver library to work with the new project wizard CCS must have discovered the driver library RTSC product. For more information refer to the installation steps of the release notes. The new project wizard adds the needed driver library source files and adds the driver library include path.

To open the new project wizard go to File -> New -> CCS Project as seen in the screenshot below.



Once the new project wizard has been opened name your project and choose the device you would like to create a Driver Library project for. The device must be supported by driver library.

Then under "Project templates and examples" choose "Empty Project with DriverLib Source" as seen below.



Finally click "Finish" and begin developing with your Driver Library enabled project.

# 4 How to include driverlib into your existing project

To add driver library to an existing project we recommend using CCS project templates. For driver library to work with project templates CCS must have discovered the driver library RTSC product. For more information refer to the installation steps of the release notes. CCS project templates adds the needed driver library source files and adds the driver library include path.

To apply a project template right click on an existing project then go to Source -> Apply Project Template as seen in the screenshot below.



In the "Apply Project Template" dialog box under "MSP430 DriverLib Additions" choose either "Add Local Copy" or "Point to Installed DriverLib" as seen in the screenshot below. Most users will want to add a local copy which copies the DriverLib source into the project and sets the compiler settings needed.

Pointing to an installed DriverLib is for advandced users who are including a static library in their project and want to add the DriverLib header files to their include path.



Click "Finish" and start developing with driver library in your project.

# 5 10-Bit Analog-to-Digital Converter (ADC10\_B)

| Introduction        | . 18 |
|---------------------|------|
| API Functions       | .19  |
| Programming Example | .38  |

# 5.1 Introduction

The 10-Bit Analog-to-Digital (ADC10\_B) API provides a set of functions for using the MSP430Ware ADC10\_B modules. Functions are provided to initialize the ADC10\_B modules, setup signal sources and reference voltages, and manage interrupts for the ADC10\_B modules.

The ADC10\_B module supports fast 10-bit analog-to-digital conversions. The module implements a 10-bit SAR core together, sample select control and a window comparator.

ADC10 B features include:

- Greater than 200-ksps maximum conversion rate
- Monotonic 10-bit converter with no missing codes
- Sample-and-hold with programmable sampling periods controlled by software or timers
- Conversion initiation by software or different timers
- Software-selectable on chip reference using the REF module or external reference
- Twelve individually configurable external input channels
- Conversion channel for temperature sensor of the REF module
- Selectable conversion clock source
- Single-channel, repeat-single-channel, sequence, and repeat-sequence conversion modes
- Window comparator for low-power monitoring of input signals
- Interrupt vector register for fast decoding of six ADC interrupts (ADC10IFG0, ADC10TOVIFG, ADC10OVIFG, ADC10LOIFG, ADC10INIFG, ADC10HIIFG)

This driver is contained in adc10\_b.c, with adc10\_b.h containing the API definitions for use by applications.

Т

he following code metrics were performed with the TI Compiler 4.2.1 compiler, IAR 5.51.6 compiler and MSPGCC 4.8.0 compiler with different optimization settings. Users may see different code sizes depending on their project settings so it is best to perform your benchmarks within your project. These sizes contain all functions of the peripheral but only functions that are used will be linked into the application and added to the total code size. To see individual API code metrics see the specific API below.

| Optimization | Code Size                                                      |
|--------------|----------------------------------------------------------------|
| None         | 718                                                            |
| Size         | 284                                                            |
| Speed        | 284                                                            |
| None         | 432                                                            |
| Size         | 310                                                            |
| Speed        | 310                                                            |
| None         | 1086                                                           |
| Size         | 308                                                            |
| Speed        | 310                                                            |
|              | None<br>Size<br>Speed<br>None<br>Size<br>Speed<br>None<br>Size |

# 5.2 API Functions

## **Functions**

- void ADC10\_B\_clearInterrupt (uint16\_t baseAddress, uint8\_t interruptFlagMask)
- void ADC10\_B\_disable (uint16\_t baseAddress)
- void ADC10\_B\_disableConversions (uint16\_t baseAddress, bool preempt)
- void ADC10\_B\_disableInterrupt (uint16\_t baseAddress, uint8\_t interruptMask)
- void ADC10\_B\_disableReferenceBurst (uint16\_t baseAddress)
- void ADC10\_B\_disableSamplingTimer (uint16\_t baseAddress)
- void ADC10 B enable (uint16 t baseAddress)
- void ADC10\_B\_enableInterrupt (uint16\_t baseAddress, uint8\_t interruptMask)
- void ADC10 B enableReferenceBurst (uint16 t baseAddress)
- uint8 t ADC10 B getInterruptStatus (uint16 t baseAddress, uint8 t interruptFlagMask)
- uint32 t ADC10 B getMemoryAddressForDMA (uint16 t baseAddress)
- uint16 t ADC10 B getResults (uint16 t baseAddress)
- bool ADC10\_B\_init (uint16\_t baseAddress, uint16\_t sampleHoldSignalSourceSelect, uint8\_t clockSourceSelect, uint16\_t clockSourceDivider)
- uint8\_t ADC10\_B\_isBusy (uint16\_t baseAddress)
- void ADC10\_B\_memoryConfigure (uint16\_t baseAddress, uint8\_t inputSourceSelect, uint8\_t positiveRefVoltageSourceSelect, uint8\_t negativeRefVoltageSourceSelect)
- void ADC10 B setDataReadBackFormat (uint16 t baseAddress, uint16 t readBackFormat)
- void ADC10\_B\_setReferenceBufferSamplingRate (uint16\_t baseAddress, uint16\_t samplingRateSelect)
- void ADC10\_B\_setResolution (uint16\_t baseAddress, uint8\_t resolutionSelect)
- void ADC10\_B\_setSampleHoldSignalInversion (uint16\_t baseAddress, uint16\_t invertedSignal)
- void ADC10\_B\_setupSamplingTimer (uint16\_t baseAddress, uint16\_t clockCycleHoldCount, uint16\_t multipleSamplesEnabled)
- void ADC10\_B\_setWindowComp (uint16\_t baseAddress, uint16\_t highThreshold, uint16\_t lowThreshold)
- void ADC10\_B\_startConversion (uint16\_t baseAddress, uint8\_t conversionSequenceModeSelect)

# 5.2.1 Detailed Description

The ADC10\_B API is broken into three groups of functions: those that deal with initialization and conversions, those that handle interrupts, and those that handle Auxiliary features of the ADC10.

The ADC10 B initialization and conversion functions are

- ADC10\_B\_init()
- ADC10 B memoryConfigure()
- ADC10 B setupSamplingTimer()
- ADC10\_B\_disableSamplingTimer()
- ADC10\_B\_setWindowComp()
- ADC10 B startConversion()
- ADC10 B disableConversions()
- ADC10\_B\_getResults()
- ADC10\_B\_isBusy()

The ADC10\_B interrupts are handled by

- ADC10\_B\_enableInterrupt()
- ADC10\_B\_disableInterrupt()
- ADC10\_B\_clearInterrupt()
- ADC10 B getInterruptStatus()

Auxiliary features of the ADC10 B are handled by

- ADC10 B setResolution()
- ADC10 B setSampleHoldSignalInversion()
- ADC10 B setDataReadBackFormat()
- ADC10 B enableReferenceBurst()
- ADC10 B disableReferenceBurst()
- ADC10\_B\_setReferenceBufferSamplingRate()
- ADC10\_B\_getMemoryAddressForDMA()
- ADC10 B enable()
- ADC10\_B\_disable()

## 5.2.2 Function Documentation

## 5.2.2.1 void ADC10\_B\_clearInterrupt (uint16\_t baseAddress, uint8\_t interruptFlagMask)

Clears ADC10B selected interrupt flags.

The selected ADC10B interrupt flags are cleared, so that it no longer asserts. The memory buffer interrupt flags are only cleared when the memory buffer is accessed.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 28        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 14        |
| IAR 5.51.6        | Size         | 4         |
| IAR 5.51.6        | Speed        | 4         |
| MSPGCC 4.8.0      | None         | 46        |
| MSPGCC 4.8.0      | Size         | 10        |
| MSPGCC 4.8.0      | Speed        | 10        |
|                   |              |           |

#### Parameters:

baseAddress is the base address of the ADC10B module.

*interruptFlagMask* is a bit mask of the interrupt flags to be cleared. Mask value is the logical OR of any of the following:

- ADC10\_B\_OVIFG Interrupt flag for when a new conversion is about to overwrite the previous one
- ADC10\_B\_TOVIFG Interrupt flag for when a new conversion is starting before the previous one has finished
- ADC10\_B\_HIIFG Interrupt flag for when the input signal has gone above the high threshold of the window comparator
- ADC10\_B\_LOIFG Interrupt flag for when the input signal has gone below the low threshold of the window comparator
- ADC10\_B\_INIFG Interrupt flag for when the input signal is in between the high and low thresholds of the window comparator
- ADC10\_B\_IFG0 Interrupt flag for new conversion data in the memory buffer

Modified bits of ADC10IFG register.

#### Returns:

None

#### 5.2.2.2 void ADC10 B disable (uint16 t baseAddress)

Disables the ADC10B block.

This will disable operation of the ADC10B block.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 18        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 10        |
| IAR 5.51.6        | Size         | 8         |
| IAR 5.51.6        | Speed        | 8         |
| MSPGCC 4.8.0      | None         | 24        |
| MSPGCC 4.8.0      | Size         | 8         |
| MSPGCC 4.8.0      | Speed        | 8         |

#### Parameters:

**baseAddress** is the base address of the ADC10B module.

Modified bits are ADC10ON of ADC10CTL0 register.

#### Returns:

None

## 5.2.2.3 void ADC10 B disableConversions (uint16 t baseAddress, bool preempt)

Disables the ADC from converting any more signals.

Disables the ADC from converting any more signals. If there is a conversion in progress, this function can stop it immediately if the preempt parameter is set as ADC10\_B\_PREEMPTCONVERSION, by changing the conversion mode to single-channel, single-conversion and disabling conversions. If the conversion mode is set as single-channel, single-conversion and this function is called without preemption, then the ADC core conversion status is polled until the conversion is complete before disabling conversions to prevent unpredictable data. If the ADC10CTL1 and ADC10CTL0

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 58        |
| TI Compiler 4.2.1 | Size         | 28        |
| TI Compiler 4.2.1 | Speed        | 28        |
| IAR 5.51.6        | None         | 40        |
| IAR 5.51.6        | Size         | 32        |
| IAR 5.51.6        | Speed        | 32        |
| MSPGCC 4.8.0      | None         | 86        |
| MSPGCC 4.8.0      | Size         | 32        |
| MSPGCC 4.8.0      | Speed        | 34        |

#### Parameters:

baseAddress is the base address of the ADC10B module.

preempt specifies if the current conversion should be pre-empted stopped before the end of the conversion Valid values are:

- ADC10\_B\_COMPLETECONVERSION Allows the ADC10B to end the current conversion before disabling conversions.
- ADC10\_B\_PREEMPTCONVERSION Stops the ADC10B immediately, with unpredicatble results of the current conversion. Cannot be used with repeated conversion.

Modified bits of ADC10CTL1 register and bits of ADC10CTL0 register.

#### Returns:

None

## 5.2.2.4 void ADC10\_B\_disableInterrupt (uint16\_t baseAddress, uint8\_t interruptMask)

Disables selected ADC10B interrupt sources.

Disables the indicated ADC10B interrupt sources. Only the sources that are enabled can be reflected to the processor interrupt; disabled sources have no effect on the processor.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 28        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 14        |
| IAR 5.51.6        | Size         | 6         |
| IAR 5.51.6        | Speed        | 6         |
| MSPGCC 4.8.0      | None         | 46        |
| MSPGCC 4.8.0      | Size         | 10        |
| MSPGCC 4.8.0      | Speed        | 10        |

#### Parameters:

baseAddress is the base address of the ADC10B module.

**interruptMask** is the bit mask of the memory buffer interrupt sources to be disabled. Mask value is the logical OR of any of the following:

- ADC10\_B\_OVIE Interrupts when a new conversion is about to overwrite the previous one
- ADC10\_B\_TOVIE Interrupts when a new conversion is starting before the previous one has finished
- ADC10\_B\_HIIE Interrupts when the input signal has gone above the high threshold of the window comparator
- ADC10\_B\_LOIE Interrupts when the input signal has gone below the low threshold of the low window comparator
- ADC10\_B\_INIE Interrupts when the input signal is in between the high and low thresholds of the window comparator
- ADC10 B IE0 Interrupt for new conversion data in the memory buffer

Modified bits of **ADC10IE** register.

#### Returns:

None

### 5.2.2.5 void ADC10 B disableReferenceBurst (uint16 t baseAddress)

Disables the reference buffer's burst ability.

Disables the reference buffer's burst ability, forcing the reference buffer to remain on continuously.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 18        |
| TI Compiler 4.2.1 | Size         | 6         |
| TI Compiler 4.2.1 | Speed        | 6         |
| IAR 5.51.6        | None         | 10        |
| IAR 5.51.6        | Size         | 8         |
| IAR 5.51.6        | Speed        | 8         |
| MSPGCC 4.8.0      | None         | 26        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |

#### Parameters:

baseAddress is the base address of the ADC10B module.

Modified bits are ADC10REFBURST of ADC10CTL2 register.

#### Returns:

None

## 5.2.2.6 void ADC10\_B\_disableSamplingTimer (uint16\_t baseAddress)

Disables Sampling Timer Pulse Mode.

Disables the Sampling Timer Pulse Mode. Note that if a conversion has been started with the startConversion() function, then a call to disableConversions() is required before this function may be called.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 20        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 12        |
| IAR 5.51.6        | Size         | 10        |
| IAR 5.51.6        | Speed        | 10        |
| MSPGCC 4.8.0      | None         | 28        |
| MSPGCC 4.8.0      | Size         | 8         |
| MSPGCC 4.8.0      | Speed        | 8         |

#### Parameters:

baseAddress is the base address of the ADC10B module.

Modified bits are ADC10SHP of ADC10CTL1 register.

#### Returns:

None

## 5.2.2.7 void ADC10 B enable (uint16 t baseAddress)

Enables the ADC10B block.

This will enable operation of the ADC10B block.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 18        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 10        |
| IAR 5.51.6        | Size         | 8         |
| IAR 5.51.6        | Speed        | 8         |
| MSPGCC 4.8.0      | None         | 24        |
| MSPGCC 4.8.0      | Size         | 8         |
| MSPGCC 4.8.0      | Speed        | 8         |

#### Parameters:

baseAddress is the base address of the ADC10B module.

Modified bits are **ADC10ON** of **ADC10CTL0** register.

#### Returns:

None

## 5.2.2.8 void ADC10\_B\_enableInterrupt (uint16\_t baseAddress, uint8\_t interruptMask)

Enables selected ADC10B interrupt sources.

Enables the indicated ADC10B interrupt sources. Only the sources that are enabled can be reflected to the processor interrupt; disabled sources have no effect on the processor. Does not clear interrupt flags.

#### **Code Metrics:**

| Optimization | Code Size                                                      |
|--------------|----------------------------------------------------------------|
| None         | 28                                                             |
| Size         | 8                                                              |
| Speed        | 8                                                              |
| None         | 14                                                             |
| Size         | 6                                                              |
| Speed        | 6                                                              |
| None         | 42                                                             |
| Size         | 10                                                             |
| Speed        | 10                                                             |
| Ороса        |                                                                |
|              | None<br>Size<br>Speed<br>None<br>Size<br>Speed<br>None<br>Size |

#### Parameters:

baseAddress is the base address of the ADC10B module.

**interruptMask** is the bit mask of the memory buffer interrupt sources to be enabled. Mask value is the logical OR of any of the following:

- ADC10\_B\_OVIE Interrupts when a new conversion is about to overwrite the previous one
- ADC10\_B\_TOVIE Interrupts when a new conversion is starting before the previous one has finished
- ADC10\_B\_HIIE Interrupts when the input signal has gone above the high threshold of the window comparator
- ADC10\_B\_LOIE Interrupts when the input signal has gone below the low threshold of the low window comparator
- ADC10\_B\_INIE Interrupts when the input signal is in between the high and low thresholds of the window comparator
- ADC10\_B\_IE0 Interrupt for new conversion data in the memory buffer

Modified bits of **ADC10IE** register.

#### Returns:

None

## 5.2.2.9 void ADC10\_B\_enableReferenceBurst (uint16\_t baseAddress)

Enables the reference buffer's burst ability.

Enables the reference buffer's burst ability, allowing the reference buffer to turn off while the ADC is not converting, and automatically turning on when the ADC needs the generated reference voltage for a conversion.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 18        |
| TI Compiler 4.2.1 | Size         | 6         |
| TI Compiler 4.2.1 | Speed        | 6         |
| IAR 5.51.6        | None         | 10        |
| IAR 5.51.6        | Size         | 8         |
| IAR 5.51.6        | Speed        | 8         |
| MSPGCC 4.8.0      | None         | 26        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |
|                   |              |           |

#### Parameters:

baseAddress is the base address of the ADC10B module.

Modified bits are ADC10REFBURST of ADC10CTL2 register.

#### Returns:

None

# 5.2.2.10 uint8\_t ADC10\_B\_getInterruptStatus (uint16\_t baseAddress, uint8\_t interruptFlagMask)

Returns the status of the selected memory interrupt flags.

Returns the status of the selected interrupt flags.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 22        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 10        |
| IAR 5.51.6        | Size         | 10        |
| IAR 5.51.6        | Speed        | 10        |
| MSPGCC 4.8.0      | None         | 38        |
| MSPGCC 4.8.0      | Size         | 8         |
| MSPGCC 4.8.0      | Speed        | 8         |

#### Parameters:

baseAddress is the base address of the ADC10B module.

*interruptFlagMask* is a bit mask of the interrupt flags status to be returned. Mask value is the logical OR of any of the following:

- ADC10\_B\_OVIFG Interrupt flag for when a new conversion is about to overwrite the previous one
- ADC10\_B\_TOVIFG Interrupt flag for when a new conversion is starting before the previous one has finished

- ADC10\_B\_HIIFG Interrupt flag for when the input signal has gone above the high threshold of the window comparator
- ADC10\_B\_LOIFG Interrupt flag for when the input signal has gone below the low threshold of the window comparator
- ADC10\_B\_INIFG Interrupt flag for when the input signal is in between the high and low thresholds of the window comparator
- ADC10 B IFG0 Interrupt flag for new conversion data in the memory buffer

Modified bits of ADC10IFG register.

#### Returns:

The current interrupt flag status for the corresponding mask.

## 5.2.2.11 uint32\_t ADC10\_B\_getMemoryAddressForDMA (uint16\_t baseAddress)

Returns the address of the memory buffer for the DMA module.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 18        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 8         |
| IAR 5.51.6        | Size         | 8         |
| IAR 5.51.6        | Speed        | 8         |
| MSPGCC 4.8.0      | None         | 24        |
| MSPGCC 4.8.0      | Size         | 8         |
| MSPGCC 4.8.0      | Speed        | 8         |

#### Parameters:

baseAddress is the base address of the ADC10B module.

#### Returns:

Returns the address of the memory buffer. This can be used in conjunction with the DMA to store the converted data directly to memory.

#### 5.2.2.12 uint16 t ADC10 B getResults (uint16 t baseAddress)

Returns the raw contents of the specified memory buffer.

Returns the raw contents of the specified memory buffer. The format of the content depends on the read-back format of the data: if the data is in signed 2's complement format then the contents in the memory buffer will be left-justified with the least-significant bits as 0's, whereas if the data is in unsigned format then the contents in the memory buffer will be right-justified with the most-significant bits as 0's.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 14        |
| TI Compiler 4.2.1 | Size         | 6         |
| TI Compiler 4.2.1 | Speed        | 6         |
| IAR 5.51.6        | None         | 8         |
| IAR 5.51.6        | Size         | 8         |
| IAR 5.51.6        | Speed        | 8         |
| MSPGCC 4.8.0      | None         | 18        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |
|                   |              |           |

#### Parameters:

baseAddress is the base address of the ADC10B module.

#### Returns:

A Signed Integer of the contents of the specified memory buffer.

# 5.2.2.13 bool ADC10\_B\_init (uint16\_t baseAddress, uint16\_t sampleHoldSignalSourceSelect, uint16\_t clockSourceDivider)

Initializes the ADC10B Module.

This function initializes the ADC module to allow for analog-to-digital conversions. Specifically this function sets up the sample-and-hold signal and clock sources for the ADC core to use for conversions. Upon successful completion of the initialization all of the ADC control registers will be reset, excluding the memory controls and reference module bits, the given parameters will be set, and the ADC core will be turned on (Note, that the ADC core only draws power during conversions and remains off when not converting). Note that sample/hold signal sources are device dependent. Note that if re-initializing the ADC after starting a conversion with the startConversion() function, the disableConversion() must be called BEFORE this function can be called.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 108       |
| TI Compiler 4.2.1 | Size         | 54        |
| TI Compiler 4.2.1 | Speed        | 54        |
| IAR 5.51.6        | None         | 94        |
| IAR 5.51.6        | Size         | 76        |
| IAR 5.51.6        | Speed        | 76        |
| MSPGCC 4.8.0      | None         | 146       |
| MSPGCC 4.8.0      | Size         | 64        |
| MSPGCC 4.8.0      | Speed        | 64        |

#### Parameters:

baseAddress is the base address of the ADC10B module.

**sampleHoldSignalSourceSelect** is the signal that will trigger a sample-and-hold for an input signal to be converted. This parameter is device specific and sources should be found in the device's datasheet. Valid values are:

- ADC10 B SAMPLEHOLDSOURCE SC [Default]
- ADC10 B SAMPLEHOLDSOURCE 1
- ADC10 B SAMPLEHOLDSOURCE 2
- ADC10 B SAMPLEHOLDSOURCE 3

Modified bits are ADC10SHSx of ADC10CTL1 register.

clockSourceSelect selects the clock that will be used by the ADC10B core and the sampling timer if a sampling pulse mode is enabled. Valid values are:

- ADC10\_B\_CLOCKSOURCE\_ADC10OSC [Default] MODOSC 5 MHz oscillator from the clock system
- ADC10 B CLOCKSOURCE ACLK The Auxiliary Clock
- ADC10 B CLOCKSOURCE MCLK The Master Clock
- ADC10\_B\_CLOCKSOURCE\_SMCLK The Sub-Master Clock Modified bits are ADC10SSELx of ADC10CTL1 register.

clockSourceDivider selects the amount that the clock will be divided. Valid values are:

- ADC10 B CLOCKDIVIDER 1 [Default]
- ADC10\_B\_CLOCKDIVIDER\_2
- ADC10 B CLOCKDIVIDER 3
- ADC10 B CLOCKDIVIDER 4
- ADC10\_B\_CLOCKDIVIDER\_5
- ADC10\_B\_CLOCKDIVIDER\_6
- ADC10 B CLOCKDIVIDER 7
- ADC10\_B\_CLOCKDIVIDER\_8
- ADC10\_B\_CLOCKDIVIDER\_12
- ADC10\_B\_CLOCKDIVIDER\_16
- ADC10\_B\_CLOCKDIVIDER\_20
- ADC10\_B\_CLOCKDIVIDER\_24
- ADC10\_B\_CLOCKDIVIDER\_28
- ADC10\_B\_CLOCKDIVIDER\_32
- ADC10\_B\_CLOCKDIVIDER\_64 ■ ADC10 B CLOCKDIVIDER 128
- ADC10 B CLOCKDIVIDER 192
- ADC10 B CLOCKDIVIDER 256
- ADC10\_B\_CLOCKDIVIDER\_320
- ADC10\_B\_CLOCKDIVIDER\_384
- ADC10 B CLOCKDIVIDER 448
- ADC10\_B\_CLOCKDIVIDER\_512 Modified bits are ADC10DIVx of ADC10CTL1 register; bits ADC10PDIVx of ADC10CTL2 register.

#### Returns:

STATUS\_SUCCESS or STATUS\_FAILURE of the initialization process.

### 5.2.2.14 uint8\_t ADC10\_B\_isBusy (uint16\_t baseAddress)

Returns the busy status of the ADC10B core.

Returns the status of the ADC core if there is a conversion currently taking place.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 16        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 8         |
| IAR 5.51.6        | Size         | 8         |
| IAR 5.51.6        | Speed        | 8         |
| MSPGCC 4.8.0      | None         | 28        |
| MSPGCC 4.8.0      | Size         | 8         |
| MSPGCC 4.8.0      | Speed        | 8         |

#### Parameters:

baseAddress is the base address of the ADC10B module.

#### Returns:

ADC10\_B\_BUSY or ADC10\_B\_NOTBUSY dependent if there is a conversion currently taking place. Return one of the following:

- ADC10\_B\_NOTBUSY
- ADC10\_B\_BUSY
- 5.2.2.15 void ADC10\_B\_memoryConfigure (uint16\_t baseAddress, uint8\_t inputSourceSelect, uint8\_t positiveRefVoltageSourceSelect, uint8\_t negativeRefVoltageSourceSelect)

Configures the controls of the selected memory buffer.

Maps an input signal conversion into the memory buffer, as well as the positive and negative reference voltages for each conversion being stored into the memory buffer. If the internal reference is used for the positive reference voltage, the internal REF module has to control the voltage level. Note that if a conversion has been started with the startConversion() function, then a call to disableConversions() is required before this function may be called.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 42        |
| TI Compiler 4.2.1 | Size         | 10        |
| TI Compiler 4.2.1 | Speed        | 10        |
| IAR 5.51.6        | None         | 22        |
| IAR 5.51.6        | Size         | 14        |
| IAR 5.51.6        | Speed        | 14        |
| MSPGCC 4.8.0      | None         | 58        |
| MSPGCC 4.8.0      | Size         | 10        |
| MSPGCC 4.8.0      | Speed        | 10        |

#### Parameters:

baseAddress is the base address of the ADC10B module.

inputSourceSelect is the input that will store the converted data into the specified memory buffer. Valid values are:

- ADC10 B INPUT A0 [Default]
- ADC10 B INPUT A1
- ADC10 B INPUT A2
- ADC10\_B\_INPUT\_A3
- ADC10 B INPUT A4
- ADC10 B INPUT A5
- ADC10 B INPUT A6
- ADC10\_B\_INPUT\_A7
- ADC10 B INPUT VEREF P
- ADC10\_B\_INPUT\_VEREF\_N
- ADC10\_B\_INPUT\_TEMPSENSOR
- ADC10 B INPUT BATTERYMONITOR
- ADC10 B INPUT A12
- ADC10 B INPUT A13
- ADC10\_B\_INPUT\_A14
- ADC10\_B\_INPUT\_A15

Modified bits are ADC10INCHx of ADC10MCTL0 register.

**positiveRefVoltageSourceSelect** is the reference voltage source to set as the upper limit for the conversion that is to be stored in the specified memory buffer. Valid values are:

- ADC10\_B\_VREFPOS\_AVCC [Default]
- ADC10 B VREFPOS EXT
- ADC10\_B\_VREFPOS\_INT

Modified bits are ADC10SREF of ADC10MCTL0 register.

**negativeRefVoltageSourceSelect** is the reference voltage source to set as the lower limit for the conversion that is to be stored in the specified memory buffer. Valid values are:

- ADC10\_B\_VREFNEG\_AVSS [Default]
- ADC10\_B\_VREFNEG\_EXT

  Modified bits are ADC10SREF of ADC10MCTL0 register.

#### Returns:

None

# 5.2.2.16 void ADC10\_B\_setDataReadBackFormat (uint16\_t baseAddress, uint16\_t readBackFormat)

Use to set the read-back format of the converted data.

Sets the format of the converted data: how it will be stored into the memory buffer, and how it should be read back. The format can be set as right-justified (default), which indicates that the number will be unsigned, or left-justified, which indicates that the number will be signed in 2's complement format. This change affects all memory buffers for subsequent conversions.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 32        |
| TI Compiler 4.2.1 | Size         | 12        |
| TI Compiler 4.2.1 | Speed        | 12        |
| IAR 5.51.6        | None         | 18        |
| IAR 5.51.6        | Size         | 8         |
| IAR 5.51.6        | Speed        | 8         |
| MSPGCC 4.8.0      | None         | 54        |
| MSPGCC 4.8.0      | Size         | 12        |
| MSPGCC 4.8.0      | Speed        | 12        |
|                   |              |           |

#### Parameters:

baseAddress is the base address of the ADC10B module.

**readBackFormat** is the specified format to store the conversions in the memory buffer. Valid values are:

- ADC10\_B\_UNSIGNED\_BINARY [Default]
- ADC10\_B\_SIGNED\_2SCOMPLEMENT

  Modified bits are ADC10DF of ADC10CTL2 register.

#### Returns:

None

# 5.2.2.17 void ADC10\_B\_setReferenceBufferSamplingRate (uint16\_t baseAddress, uint16\_t samplingRateSelect)

Use to set the reference buffer's sampling rate.

Sets the reference buffer's sampling rate to the selected sampling rate. The default sampling rate is maximum of 200-ksps, and can be reduced to a maximum of 50-ksps to conserve power.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 32        |
| TI Compiler 4.2.1 | Size         | 12        |
| TI Compiler 4.2.1 | Speed        | 12        |
| IAR 5.51.6        | None         | 18        |
| IAR 5.51.6        | Size         | 8         |
| IAR 5.51.6        | Speed        | 8         |
| MSPGCC 4.8.0      | None         | 54        |
| MSPGCC 4.8.0      | Size         | 12        |
| MSPGCC 4.8.0      | Speed        | 12        |

#### Parameters:

baseAddress is the base address of the ADC10B module.

samplingRateSelect is the specified maximum sampling rate. Valid values are:

■ ADC10\_B\_MAXSAMPLINGRATE\_200KSPS [Default]

# ■ ADC10\_B\_MAXSAMPLINGRATE\_50KSPS Modified bits are ADC10SR of ADC10CTL2 register.

Modified bits of ADC10CTL2 register.

#### Returns:

None

### 5.2.2.18 void ADC10\_B\_setResolution (uint16\_t baseAddress, uint8\_t resolutionSelect)

Use to change the resolution of the converted data.

This function can be used to change the resolution of the converted data from the default of 12-bits.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 36        |
| TI Compiler 4.2.1 | Size         | 16        |
| TI Compiler 4.2.1 | Speed        | 16        |
| IAR 5.51.6        | None         | 22        |
| IAR 5.51.6        | Size         | 10        |
| IAR 5.51.6        | Speed        | 10        |
| MSPGCC 4.8.0      | None         | 60        |
| MSPGCC 4.8.0      | Size         | 18        |
| MSPGCC 4.8.0      | Speed        | 18        |

#### Parameters:

baseAddress is the base address of the ADC10B module.

resolutionSelect determines the resolution of the converted data. Valid values are:

- ADC10 B RESOLUTION 8BIT
- ADC10\_B\_RESOLUTION\_10BIT [Default]

  Modified bits are ADC10RES of ADC10CTL2 register.

#### Returns:

None

# 5.2.2.19 void ADC10\_B\_setSampleHoldSignalInversion (uint16\_t baseAddress, uint16\_t invertedSignal)

Use to invert or un-invert the sample/hold signal.

This function can be used to invert or un-invert the sample/hold signal. Note that if a conversion has been started with the startConversion() function, then a call to disableConversions() is required before this function may be called.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 34        |
| TI Compiler 4.2.1 | Size         | 14        |
| TI Compiler 4.2.1 | Speed        | 14        |
| IAR 5.51.6        | None         | 20        |
| IAR 5.51.6        | Size         | 10        |
| IAR 5.51.6        | Speed        | 10        |
| MSPGCC 4.8.0      | None         | 56        |
| MSPGCC 4.8.0      | Size         | 14        |
| MSPGCC 4.8.0      | Speed        | 14        |

baseAddress is the base address of the ADC10B module.

invertedSignal set if the sample/hold signal should be inverted Valid values are:

- ADC10\_B\_NONINVERTEDSIGNAL [Default] a sample-and-hold of an input signal for conversion will be started on a rising edge of the sample/hold signal.
- ADC10\_B\_INVERTEDSIGNAL a sample-and-hold of an input signal for conversion will be started on a falling edge of the sample/hold signal.

  Modified bits are ADC10ISSH of ADC10CTL1 register.

#### Returns:

None

# 5.2.2.20 void ADC10\_B\_setupSamplingTimer (uint16\_t baseAddress, uint16\_t clockCycleHoldCount, uint16\_t multipleSamplesEnabled)

Sets up and enables the Sampling Timer Pulse Mode.

This function sets up the sampling timer pulse mode which allows the sample/hold signal to trigger a sampling timer to sample-and-hold an input signal for a specified number of clock cycles without having to hold the sample/hold signal for the entire period of sampling. Note that if a conversion has been started with the startConversion() function, then a call to disableConversions() is required before this function may be called.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 54        |
| TI Compiler 4.2.1 | Size         | 20        |
| TI Compiler 4.2.1 | Speed        | 20        |
| IAR 5.51.6        | None         | 26        |
| IAR 5.51.6        | Size         | 20        |
| IAR 5.51.6        | Speed        | 20        |
| MSPGCC 4.8.0      | None         | 84        |
| MSPGCC 4.8.0      | Size         | 20        |
| MSPGCC 4.8.0      | Speed        | 20        |

#### Parameters:

baseAddress is the base address of the ADC10B module.

clockCycleHoldCount sets the amount of clock cycles to sample-and- hold for the memory buffer. Valid values are:

- ADC10 B CYCLEHOLD 4 CYCLES [Default]
- ADC10\_B\_CYCLEHOLD\_8\_CYCLES
- ADC10 B CYCLEHOLD 16 CYCLES
- ADC10\_B\_CYCLEHOLD\_32\_CYCLES
- ADC10 B CYCLEHOLD 64 CYCLES
- ADC10\_B\_CYCLEHOLD\_96\_CYCLES
- ADC10 B CYCLEHOLD 128 CYCLES
- ADC10 B CYCLEHOLD 192 CYCLES
- ADC10\_B\_CYCLEHOLD\_256\_CYCLES
- ADC10\_B\_CYCLEHOLD\_384\_CYCLES
- ADC10 B CYCLEHOLD 512 CYCLES
- ADC10\_B\_CYCLEHOLD\_768\_CYCLES
- ADC10\_B\_CYCLEHOLD\_1024\_CYCLES

  Modified bits are ADC10SHTx of ADC10CTL0 register.

**multipleSamplesEnabled** allows multiple conversions to start without a trigger signal from the sample/hold signal Valid values are:

- ADC10\_B\_MULTIPLESAMPLESDISABLE a timer trigger will be needed to start every ADC conversion.
- ADC10\_B\_MULTIPLESAMPLESENABLE during a sequenced and/or repeated conversion mode, after the first conversion, no sample/hold signal is necessary to start subsequent samples.

Modified bits are ADC10MSC of ADC10CTL0 register.

#### Returns:

None

# 5.2.2.21 void ADC10\_B\_setWindowComp (uint16\_t *baseAddress*, uint16\_t *highThreshold*, uint16\_t *lowThreshold*)

Sets the high and low threshold for the window comparator feature.

Sets the high and low threshold for the window comparator feature. Use the ADC10HIIE, ADC10INIE, ADC10LOIE interrupts to utilize this feature.

#### Code Metrics:

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 36        |
| TI Compiler 4.2.1 | Size         | 10        |
| TI Compiler 4.2.1 | Speed        | 10        |
| IAR 5.51.6        | None         | 20        |
| IAR 5.51.6        | Size         | 18        |
| IAR 5.51.6        | Speed        | 18        |
| MSPGCC 4.8.0      | None         | 46        |
| MSPGCC 4.8.0      | Size         | 10        |
| MSPGCC 4.8.0      | Speed        | 10        |

baseAddress is the base address of the ADC10B module.

**highThreshold** is the upper bound that could trip an interrupt for the window comparator. **lowThreshold** is the lower bound that could trip on interrupt for the window comparator.

Modified bits of ADC10LO register and bits of ADC10HI register.

#### Returns:

None

# 5.2.2.22 void ADC10\_B\_startConversion (uint16\_t baseAddress, uint8\_t conversionSequenceModeSelect)

Enables/Starts an Analog-to-Digital Conversion.

This function enables/starts the conversion process of the ADC. If the sample/hold signal source chosen during initialization was ADC10OSC, then the conversion is started immediately, otherwise the chosen sample/hold signal source starts the conversion by a rising edge of the signal. Keep in mind when selecting conversion modes, that for sequenced and/or repeated modes, to keep the sample/hold-and-convert process continuing without a trigger from the sample/hold signal source, the multiple samples must be enabled using the ADC10\_B\_setupSamplingTimer() function. Also note that when a sequence conversion mode is selected, the first input channel is the one mapped to the memory buffer, the next input channel selected for conversion is one less than the input channel just converted (i.e. A1 comes after A2), until A0 is reached, and if in repeating mode, then the next input channel will again be the one mapped to the memory buffer. Note that after this function is called, the ADC10\_B\_stopConversions() has to be called to re-initialize the ADC, reconfigure a memory buffer control, enable/disable the sampling timer, or to change the internal reference voltage.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 40        |
| TI Compiler 4.2.1 | Size         | 18        |
| TI Compiler 4.2.1 | Speed        | 18        |
| IAR 5.51.6        | None         | 24        |
| IAR 5.51.6        | Size         | 22        |
| IAR 5.51.6        | Speed        | 22        |
| MSPGCC 4.8.0      | None         | 72        |
| MSPGCC 4.8.0      | Size         | 20        |
| MSPGCC 4.8.0      | Speed        | 20        |

#### Parameters:

baseAddress is the base address of the ADC10B module.

conversionSequenceModeSelect determines the ADC operating mode. Valid values are:

- ADC10\_B\_SINGLECHANNEL [Default] one-time conversion of a single channel into a single memory buffer
- ADC10\_B\_SEQOFCHANNELS one time conversion of multiple channels into the specified starting memory buffer and each subsequent memory buffer up until the conversion is stored in a memory buffer dedicated as the end-of-sequence by the memory's control register

- ADC10\_B\_REPEATED\_SINGLECHANNEL repeated conversions of one channel into a single memory buffer
- ADC10\_B\_REPEATED\_SEQOFCHANNELS repeated conversions of multiple channels into the specified starting memory buffer and each subsequent memory buffer up until the conversion is stored in a memory buffer dedicated as the end-of-sequence by the memory's control register Modified bits are ADC10CONSEQx of ADC10CTL1 register.

#### Returns:

None

## 5.3 Programming Example

The following example shows how to initialize and use the ADC10\_B API to start a single channel, single conversion.

```
// Initialize ADC10_B with ADC10_B's built-in oscillator
   ADC10_B_init (ADC10_B_BASE,
                            ADC10_B_SAMPLEHOLDSOURCE_SC,
                            ADC10_B_CLOCKSOURCE_ADC100SC,
                            ADC10_B_CLOCKDIVIDEBY_1);
    //Switch ON ADC10_B
ADC10_B_enable(ADC10_B_BASE);
    // Setup sampling timer to sample-and-hold for 16 clock cycles
   ADC10_B_setupSamplingTimer (ADC10_B_BASE,
                                                      ADC10_B_CYCLEHOLD_16_CYCLES,
                                                      FALSE);
    // Configure the Input to the Memory Buffer with the specified Reference Voltages
   ADC10_B_memoryConfigure (ADC10_B_BASE,
                                               ADC10 B INPUT AO,
                                               ADC10_B_VREFPOS_AVCC, // Vref+ = AVcc
                                               ADC10_B_VREFNEG_AVSS // Vref- = AVss
    while (1)
            // Start a single conversion, no repeating or sequences.
            ADC10_B_startConversion (ADC10_B_BASE,
                                                       ADC10_B_SINGLECHANNEL);
            // Wait for the Interrupt Flag to assert
            while( !(ADC10_B_getInterruptStatus(ADC10_B_BASE,ADC10IFG0)) );
            // Clear the Interrupt Flag and start another conversion
            ADC10_B_clearInterrupt(ADC10_B_BASE, ADC10IFG0);
```

# 6 Comparator (COMP D)

| Introduction        | 39 |
|---------------------|----|
| API Functions       | 39 |
| Programming Example |    |

## 6.1 Introduction

The Comparator D (COMP\_D) API provides a set of functions for using the MSP430Ware COMP\_D modules. Functions are provided to initialize the COMP\_D modules, setup reference voltages for input, and manage interrupts for the COMP\_D modules.

The COMP\_D module provides the ability to compare two analog signals and use the output in software and on an output pin. The output represents whether the signal on the positive terminal is higher than the signal on the negative terminal. The COMP\_D may be used to generate a hysteresis. There are 16 different inputs that can be used, as well as the ability to short 2 input together. The COMP\_D module also has control over the REF module to generate a reference voltage as an input.

The COMP\_D module can generate multiple interrupts. An interrupt may be asserted for the output, with separate interrupts on whether the output rises, or falls.

This driver is contained in comp\_d.c, with comp\_d.h containing the API definitions for use by applications.

Т

he following code metrics were performed with the TI Compiler 4.2.1 compiler, IAR 5.51.6 compiler and MSPGCC 4.8.0 compiler with different optimization settings. Users may see different code sizes depending on their project settings so it is best to perform your benchmarks within your project. These sizes contain all functions of the peripheral but only functions that are used will be linked into the application and added to the total code size. To see individual API code metrics see the specific API below.

| Optimization | Code Size                                      |
|--------------|------------------------------------------------|
| None         | 768                                            |
| Size         | 394                                            |
| Speed        | 392                                            |
| None         | 556                                            |
| Size         | 402                                            |
| Speed        | 432                                            |
| None         | 1164                                           |
| Size         | 428                                            |
|              |                                                |
|              | None<br>Size<br>Speed<br>None<br>Size<br>Speed |

## 6.2 API Functions

### **Functions**

- void COMP\_D\_clearInterrupt (uint16\_t baseAddress, uint16\_t interruptFlagMask)
- void COMP\_D\_disable (uint16\_t baseAddress)
- void COMP\_D\_disableInputBuffer (uint16\_t baseAddress, uint8\_t inputPort)
- void COMP\_D\_disableInterrupt (uint16\_t baseAddress, uint16\_t interruptMask)
- void COMP\_D\_enable (uint16\_t baseAddress)
- void COMP\_D\_enableInputBuffer (uint16\_t baseAddress, uint8\_t inputPort)
- void COMP D enableInterrupt (uint16 t baseAddress, uint16 t interruptMask)
- uint8\_t COMP\_D\_getInterruptStatus (uint16\_t baseAddress, uint16\_t interruptFlagMask)
- bool COMP\_D\_init (uint16\_t baseAddress, uint8\_t positiveTerminalInput, uint8\_t negativeTerminalInput, uint8\_t outputFilterEnableAndDelayLevel, uint16\_t invertedOutputPolarity)

- bool COMP\_D\_initialize (uint16\_t baseAddress, COMP\_D\_initializeParam \*param)
- void COMP D interruptSetEdgeDirection (uint16 t baseAddress, uint16 t edgeDirection)
- void COMP\_D\_interruptToggleEdgeDirection (uint16\_t baseAddress)
- void COMP\_D\_IOSwap (uint16\_t baseAddress)
- uint16\_t COMP\_D\_outputValue (uint16\_t baseAddress)
- void COMP\_D\_setReferenceAccuracy (uint16\_t baseAddress, uint16\_t referenceAccuracy)
- void COMP\_D\_setReferenceVoltage (uint16\_t baseAddress, uint16\_t supplyVoltageReferenceBase, uint16\_t lowerLimitSupplyVoltageFractionOf32, uint16\_t upperLimitSupplyVoltageFractionOf32)
- void COMP\_D\_shortInputs (uint16\_t baseAddress)
- void COMP D unshortInputs (uint16 t baseAddress)

## 6.2.1 Detailed Description

The COMP\_D API is broken into three groups of functions: those that deal with initialization and output, those that handle interrupts, and those that handle Auxiliary features of the COMP\_D.

The COMP D initialization and output functions are

- COMP D init()
- COMP\_D\_setReferenceVoltage()
- COMP\_D\_enable()
- COMP\_D\_disable()
- COMP\_D\_outputValue()

The COMP\_D interrupts are handled by

- COMP\_D\_enableInterrupt()
- COMP\_D\_disableInterrupt()
- COMP\_D\_clearInterrupt()
- COMP\_D\_getInterruptStatus()
- COMP\_D\_interruptSetEdgeDirection()
- COMP\_D\_interruptToggleEdgeDirection()

Auxiliary features of the COMP D are handled by

- COMP\_D\_enableShortOfInputs()
- COMP D disableShortOfInputs()
- COMP\_D\_disableInputBuffer()
- COMP\_D\_enableInputBuffer()
- COMP D IOSwap()
- COMP\_D\_setReferenceAccuracy()

### 6.2.2 Function Documentation

## 6.2.2.1 void COMP\_D\_clearInterrupt (uint16\_t baseAddress, uint16\_t interruptFlagMask)

Clears Comparator interrupt flags.

The Comparator interrupt source is cleared, so that it no longer asserts. The highest interrupt flag is automatically cleared when an interrupt vector generator is used.

#### Code Metrics:

| Compiler                               | Optimization | Code Size |
|----------------------------------------|--------------|-----------|
| TI Compiler 4.2.1<br>TI Compiler 4.2.1 | None<br>Size | 26<br>6   |
| TI Compiler 4.2.1                      | Speed        | 6         |
| IAR 5.51.6                             | None         | 12        |
| IAR 5.51.6                             | Size         | 0         |
| IAR 5.51.6                             | Speed        | 0         |
| MSPGCC 4.8.0                           | None         | 42        |
| MSPGCC 4.8.0                           | Size         | 6         |
| MSPGCC 4.8.0                           | Speed        | 6         |

baseAddress is the base address of the COMP\_D module.

interruptFlagMask Mask value is the logical OR of any of the following:

- COMP\_D\_INTERRUPT\_FLAG Output interrupt flag
- COMP\_D\_INTERRUPT\_FLAG\_INVERTED\_POLARITY Output interrupt flag inverted polarity

## 6.2.2.2 void COMP D disable (uint16 t baseAddress)

Turns off the Comparator module.

This function clears the CDON bit disabling the operation of the Comparator module, saving from excess power consumption.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 20        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 12        |
| IAR 5.51.6        | Size         | 10        |
| IAR 5.51.6        | Speed        | 10        |
| MSPGCC 4.8.0      | None         | 28        |
| MSPGCC 4.8.0      | Size         | 8         |
| MSPGCC 4.8.0      | Speed        | 8         |

#### Parameters:

baseAddress is the base address of the COMP\_D module.

#### Returns:

None

## 6.2.2.3 void COMP\_D\_disableInputBuffer (uint16\_t baseAddress, uint8\_t inputPort)

Disables the input buffer of the selected input port to effectively allow for analog signals.

This function sets the bit to disable the buffer for the specified input port to allow for analog signals from any of the comparator input pins. This bit is automatically set when the input is initialized to be used with the comparator module. This function should be used whenever an analog input is connected to one of these pins to prevent parasitic voltage from causing unexpected results.

#### **Code Metrics:**

| Compiler                               | Optimization  | Code Size |
|----------------------------------------|---------------|-----------|
| TI Compiler 4.2.1                      | None          | 34        |
| TI Compiler 4.2.1<br>TI Compiler 4.2.1 | Size<br>Speed | 16<br>16  |
| IAR 5.51.6                             | None          | 24        |
| IAR 5.51.6                             | Size          | 10        |
| IAR 5.51.6                             | Speed         | 20        |
| MSPGCC 4.8.0                           | None          | 54        |
| MSPGCC 4.8.0                           | Size          | 30        |
| MSPGCC 4.8.0                           | Speed         | 30        |

baseAddress is the base address of the COMP\_D module.

*inputPort* is the port in which the input buffer will be disabled. Valid values are:

- COMP\_D\_INPUT0 [Default]
- COMP\_D\_INPUT1
- COMP D INPUT2
- COMP D INPUT3
- COMP\_D\_INPUT4
- COMP\_D\_INPUT5
- COMP\_D\_INPUT6
- COMP\_D\_INPUT7
- COMP\_D\_INPUT8
- COMP\_D\_INPUT9
- COMP\_D\_INPUT10
- COMP\_D\_INPUT11
- COMP\_D\_INPUT12
- COMP\_D\_INPUT13
- COMP D INPUT14
- COMP\_D\_INPUT15
- COMP\_D\_VREF

Modified bits are CDPDx of CDCTL3 register.

#### Returns:

None

## 6.2.2.4 void COMP\_D\_disableInterrupt (uint16\_t baseAddress, uint16\_t interruptMask)

Disables selected Comparator interrupt sources.

Disables the indicated Comparator interrupt sources. Only the sources that are enabled can be reflected to the processor interrupt; disabled sources have no effect on the processor.

#### **Code Metrics:**

| TI Compiler 4.2.1 None 26 TI Compiler 4.2.1 Size 6 TI Compiler 4.2.1 Speed 6  IAR 5.51.6 None 12 IAR 5.51.6 Size 2 IAR 5.51.6 Speed 2  MSPGCC 4.8.0 None 42 MSPGCC 4.8.0 Size 6 MSPGCC 4.8.0 Speed 6 | Compiler          | Optimization | Code Size |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------|-----------|
| IAR 5.51.6 Size 2 IAR 5.51.6 Speed 2  MSPGCC 4.8.0 None 42 MSPGCC 4.8.0 Size 6                                                                                                                       | TI Compiler 4.2.1 | Size         | 6         |
| MSPGCC 4.8.0 Size 6                                                                                                                                                                                  | IAR 5.51.6        | Size         | 2         |
| <u> </u>                                                                                                                                                                                             | MSPGCC 4.8.0      | Size         | 6         |

baseAddress is the base address of the COMP\_D module.

interruptMask Mask value is the logical OR of any of the following:

- COMP\_D\_INTERRUPT Output interrupt
- COMP\_D\_INTERRUPT\_INVERTED\_POLARITY Output interrupt inverted polarity

## 6.2.2.5 void COMP\_D\_enable (uint16\_t baseAddress)

Turns on the Comparator module.

This function sets the bit that enables the operation of the Comparator module.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 20        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 12        |
| IAR 5.51.6        | Size         | 10        |
| IAR 5.51.6        | Speed        | 10        |
| MSPGCC 4.8.0      | None         | 28        |
| MSPGCC 4.8.0      | Size         | 8         |
| MSPGCC 4.8.0      | Speed        | 8         |

#### Parameters:

baseAddress is the base address of the COMP\_D module.

#### Returns:

None

## 6.2.2.6 void COMP D enableInputBuffer (uint16 t baseAddress, uint8 t inputPort)

Enables the input buffer of the selected input port to allow for digital signals.

This function clears the bit to enable the buffer for the specified input port to allow for digital signals from any of the comparator input pins. This should not be reset if there is an analog signal connected to the specified input pin to prevent from unexpected results.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 34        |
| TI Compiler 4.2.1 | Size         | 16        |
| TI Compiler 4.2.1 | Speed        | 16        |
| IAR 5.51.6        | None         | 24        |
| IAR 5.51.6        | Size         | 10        |
| IAR 5.51.6        | Speed        | 20        |
| MSPGCC 4.8.0      | None         | 56        |
| MSPGCC 4.8.0      | Size         | 30        |
| MSPGCC 4.8.0      | Speed        | 30        |

#### Parameters:

baseAddress is the base address of the COMP\_D module.

 $\emph{inputPort}$  is the port in which the input buffer will be enabled. Valid values are:

- COMP D INPUT0 [Default]
- COMP\_D\_INPUT1

- COMP\_D\_INPUT2
- COMP\_D\_INPUT3
- COMP\_D\_INPUT4
- COMP\_D\_INPUT5
- COMP\_D\_INPUT6
- COMP\_D\_INPUT7
- COMP\_D\_INPUT8
- COMP\_D\_INPUT9
- COMP\_D\_INPUT10
- COMP\_D\_INPUT11
- COMP\_D\_INPUT12
- COMP\_D\_INPUT13
- COMP\_D\_INPUT14
- COMP D INPUT15
- COMP\_D\_VREF

Modified bits are CDPDx of CDCTL3 register.

#### Returns:

None

## 6.2.2.7 void COMP\_D\_enableInterrupt (uint16\_t baseAddress, uint16\_t interruptMask)

Enables selected Comparator interrupt sources.

Enables the indicated Comparator interrupt sources. Only the sources that are enabled can be reflected to the processor interrupt; disabled sources have no effect on the processor. **Does not clear interrupt flags.** 

#### **Code Metrics:**

| Compiler                               | Optimization  | Code Size |
|----------------------------------------|---------------|-----------|
| TI Compiler 4.2.1                      | None          | 26        |
| TI Compiler 4.2.1<br>TI Compiler 4.2.1 | Size<br>Speed | 6<br>6    |
| IAR 5.51.6                             | None          | 12        |
| IAR 5.51.6                             | Size          | 4         |
| IAR 5.51.6                             | Speed         | 4         |
| MSPGCC 4.8.0                           | None          | 38        |
| MSPGCC 4.8.0<br>MSPGCC 4.8.0           | Size<br>Speed | 6<br>6    |

#### Parameters:

baseAddress is the base address of the COMP\_D module.

interruptMask Mask value is the logical OR of any of the following:

- COMP\_D\_INTERRUPT Output interrupt
- COMP\_D\_INTERRUPT\_INVERTED\_POLARITY Output interrupt inverted polarity

# 6.2.2.8 uint8\_t COMP\_D\_getInterruptStatus (uint16\_t baseAddress, uint16\_t interruptFlagMask)

Gets the current Comparator interrupt status.

This returns the interrupt status for the Comparator module based on which flag is passed.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| Compiler          | Optimization | Code Size |
| TI Compiler 4.2.1 | None         | 22        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 10        |
| IAR 5.51.6        | Size         | 10        |
| IAR 5.51.6        | Speed        | 10        |
| MSPGCC 4.8.0      | None         | 44        |
| MSPGCC 4.8.0      | Size         | 8         |
| MSPGCC 4.8.0      | Speed        | 8         |

baseAddress is the base address of the COMP\_D module.

interruptFlagMask Mask value is the logical OR of any of the following:

- COMP D INTERRUPT FLAG Output interrupt flag
- COMP\_D\_INTERRUPT\_FLAG\_INVERTED\_POLARITY Output interrupt flag inverted polarity
- 6.2.2.9 bool COMP\_D\_init (uint16\_t baseAddress, uint8\_t positiveTerminalInput, uint8\_t negativeTerminalInput, uint8\_t outputFilterEnableAndDelayLevel, uint16\_t invertedOutputPolarity)

DEPRECATED - Initializes the COMP D Module.

Upon successful initialization of the COMP\_D module, this function will have reset all necessary register bits and set the given options in the registers. To actually use the COMP\_D module, the COMP\_D\_enable() function must be explicitly called before use. If a Reference Voltage is set to a terminal, the Voltage should be set using the setReferenceVoltage() function.

#### **Code Metrics:**

| Compiler                               | Optimization  | Code Size |
|----------------------------------------|---------------|-----------|
| TI Compiler 4.2.1<br>TI Compiler 4.2.1 | None<br>Size  | 80<br>64  |
| TI Compiler 4.2.1                      | Speed         | 64        |
| IAR 5.51.6                             | None          | 64        |
| IAR 5.51.6                             | Size          | 54        |
| IAR 5.51.6                             | Speed         | 54        |
| MSPGCC 4.8.0                           | None          | 82        |
| MSPGCC 4.8.0<br>MSPGCC 4.8.0           | Size<br>Speed | 38<br>160 |

#### Parameters:

baseAddress is the base address of the COMP\_D module.

positiveTerminalInput selects the input to the positive terminal. Valid values are:

- COMP D INPUT0 [Default]
- COMP\_D\_INPUT1
- COMP\_D\_INPUT2
- COMP D INPUT3
- COMP\_D\_INPUT4
- COMP\_D\_INPUT5
- COMP\_D\_INPUT6
- COMP\_D\_INPUT7
- COMP\_D\_INPUT8
- COMP\_D\_INPUT9
- COMP D INPUT10
- COMP\_D\_INPUT11

- COMP\_D\_INPUT12
- COMP D INPUT13
- COMP\_D\_INPUT14
- COMP\_D\_INPUT15
- COMP D VREF

Modified bits are CDRSEL of CDCTL2 register; bits CDPDx of CDCTL3 register; bits CDIPEN of CDCTL0 register.

negativeTerminalInput selects the input to the negative terminal. Valid values are:

- COMP D INPUT0 [Default]
- COMP\_D\_INPUT1
- COMP\_D\_INPUT2
- COMP\_D\_INPUT3
- COMP\_D\_INPUT4
- COMP\_D\_INPUT5
- COMP D INPUT6
- COMP\_D\_INPUT7
- COMP\_D\_INPUT8
- COMP D INPUT9
- COMP\_D\_INPUT10
- **COMP D INPUT11**
- COMP D INPUT12
- COMP\_D\_INPUT13
- COMP\_D\_INPUT14
- COMP D INPUT15
- COMP\_D\_VREF

Modified bits are CDRSEL of CDCTL2 register; bits CDPDx of CDCTL3 register; bits CDIMEN of CDCTL0 register.

outputFilterEnableAndDelayLevel controls the output filter delay state, which is either off or enabled with a specified delay level. This parameter is device specific and delay levels should be found in the device's datasheet. Valid values are:

- COMP\_D\_FILTEROUTPUT\_OFF [Default]
- COMP\_D\_FILTEROUTPUT\_DLYLVL1
- COMP\_D\_FILTEROUTPUT\_DLYLVL2
- COMP\_D\_FILTEROUTPUT\_DLYLVL3
- COMP\_D\_FILTEROUTPUT\_DLYLVL4

  Modified bits are CDFDLY of CDCTL1 register.

invertedOutputPolarity controls if the output will be inverted or not Valid values are:

- COMP\_D\_NORMALOUTPUTPOLARITY [Default]
- **COMP D INVERTEDOUTPUTPOLARITY**

#### Returns:

STATUS\_SUCCESS or STATUS\_FAILURE of the initialization process

# 6.2.2.10 bool COMP\_D\_initialize (uint16\_t baseAddress, COMP\_D\_initializeParam \* param)

Initializes the COMP\_D Module.

Upon successful initialization of the COMP\_D module, this function will have reset all necessary register bits and set the given options in the registers. To actually use the COMP\_D module, the COMP\_D\_enable() function must be explicitly called before use. If a Reference Voltage is set to a terminal, the Voltage should be set using the setReferenceVoltage() function.

#### **Code Metrics:**

| Compiler                               | Optimization  | Code Size  |
|----------------------------------------|---------------|------------|
| TI Compiler 4.2.1                      | None          | 188        |
| TI Compiler 4.2.1<br>TI Compiler 4.2.1 | Size<br>Speed | 114<br>114 |
| IAR 5.51.6                             | None          | 174        |
| IAR 5.51.6                             | Size          | 142        |
| IAR 5.51.6                             | Speed         | 150        |
| MSPGCC 4.8.0                           | None          | 304        |
| MSPGCC 4.8.0                           | Size          | 146        |
| MSPGCC 4.8.0                           | Speed         | 160        |

 $\textit{baseAddress}\$  is the base address of the COMP\_D module.

param is the pointer to struct for initialization.

#### Returns:

STATUS SUCCESS or STATUS FAILURE of the initialization process

# 6.2.2.11 void COMP\_D\_interruptSetEdgeDirection (uint16\_t baseAddress, uint16\_t edgeDirection)

Explicitly sets the edge direction that would trigger an interrupt.

This function will set which direction the output will have to go, whether rising or falling, to generate an interrupt based on a non-inverted interrupt.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 44        |
| TI Compiler 4.2.1 | Size         | 20        |
| TI Compiler 4.2.1 | Speed        | 20        |
| IAR 5.51.6        | None         | 28        |
| IAR 5.51.6        | Size         | 22        |
| IAR 5.51.6        | Speed        | 24        |
| MSPGCC 4.8.0      | None         | 70        |
| MSPGCC 4.8.0      | Size         | 22        |
| MSPGCC 4.8.0      | Speed        | 20        |

#### Parameters:

baseAddress is the base address of the COMP\_D module.

edgeDirection determines which direction the edge would have to go to generate an interrupt based on the non-inverted interrupt flag. Valid values are:

- COMP\_D\_FALLINGEDGE [Default] sets the bit to generate an interrupt when the output of the comparator falls from HIGH to LOW if the normal interrupt bit is set(and LOW to HIGH if the inverted interrupt enable bit is set).
- COMP\_D\_RISINGEDGE sets the bit to generate an interrupt when the output of the comparator rises from LOW to HIGH if the normal interrupt bit is set(and HIGH to LOW if the inverted interrupt enable bit is set). Modified bits are CDIES of CDCTL1 register.

#### Returns:

None

## 6.2.2.12 void COMP\_D\_interruptToggleEdgeDirection (uint16\_t baseAddress)

Toggles the edge direction that would trigger an interrupt.

This function will toggle which direction the output will have to go, whether rising or falling, to generate an interrupt based on a non-inverted interrupt. If the direction was rising, it is now falling, if it was falling, it is now rising.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 18        |
| TI Compiler 4.2.1 | Size         | 6         |
| TI Compiler 4.2.1 | Speed        | 6         |
| IAR 5.51.6        | None         | 10        |
| IAR 5.51.6        | Size         | 8         |
| IAR 5.51.6        | Speed        | 8         |
| MSPGCC 4.8.0      | None         | 26        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |

#### Parameters:

baseAddress is the base address of the COMP\_D module.

#### Returns:

None

## 6.2.2.13 void COMP\_D\_IOSwap (uint16\_t baseAddress)

Toggles the bit that swaps which terminals the inputs go to, while also inverting the output of the comparator.

This function toggles the bit that controls which input goes to which terminal. After initialization, this bit is set to 0, after toggling it once the inputs are routed to the opposite terminal and the output is inverted.

#### **Code Metrics:**

| Compiler                               | Optimization | Code Size |
|----------------------------------------|--------------|-----------|
| TI Compiler 4.2.1<br>TI Compiler 4.2.1 | None<br>Size | 20<br>8   |
| TI Compiler 4.2.1                      | Speed        | 8         |
| IAR 5.51.6                             | None         | 12        |
| IAR 5.51.6                             | Size         | 10        |
| IAR 5.51.6                             | Speed        | 10        |
| MSPGCC 4.8.0                           | None         | 28        |
| MSPGCC 4.8.0                           | Size         | 8         |
| MSPGCC 4.8.0                           | Speed        | 8         |
|                                        |              |           |

#### Parameters:

baseAddress is the base address of the COMP\_D module.

#### Returns:

None

## 6.2.2.14 uint16\_t COMP\_D\_outputValue (uint16\_t baseAddress)

Returns the output value of the COMP\_D module.

Returns the output value of the COMP\_D module.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 18        |
| TI Compiler 4.2.1 | Size         | 10        |
| TI Compiler 4.2.1 | Speed        | 10        |
| IAR 5.51.6        | None         | 8         |
| IAR 5.51.6        | Size         | 8         |
| IAR 5.51.6        | Speed        | 8         |
| MSPGCC 4.8.0      | None         | 18        |
| MSPGCC 4.8.0      | Size         | 8         |
| MSPGCC 4.8.0      | Speed        | 8         |
|                   |              |           |

baseAddress is the base address of the COMP D module.

#### Returns:

COMP\_D\_HIGH or COMP\_D\_LOW as the output value of the Comparator module. Return one of the following:

- COMP\_D\_HIGH
- COMP\_D\_LOW

indicates the output should be normal

# 6.2.2.15 void COMP\_D\_setReferenceAccuracy (uint16\_t baseAddress, uint16\_t referenceAccuracy)

Sets the reference accuracy.

The reference accuracy is set to the desired setting. Clocked is better for low power operations but has a lower accuracy.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 34        |
| TI Compiler 4.2.1 | Size         | 14        |
| TI Compiler 4.2.1 | Speed        | 14        |
| IAR 5.51.6        | None         | 20        |
| IAR 5.51.6        | Size         | 10        |
| IAR 5.51.6        | Speed        | 10        |
| MSPGCC 4.8.0      | None         | 56        |
| MSPGCC 4.8.0      | Size         | 14        |
| MSPGCC 4.8.0      | Speed        | 14        |
|                   |              |           |

#### Parameters:

baseAddress is the base address of the COMP\_D module.

**referenceAccuracy** is the reference accuracy setting of the comparator. Clocked is for low power/low accuracy. Valid values are:

- COMP\_D\_ACCURACY\_STATIC
- COMP\_D\_ACCURACY\_CLOCKED

  Modified bits are CDREFACC of CDCTL2 register.

#### Returns:

None

# 6.2.2.16 void COMP\_D\_setReferenceVoltage (uint16\_t baseAddress, uint16\_t supplyVoltageReferenceBase, uint16\_t lowerLimitSupplyVoltageFractionOf32, uint16\_t upperLimitSupplyVoltageFractionOf32)

Generates a Reference Voltage to the terminal selected during initialization.

Use this function to generate a voltage to serve as a reference to the terminal selected at initialization. The voltage is determined by the equation: Vbase \* (Numerator / 32). If the upper and lower limit voltage numerators are equal, then a static reference is defined, whereas they are different then a hysteresis effect is generated. Note that the "limit" voltage is the voltage triggers a change in COMP\_D value.

#### **Code Metrics:**

| Compiler                     | Optimization  | Code Size |
|------------------------------|---------------|-----------|
| TI Compiler 4.2.1            | None<br>Size  | 118<br>68 |
| TI Compiler 4.2.1            | Speed         | 66        |
| IAR 5.51.6                   | None          | 98        |
| IAR 5.51.6<br>IAR 5.51.6     | Size<br>Speed | 72<br>72  |
| MSPGCC 4.8.0                 | None          | 192       |
| MSPGCC 4.8.0<br>MSPGCC 4.8.0 | Size<br>Speed | 68<br>96  |

#### Parameters:

 $\textit{baseAddress}\$  is the base address of the COMP\_D module.

supplyVoltageReferenceBase decides the source and max amount of Voltage that can be used as a reference.
Valid values are:

- **COMP D REFERENCE AMPLIFIER DISABLED**
- COMP D VREFBASE1 5V
- COMP\_D\_VREFBASE2\_0V
- COMP D VREFBASE2 5V

Modified bits are CDREFL of CDCTL2 register.

lowerLimitSupplyVoltageFractionOf32 is the numerator of the equation to generate the reference voltage for the lower limit reference voltage.

Modified bits are CDREF0 of CDCTL2 register.

upperLimitSupplyVoltageFractionOf32 is the numerator of the equation to generate the reference voltage for the upper limit reference voltage.

Modified bits are CDREF1 of CDCTL2 register.

#### Returns:

None

## 6.2.2.17 void COMP\_D\_shortInputs (uint16\_t baseAddress)

Shorts the two input pins chosen during initialization.

This function sets the bit that shorts the devices attached to the input pins chosen from the initialization of the comparator.

#### Code Metrics:

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 20        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 12        |
| IAR 5.51.6        | Size         | 10        |
| IAR 5.51.6        | Speed        | 10        |
| MSPGCC 4.8.0      | None         | 28        |
| MSPGCC 4.8.0      | Size         | 8         |
| MSPGCC 4.8.0      | Speed        | 8         |

#### Parameters:

baseAddress is the base address of the COMP\_D module.

#### Returns:

None

### 6.2.2.18 void COMP\_D\_unshortInputs (uint16\_t baseAddress)

Disables the short of the two input pins chosen during initialization.

This function clears the bit that shorts the devices attached to the input pins chosen from the initialization of the comparator.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 20        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 12        |
| IAR 5.51.6        | Size         | 10        |
| IAR 5.51.6        | Speed        | 10        |
| MSPGCC 4.8.0      | None         | 28        |
| MSPGCC 4.8.0      | Size         | 8         |
| MSPGCC 4.8.0      | Speed        | 8         |

#### Parameters:

baseAddress is the base address of the COMP\_D module.

#### Returns:

None

## 6.3 Programming Example

The following example shows how to initialize and use the COMP\_D API to turn on an LED when the input to the positive terminal is higher than the input to the negative terminal.

```
// Initialize the Comparator D module
/\star Base Address of Comparator D,
 Pin CD2 to Positive(+) Terminal,
  Reference Voltage to Negative (-) Terminal,
  Normal Power Mode,
  Output Filter On with minimal delay,
  Non-Inverted Output Polarity
COMP_D_init(COMP_D_BASE,
    COMP_D_INPUT2,
    COMP_D_VREF,
    COMP_D_FILTEROUTPUT_OFF,
    COMP_D_NORMALOUTPUTPOLARITY
// Set the reference voltage that is being supplied to the (-) terminal
/* Base Address of Comparator D,
Reference Voltage of 2.0 V,
Upper Limit of 2.0*(32/32) = 2.0V,
Lower Limit of 2.0*(32/32) = 2.0V
COMP_D_setReferenceVoltage(COMP_D_BASE,
    COMP_D_VREFBASE2_0V,
    32,
    32,
```

```
COMP_D_ACCURACY_STATIC
    );
  //Disable Input Buffer on P1.2/CD2
      /\star Base Address of Comparator D,
Input Buffer port
Selecting the CDx input pin to the comparator
multiplexer with the CDx bits automatically
disables output driver and input buffer for
that pin, regardless of the state of the
associated CDPD.x bit
        COMP_D_disableInputBuffer(COMP_D_BASE,
                COMP_D_INPUT2);
// Allow power to Comparator module
COMP_D_enable(COMP_D_BASE);
__delay_cycles(400);
                        // delay for the reference to settle
```

# 7 Cyclical Redundancy Check (CRC)

| Introduction        | 53 |
|---------------------|----|
| API Functions       | 53 |
| Programming Example |    |

## 7.1 Introduction

The Cyclic Redundancy Check (CRC) API provides a set of functions for using the MSP430Ware CRC module. Functions are provided to initialize the CRC and create a CRC signature to check the validity of data. This is mostly useful in the communication of data, or as a startup procedure to as a more complex and accurate check of data.

The CRC module offers no interrupts and is used only to generate CRC signatures to verify against pre-made CRC signatures (Checksums).

This driver is contained in crc.c, with crc.h containing the API definitions for use by applications.

т

he following code metrics were performed with the TI Compiler 4.2.1 compiler, IAR 5.51.6 compiler and MSPGCC 4.8.0 compiler with different optimization settings. Users may see different code sizes depending on their project settings so it is best to perform your benchmarks within your project. These sizes contain all functions of the peripheral but only functions that are used will be linked into the application and added to the total code size. To see individual API code metrics see the specific API below.

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 146       |
| TI Compiler 4.2.1 | Size         | 46        |
| TI Compiler 4.2.1 | Speed        | 46        |
| IAR 5.51.6        | None         | 60        |
| IAR 5.51.6        | Size         | 30        |
| IAR 5.51.6        | Speed        | 30        |
| MSPGCC 4.8.0      | None         | 168       |
| MSPGCC 4.8.0      | Size         | 46        |
| MSPGCC 4.8.0      | Speed        | 46        |
|                   |              |           |

## 7.2 API Functions

### **Functions**

- uint16\_t CRC\_getData (uint16\_t baseAddress)
- uint16\_t CRC\_getResult (uint16\_t baseAddress)
- uint16\_t CRC\_getResultBitsReversed (uint16\_t baseAddress)
- void CRC\_set16BitData (uint16\_t baseAddress, uint16\_t dataIn)
- void CRC\_set16BitDataReversed (uint16\_t baseAddress, uint16\_t dataIn)
- void CRC\_set8BitData (uint16\_t baseAddress, uint8\_t dataIn)
- void CRC set8BitDataReversed (uint16 t baseAddress, uint8 t dataIn)
- void CRC\_setSeed (uint16\_t baseAddress, uint16\_t seed)

## 7.2.1 Detailed Description

The CRC API is one group that controls the CRC module. The APIs that are used to set the seed and data are

■ CRC\_setSeed()

- CRC\_set16BitData()
- CRC\_set8BitData()
- CRC\_set16BitDataReversed()
- CRC\_set8BitDataReversed()
- CRC\_setSeed()

The APIs that are used to get the data and results are

- CRC\_getData()
- CRC\_getResult()
- CRC\_getResultBitsReversed()

## 7.2.2 Function Documentation

## 7.2.2.1 uint16\_t CRC\_getData (uint16\_t baseAddress)

Returns the value currently in the Data register.

This function returns the value currently in the data register. If set in byte bits reversed format, then the translated data would be returned.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 14        |
| TI Compiler 4.2.1 | Size         | 4         |
| TI Compiler 4.2.1 | Speed        | 4         |
| IAR 5.51.6        | None         | 4         |
| IAR 5.51.6        | Size         | 4         |
| IAR 5.51.6        | Speed        | 4         |
| MSPGCC 4.8.0      | None         | 14        |
| MSPGCC 4.8.0      | Size         | 4         |
| MSPGCC 4.8.0      | Speed        | 4         |

#### Parameters:

baseAddress is the base address of the CRC module.

#### Returns:

The value currently in the data register

## 7.2.2.2 uint16\_t CRC\_getResult (uint16\_t baseAddress)

Returns the value pf the Signature Result.

This function returns the value of the signature result generated by the CRC.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 14        |
| TI Compiler 4.2.1 | Size         | 6         |
| TI Compiler 4.2.1 | Speed        | 6         |
| IAR 5.51.6        | None         | 6         |
| IAR 5.51.6        | Size         | 6         |
| IAR 5.51.6        | Speed        | 6         |
| MSPGCC 4.8.0      | None         | 16        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |

baseAddress is the base address of the CRC module.

#### Returns:

The value currently in the data register

## 7.2.2.3 uint16\_t CRC\_getResultBitsReversed (uint16\_t baseAddress)

Returns the bit-wise reversed format of the Signature Result.

This function returns the bit-wise reversed format of the Signature Result.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 14        |
| TI Compiler 4.2.1 | Size         | 6         |
| TI Compiler 4.2.1 | Speed        | 6         |
| IAR 5.51.6        | None         | 8         |
| IAR 5.51.6        | Size         | 8         |
| IAR 5.51.6        | Speed        | 8         |
| MSPGCC 4.8.0      | None         | 18        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |
|                   |              |           |

#### Parameters:

baseAddress is the base address of the CRC module.

#### Returns

The bit-wise reversed format of the Signature Result

## 7.2.2.4 void CRC\_set16BitData (uint16\_t baseAddress, uint16\_t dataIn)

Sets the 16 bit data to add into the CRC module to generate a new signature.

This function sets the given data into the CRC module to generate the new signature from the current signature and new data.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 22        |
| TI Compiler 4.2.1 | Size         | 6         |
| TI Compiler 4.2.1 | Speed        | 6         |
| IAR 5.51.6        | None         | 6         |
| IAR 5.51.6        | Size         | 2         |
| IAR 5.51.6        | Speed        | 2         |
| MSPGCC 4.8.0      | None         | 22        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |

#### Parameters:

baseAddress is the base address of the CRC module.

dataIn is the data to be added, through the CRC module, to the signature. Modified bits are CRCDI of CRCDI register.

#### Returns:

None

## 7.2.2.5 void CRC\_set16BitDataReversed (uint16\_t baseAddress, uint16\_t dataIn)

Translates the 16 bit data by reversing the bits in each byte and then sets this data to add into the CRC module to generate a new signature.

This function first reverses the bits in each byte of the data and then generates the new signature from the current signature and new translated data.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 20        |
| TI Compiler 4.2.1 | Size         | 6         |
| TI Compiler 4.2.1 | Speed        | 6         |
| IAR 5.51.6        | None         | 10        |
| IAR 5.51.6        | Size         | 2         |
| IAR 5.51.6        | Speed        | 2         |
| MSPGCC 4.8.0      | None         | 24        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |

#### Parameters:

baseAddress is the base address of the CRC module.

**dataIn** is the data to be added, through the CRC module, to the signature.

Modified bits are **CRCDIRB** of **CRCDIRB** register.

#### Returns:

None

## 7.2.2.6 void CRC\_set8BitData (uint16\_t baseAddress, uint8\_t dataIn)

Sets the 8 bit data to add into the CRC module to generate a new signature.

This function sets the given data into the CRC module to generate the new signature from the current signature and new data.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 22        |
| TI Compiler 4.2.1 | Size         | 6         |
| TI Compiler 4.2.1 | Speed        | 6         |
| IAR 5.51.6        | None         | 6         |
| IAR 5.51.6        | Size         | 2         |
| IAR 5.51.6        | Speed        | 2         |
| MSPGCC 4.8.0      | None         | 24        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |

#### Parameters:

baseAddress is the base address of the CRC module.

dataIn is the data to be added, through the CRC module, to the signature. Modified bits are CRCDI of CRCDI register.

#### Returns:

None

## 7.2.2.7 void CRC\_set8BitDataReversed (uint16\_t baseAddress, uint8\_t dataIn)

Translates the 8 bit data by reversing the bits in each byte and then sets this data to add into the CRC module to generate a new signature.

This function first reverses the bits in each byte of the data and then generates the new signature from the current signature and new translated data.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 20        |
| TI Compiler 4.2.1 | Size         | 6         |
| TI Compiler 4.2.1 | Speed        | 6         |
| IAR 5.51.6        | None         | 10        |
| IAR 5.51.6        | Size         | 2         |
| IAR 5.51.6        | Speed        | 2         |
| MSPGCC 4.8.0      | None         | 26        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |

#### Parameters:

baseAddress is the base address of the CRC module.

**dataIn** is the data to be added, through the CRC module, to the signature.

Modified bits are **CRCDIRB** of **CRCDIRB** register.

#### Returns:

None

## 7.2.2.8 void CRC\_setSeed (uint16\_t baseAddress, uint16\_t seed)

Sets the seed for the CRC.

This function sets the seed for the CRC to begin generating a signature with the given seed and all passed data. Using this function resets the CRC signature.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 20        |
| TI Compiler 4.2.1 | Size         | 6         |
| TI Compiler 4.2.1 | Speed        | 6         |
| IAR 5.51.6        | None         | 10        |
| IAR 5.51.6        | Size         | 4         |
| IAR 5.51.6        | Speed        | 4         |
| MSPGCC 4.8.0      | None         | 24        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |
|                   |              |           |

#### Parameters:

 ${\it baseAddress}\>\>$  is the base address of the CRC module.

**seed** is the seed for the CRC to start generating a signature from. Modified bits are **CRCINIRES** of **CRCINIRES** register.

#### Returns:

None

## 7.3 Programming Example

The following example shows how to initialize and use the CRC API to generate a CRC signature on an array of data.

```
unsigned int crcSeed = 0xBEEF;
unsigned int data[] = \{0x0123,
                        0x4567,
                        0x8910,
                        0x1112,
                        0x1314};
unsigned int crcResult;
int i;
// Stop WDT
WDT_hold(WDT_A_BASE);
// Set P1.0 as an output
GPIO_setAsOutputPin(GPIO_PORT_P1,
                    GPIO_PIN0);
// Set the CRC seed
CRC_setSeed(CRC_BASE,
            crcSeed);
for (i = 0; i < 5; i++)
      //Add all of the values into the CRC signature
      CRC_set16BitData(CRC_BASE,
                       data[i]);
\ensuremath{//} Save the current CRC signature checksum to be compared for later
crcResult = CRC_getResult(CRC_BASE);
```

## 8 Clock System (CS)

| Introduction        | 59 |
|---------------------|----|
| API Functions       | 60 |
| Programming Example |    |

## 8.1 Introduction

The clock system module supports low system cost and low power consumption. Using three internal clock signals, the user can select the best balance of performance and low power consumption. The clock module can be configured to operate without any external components, with one or two external crystals, or with resonators, under full software control.

The clock system module includes up to five clock sources:

- XT1CLK Low-frequency/high-frequency oscillator that can be used either with low-frequency 32768-Hz watch crystals, standard crystals, resonators, or external clock sources in the 4 MHz to 24 MHz range. When optional XT2 is present, the XT1 high-frequency mode may or may not be available, depending on the device configuration. See the device-specific data sheet for supported functions.
- VLOCLK Internal very-low-power low-frequency oscillator with 10-kHz typical frequency
- DCOCLK Internal digitally controlled oscillator (DCO) with three selectable fixed frequencies
- XT2CLK Optional high-frequency oscillator that can be used with standard crystals, resonators, or external clock sources in the 4 MHz to 24 MHz range. See device-specific data sheet for availability.

Four system clock signals are available from the clock module:

- ACLK Auxiliary clock. The ACLK is software selectable as XT1CLK, VLOCLK, DCOCLK, and when available, XT2CLK. ACLK can be divided by 1, 2, 4, 8, 16, or 32. ACLK is software selectable by individual peripheral modules.
- MCLK Master clock. MCLK is software selectable as XT1CLK, VLOCLK, DCOCLK, and when available, XT2CLK. MCLK can be divided by 1, 2, 4, 8, 16, or 32. MCLK is used by the CPU and system.
- SMCLK Subsystem master clock. SMCLK is software selectable as XT1CLK, VLOCLK, DCOCLK, and when available, XT2CLK. SMCLK is software selectable by individual peripheral modules.
- MODCLK Module clock. MODCLK is used by various peripheral modules and is sourced by MODOSC.

Fail-Safe logic The crystal oscillator faults are set if the corresponding crystal oscillator is turned on and not operating properly. Once set, the fault bits remain set until reset in software, regardless if the fault condition no longer exists. If the user clears the fault bits and the fault condition still exists, the fault bits are automatically set, otherwise they remain cleared.

The OFIFG oscillator-fault interrupt flag is set and latched at POR or when any oscillator fault is detected. When OFIFG is set and OFIE is set, the OFIFG requests a user NMI. When the interrupt is granted, the OFIE is not reset automatically as it is in previous MSP430 families. It is no longer required to reset the OFIE. NMI entry/exit circuitry removes this requirement. The OFIFG flag must be cleared by software. The source of the fault can be identified by checking the individual fault bits.

If XT1 in LF mode is sourcing any system clock (ACLK, MCLK, or SMCLK), and a fault is detected, the system clock is automatically switched to the VLO for its clock source (VLOCLK). Similarly, if XT1 in HF mode is sourcing any system clock and a fault is detected, the system clock is automatically switched to MODOSC for its clock source (MODCLK).

When XT2 (if available) is sourcing any system clock and a fault is detected, the system clock is automatically switched to MODOSC for its clock source (MODCLK).

The fail-safe logic does not change the respective SELA, SELM, and SELS bit settings. The fail-safe mechanism behaves the same in normal and bypass modes.

This driver is contained in cs.c, with cs.h containing the API definitions for use by applications.

т

he following code metrics were performed with the TI Compiler 4.2.1 compiler, IAR 5.51.6 compiler and MSPGCC 4.8.0 compiler with different optimization settings. Users may see different code sizes depending on their project settings so it is best to perform your benchmarks within your project. These sizes contain all functions of the peripheral but only functions that are used will be linked into the application and added to the total code size. To see individual API code metrics see the specific API below.

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 1270      |
| TI Compiler 4.2.1 | Size         | 944       |
| TI Compiler 4.2.1 | Speed        | 966       |
| IAR 5.51.6        | None         | 1038      |
| IAR 5.51.6        | Size         | 672       |
| IAR 5.51.6        | Speed        | 958       |
| MSPGCC 4.8.0      | None         | 2492      |
| MSPGCC 4.8.0      | Size         | 1038      |
| MSPGCC 4.8.0      | Speed        | 2174      |

## 8.2 API Functions

The CS API is broken into four groups of functions: an API that initializes the clock module, those that deal with clock configuration and control, and external crystal and bypass specific configuration and initialization, and those that handle interrupts.

General CS configuration and initialization are handled by the following API

- CS clockSignalInit()
- CS\_enableClockRequest()
- CS disableClockRequest()
- CS\_getACLK()
- CS\_getSMCLK()
- CS\_getMCLK()
- CS\_setDCOFreq()

The following external crystal and bypass specific configuration and initialization functions are available for FR57xx devices:

- CS\_XT1Start()
- CS\_bypassXT1()
- CS\_bypassXT1WithTimeout()
- CS\_XT1StartWithTimeout()
- CS\_XT1Off()
- CS\_XT2Start()
- CS\_bypassXT2()
- CS XT2StartWithTimeout()
- CS\_bypassXT2WithTimeout()
- CS\_XT2Off()

The CS interrupts are handled by

- CS\_enableClockRequest()
- CS\_disableClockRequest()
- CS\_faultFlagStatus()
- CS\_clearFaultFlag()
- CS\_clearAllOscFlagsWithTimeout()

CS\_setExternalClockSource must be called if an external crystal XT1 or XT2 is used and the user intends to call CS\_getMCLK, CS\_getSMCLK or CS\_getACLK APIs and XT1Start, XT1ByPass, XT1StartWithTimeout, XT1ByPassWithTimeout. If not any of the previous API are going to be called, it is not necessary to invoke this API.

## 8.3 Programming Example

The following example shows the configuration of the CS module that sets ACLK=SMCLK=MCLK=DCOCLK

```
//Set DCO Frequency to 8MHz
CS_setDCOFreq(CS_BASE,CS_DCORSEL_0,CS_DCOFSEL_3);

//configure MCLK, SMCLK and ACLK to be source by DCOCLK
CS_clockSignalInit(CS_BASE,CS_ACLK,CS_DCOCLK_SELECT,CS_CLOCK_DIVIDER_1);
CS_clockSignalInit(CS_BASE,CS_SMCLK,CS_DCOCLK_SELECT,CS_CLOCK_DIVIDER_1);
CS_clockSignalInit(CS_BASE,CS_MCLK,CS_DCOCLK_SELECT,CS_CLOCK_DIVIDER_1);
```

# 9 Direct Memory Access (DMA)

| Introduction        | 62 |
|---------------------|----|
| API Functions       | 62 |
| Programming Example |    |

## 9.1 Introduction

The Direct Memory Access (DMA) API provides a set of functions for using the MSP430Ware DMA modules. Functions are provided to initialize and setup each DMA channel with the source and destination addresses, manage the interrupts for each channel, and set bits that affect all DMA channels.

The DMA module provides the ability to move data from one address in the device to another, and that includes other peripheral addresses to RAM or vice-versa, all without the actual use of the CPU. Please be advised, that the DMA module does halt the CPU for 2 cycles while transferring, but does not have to edit any registers or anything. The DMA can transfer by bytes or words at a time, and will automatically increment or decrement the source or destination address if desired. There are also 6 different modes to transfer by, including single-transfer, block-transfer, and burst-block-transfer, as well as repeated versions of those three different kinds which allows transfers to be repeated without having re-enable transfers.

The DMA settings that affect all DMA channels include prioritization, from a fixed priority to dynamic round-robin priority. Another setting that can be changed is when transfers occur, the CPU may be in a read-modify-write operation which can be disastrous to time sensitive material, so this can be disabled. And Non-Maskable-Interrupts can indeed be maskable to the DMA module if not enabled.

The DMA module can generate one interrupt per channel. The interrupt is only asserted when the specified amount of transfers has been completed. With single-transfer, this occurs when that many single transfers have occurred, while with block or burst-block transfers, once the block is completely transferred the interrupt is asserted.

т

he following code metrics were performed with the TI Compiler 4.2.1 compiler, IAR 5.51.6 compiler and MSPGCC 4.8.0 compiler with different optimization settings. Users may see different code sizes depending on their project settings so it is best to perform your benchmarks within your project. These sizes contain all functions of the peripheral but only functions that are used will be linked into the application and added to the total code size. To see individual API code metrics see the specific API below.

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 612       |
| TI Compiler 4.2.1 | Size         | 370       |
| TI Compiler 4.2.1 | Speed        | 376       |
| IAR 5.51.6        | None         | 466       |
| IAR 5.51.6        | Size         | 362       |
| IAR 5.51.6        | Speed        | 382       |
| MSPGCC 4.8.0      | None         | 980       |
| MSPGCC 4.8.0      | Size         | 406       |
| MSPGCC 4.8.0      | Speed        | 430       |

## 9.2 API Functions

### **Functions**

- void DMA\_clearInterrupt (uint8\_t channelSelect)
- void DMA\_clearNMIAbort (uint8\_t channelSelect)
- void DMA\_disableInterrupt (uint8\_t channelSelect)
- void DMA\_disableNMIAbort (void)
- void DMA\_disableRoundRobinPriority (void)
- void DMA\_disableTransferDuringReadModifyWrite (void)

- void DMA\_disableTransfers (uint8\_t channelSelect)
- void DMA\_enableInterrupt (uint8\_t channelSelect)
- void DMA\_enableNMIAbort (void)
- void DMA\_enableRoundRobinPriority (void)
- void DMA enableTransferDuringReadModifyWrite (void)
- void DMA\_enableTransfers (uint8\_t channelSelect)
- uint16\_t DMA\_getInterruptStatus (uint8\_t channelSelect)
- bool DMA\_init (uint8\_t channelSelect, uint16\_t transferModeSelect, uint16\_t transferSize, uint8\_t triggerSourceSelect, uint8\_t transferUnitSelect, uint8\_t triggerTypeSelect)
- bool DMA initialize (DMA initializeParam \*param)
- uint16\_t DMA\_NMIAbortStatus (uint8\_t channelSelect)
- void DMA\_setDstAddress (uint8\_t channelSelect, uint32\_t dstAddress, uint16\_t directionSelect)
- void DMA\_setSrcAddress (uint8\_t channelSelect, uint32\_t srcAddress, uint16\_t directionSelect)
- void DMA setTransferSize (uint8 t channelSelect, uint16 t transferSize)
- void DMA startTransfer (uint8 t channelSelect)

## 9.2.1 Detailed Description

The DMA API is broken into three groups of functions: those that deal with initialization and transfers, those that handle interrupts, and those that affect all DMA channels.

The DMA initialization and transfer functions are: DMA\_init() DMA\_setSrcAddress() DMA\_setDstAddress() DMA enableTransfers() DMA disableTransfers() DMA startTransfer() DMA setTransferSize()

The DMA interrupts are handled by: DMA\_enableInterrupt() DMA\_disableInterrupt() DMA\_getInterruptStatus() DMA\_clearInterrupt() DMA\_NMIAbortStatus() DMA\_clearNMIAbort()

Features of the DMA that affect all channels are handled by: DMA\_disableTransferDuringReadModifyWrite() DMA\_enableTransferDuringReadModifyWrite() DMA\_enableRoundRobinPriority() DMA\_disableRoundRobinPriority() DMA\_disableRoundRobinPriority() DMA\_disableNMIAbort()

### 9.2.2 Function Documentation

### 9.2.2.1 void DMA clearInterrupt (uint8 t channelSelect)

Clears the interrupt flag for the selected channel.

This function clears the DMA interrupt flag is cleared, so that it no longer asserts.

#### **Code Metrics:**

| Compiler                               | Optimization  | Code Size |
|----------------------------------------|---------------|-----------|
| TI Compiler 4.2.1                      | None          | 20        |
| TI Compiler 4.2.1<br>TI Compiler 4.2.1 | Size<br>Speed | 8<br>8    |
| IAR 5.51.6                             | None          | 12        |
| IAR 5.51.6                             | Size          | 10        |
| IAR 5.51.6                             | Speed         | 12        |
| MSPGCC 4.8.0                           | None          | 34        |
| MSPGCC 4.8.0<br>MSPGCC 4.8.0           | Size<br>Speed | 10<br>10  |
| 14101 000 4.0.0                        | Оросса        | 10        |

#### Parameters:

channelSelect is the specified channel to clear the interrupt flag for. Valid values are:

- DMA\_CHANNEL\_0
- **DMA CHANNEL 1**
- DMA\_CHANNEL\_2

- DMA\_CHANNEL\_3
- DMA\_CHANNEL\_4
- DMA\_CHANNEL\_5
- DMA\_CHANNEL\_6
- DMA\_CHANNEL\_7

#### Returns:

None

## 9.2.2.2 void DMA\_clearNMIAbort (uint8\_t channelSelect)

Clears the status of the NMIAbort to proceed with transfers for the selected channel.

This function clears the status of the NMI Abort flag for the selected channel to allow for transfers on the channel to continue.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 20        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 12        |
| IAR 5.51.6        | Size         | 10        |
| IAR 5.51.6        | Speed        | 12        |
| MSPGCC 4.8.0      | None         | 34        |
| MSPGCC 4.8.0      | Size         | 10        |
| MSPGCC 4.8.0      | Speed        | 10        |

#### Parameters:

channelSelect is the specified channel to clear the NMI Abort flag for. Valid values are:

- DMA\_CHANNEL\_0
- DMA\_CHANNEL\_1
- DMA CHANNEL 2
- DMA\_CHANNEL\_3
- DMA\_CHANNEL\_4
- DMA\_CHANNEL\_5
- DMA\_CHANNEL\_6
- DMA\_CHANNEL\_7

#### Returns:

None

## 9.2.2.3 void DMA\_disableInterrupt (uint8\_t channelSelect)

Disables the DMA interrupt for the selected channel.

Disables the DMA interrupt source. Only the sources that are enabled can be reflected to the processor interrupt; disabled sources have no effect on the processor.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 20        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 12        |
| IAR 5.51.6        | Size         | 10        |
| IAR 5.51.6        | Speed        | 12        |
| MSPGCC 4.8.0      | None         | 34        |
| MSPGCC 4.8.0      | Size         | 10        |
| MSPGCC 4.8.0      | Speed        | 10        |

channelSelect is the specified channel to disable the interrupt for. Valid values are:

- **DMA\_CHANNEL\_0**
- DMA\_CHANNEL\_1
- DMA\_CHANNEL\_2
- DMA CHANNEL 3
- DMA CHANNEL 4
- DMA\_CHANNEL\_5
- DMA\_CHANNEL\_6
- DMA\_CHANNEL\_7

#### Returns:

None

## 9.2.2.4 void DMA\_disableNMIAbort (void)

Disables any NMI from interrupting a DMA transfer.

This function disables NMI's from interrupting any DMA transfer currently in progress.

#### **Code Metrics:**

| Compiler                               | Optimization  | Code Size |
|----------------------------------------|---------------|-----------|
| TI Compiler 4.2.1                      | None          | 6         |
| TI Compiler 4.2.1<br>TI Compiler 4.2.1 | Size<br>Speed | 6<br>6    |
| IAR 5.51.6                             | None          | <br>6     |
| IAR 5.51.6                             | Size          | 6         |
| IAR 5.51.6                             | Speed         | 6         |
| MSPGCC 4.8.0                           | None          | 18        |
| MSPGCC 4.8.0<br>MSPGCC 4.8.0           | Size<br>Speed | 6<br>6    |
| WISI GCC 4.8.0                         | opeeu         | 0         |

#### Returns:

None

## 9.2.2.5 void DMA\_disableRoundRobinPriority (void)

Disables Round Robin prioritization.

This function disables Round Robin Prioritization, enabling static prioritization of the DMA channels. In static prioritization, the DMA channels are prioritized with the lowest DMA channel index having the highest priority (i.e. DMA Channel 0 has the highest priority).

#### **Code Metrics:**

| Compiler                               | Optimization  | Code Size |
|----------------------------------------|---------------|-----------|
| TI Compiler 4.2.1                      | None          | 6         |
| TI Compiler 4.2.1<br>TI Compiler 4.2.1 | Size<br>Speed | 6<br>6    |
| IAR 5.51.6                             | None          | 6         |
| IAR 5.51.6                             | Size          | 6         |
| IAR 5.51.6                             | Speed         | 6         |
| MSPGCC 4.8.0                           | None          | 18        |
| MSPGCC 4.8.0                           | Size          | 6         |
| MSPGCC 4.8.0                           | Speed         | 6         |

#### Returns:

None

## 9.2.2.6 void DMA\_disableTransferDuringReadModifyWrite (void)

Disables the DMA from stopping the CPU during a Read-Modify-Write Operation to start a transfer.

This function allows the CPU to finish any read-modify-write operations it may be in the middle of before transfers of and DMA channel stop the CPU.

#### **Code Metrics:**

| Compiler                     | Optimization  | Code Size |
|------------------------------|---------------|-----------|
| TI Compiler 4.2.1            | None          | 6         |
| TI Compiler 4.2.1            | Size          | 6<br>6    |
| TI Compiler 4.2.1            | Speed         | 0         |
| IAR 5.51.6                   | None          | 6         |
| IAR 5.51.6<br>IAR 5.51.6     | Size<br>Speed | 6<br>6    |
|                              | <u>'</u>      |           |
| MSPGCC 4.8.0<br>MSPGCC 4.8.0 | None<br>Size  | 18<br>6   |
| MSPGCC 4.8.0                 | Speed         | 6         |
|                              | - 1           |           |

#### Returns:

None

## 9.2.2.7 void DMA\_disableTransfers (uint8\_t channelSelect)

Disables transfers from being triggered.

This function disables transfer from being triggered for the selected channel. This function should be called before any re-initialization of the selected DMA channel.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 22        |
| TI Compiler 4.2.1 | Size         | 10        |
| TI Compiler 4.2.1 | Speed        | 10        |
| IAR 5.51.6        | None         | 14        |
| IAR 5.51.6        | Size         | 12        |
| IAR 5.51.6        | Speed        | 14        |
| MSPGCC 4.8.0      | None         | 36        |
| MSPGCC 4.8.0      | Size         | 12        |
| MSPGCC 4.8.0      | Speed        | 12        |

channelSelect is the specified channel to disable transfers for. Valid values are:

- DMA\_CHANNEL\_0
- DMA\_CHANNEL\_1
- DMA\_CHANNEL\_2
- **DMA CHANNEL 3**
- DMA\_CHANNEL\_4
- DMA\_CHANNEL\_5
- DMA\_CHANNEL\_6
- DMA\_CHANNEL\_7

#### Returns:

None

## 9.2.2.8 void DMA\_enableInterrupt (uint8\_t channelSelect)

Enables the DMA interrupt for the selected channel.

Enables the DMA interrupt source. Only the sources that are enabled can be reflected to the processor interrupt; disabled sources have no effect on the processor. Does not clear interrupt flags.

#### **Code Metrics:**

| Compiler                               | Optimization | Code Size |
|----------------------------------------|--------------|-----------|
| TI Compiler 4.2.1<br>TI Compiler 4.2.1 | None<br>Size | 20<br>8   |
| TI Compiler 4.2.1                      | Speed        | 8         |
| IAR 5.51.6                             | None         | 12        |
| IAR 5.51.6                             | Size         | 10        |
| IAR 5.51.6                             | Speed        | 12        |
| MSPGCC 4.8.0                           | None         | 34        |
| MSPGCC 4.8.0                           | Size         | 10        |
| MSPGCC 4.8.0                           | Speed        | 10        |

#### Parameters:

channelSelect is the specified channel to enable the interrupt for. Valid values are:

- DMA\_CHANNEL\_0
- DMA\_CHANNEL\_1
- DMA\_CHANNEL\_2
- DMA\_CHANNEL\_3
- DMA\_CHANNEL\_4
- DMA\_CHANNEL\_5
- DMA\_CHANNEL\_6
- DMA\_CHANNEL\_7

#### Returns:

None

### 9.2.2.9 void DMA\_enableNMIAbort (void)

Enables a NMI to interrupt a DMA transfer.

This function allow NMI's to interrupting any DMA transfer currently in progress and stops any future transfers to begin before the NMI is done processing.

#### **Code Metrics:**

| Optimization | Code Size                                                      |
|--------------|----------------------------------------------------------------|
| None         | 6                                                              |
| Size         | 6                                                              |
| Speed        | 6                                                              |
| None         | 6                                                              |
| Size         | 6                                                              |
| Speed        | 6                                                              |
| None         | 18                                                             |
| Size         | 6                                                              |
| Speed        | 6                                                              |
|              | None<br>Size<br>Speed<br>None<br>Size<br>Speed<br>None<br>Size |

#### Returns:

None

## 9.2.2.10 void DMA\_enableRoundRobinPriority (void)

Enables Round Robin prioritization.

This function enables Round Robin Prioritization of DMA channels. In the case of Round Robin Prioritization, the last DMA channel to have transferred data then has the last priority, which comes into play when multiple DMA channels are ready to transfer at the same time.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 6         |
| TI Compiler 4.2.1 | Size         | 6         |
| TI Compiler 4.2.1 | Speed        | 6         |
| IAR 5.51.6        | None         | 6         |
| IAR 5.51.6        | Size         | 6         |
| IAR 5.51.6        | Speed        | 6         |
| MSPGCC 4.8.0      | None         | 18        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |

#### Returns:

None

## 9.2.2.11 void DMA\_enableTransferDuringReadModifyWrite (void)

Enables the DMA to stop the CPU during a Read-Modify-Write Operation to start a transfer.

This function allows the DMA to stop the CPU in the middle of a read- modify-write operation to transfer data.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 6         |
| TI Compiler 4.2.1 | Size         | 6         |
| TI Compiler 4.2.1 | Speed        | 6         |
| IAR 5.51.6        | None         | 6         |
| IAR 5.51.6        | Size         | 6         |
| IAR 5.51.6        | Speed        | 6         |
| MSPGCC 4.8.0      | None         | 18        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |

#### Returns:

None

## 9.2.2.12 void DMA enableTransfers (uint8 t channelSelect)

Enables transfers to be triggered.

This function enables transfers upon appropriate trigger of the selected trigger source for the selected channel.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 22        |
| TI Compiler 4.2.1 | Size         | 10        |
| TI Compiler 4.2.1 | Speed        | 10        |
| IAR 5.51.6        | None         | 14        |
| IAR 5.51.6        | Size         | 12        |
| IAR 5.51.6        | Speed        | 14        |
| MSPGCC 4.8.0      | None         | 36        |
| MSPGCC 4.8.0      | Size         | 12        |
| MSPGCC 4.8.0      | Speed        | 12        |

#### Parameters:

channelSelect is the specified channel to enable transfer for. Valid values are:

- DMA\_CHANNEL\_0
- DMA\_CHANNEL\_1
- DMA\_CHANNEL\_2
- DMA\_CHANNEL\_3
- DMA\_CHANNEL\_4
- DMA\_CHANNEL\_5
- DMA\_CHANNEL\_6
- DMA\_CHANNEL\_7

#### Returns:

None

## 9.2.2.13 uint16\_t DMA\_getInterruptStatus (uint8\_t channelSelect)

Returns the status of the interrupt flag for the selected channel.

Returns the status of the interrupt flag for the selected channel.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 18        |
| TI Compiler 4.2.1 | Size         | 12        |
| TI Compiler 4.2.1 | Speed        | 12        |
| IAR 5.51.6        | None         | 12        |
| IAR 5.51.6        | Size         | 10        |
| IAR 5.51.6        | Speed        | 12        |
| MSPGCC 4.8.0      | None         | 22        |
| MSPGCC 4.8.0      | Size         | 12        |
| MSPGCC 4.8.0      | Speed        | 12        |

#### Parameters:

channelSelect is the specified channel to return the interrupt flag status from. Valid values are:

- DMA\_CHANNEL\_0
- DMA CHANNEL 1
- DMA\_CHANNEL\_2
- **DMA\_CHANNEL\_3**
- DMA CHANNEL 4
- DMA\_CHANNEL\_5
- DMA\_CHANNEL\_6
- DMA\_CHANNEL\_7

#### Returns:

One of the following:

- DMA\_INT\_INACTIVE
- DMA\_INT\_ACTIVE

indicating the status of the current interrupt flag

# 9.2.2.14 bool DMA\_init (uint8\_t channelSelect, uint16\_t transferModeSelect, uint8\_t transferSize, uint8\_t triggerSourceSelect, uint8\_t triggerTypeSelect)

DEPRECATED - Initializes the specified DMA channel.

This function initializes the specified DMA channel. Upon successful completion of initialization of the selected channel the control registers will be cleared and the given variables will be set. Please note, if transfers have been enabled with the enableTransfers() function, then a call to disableTransfers() is necessary before re-initialization. Also note, that the trigger sources are device dependent and can be found in the device family data sheet. The amount of DMA channels available are also device specific.

### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 84        |
| TI Compiler 4.2.1 | Size         | 74        |
| TI Compiler 4.2.1 | Speed        | 74        |
| IAR 5.51.6        | None         | 74        |
| IAR 5.51.6        | Size         | 70        |
| IAR 5.51.6        | Speed        | 70        |
| MSPGCC 4.8.0      | None         | 96        |
| MSPGCC 4.8.0      | Size         | 76        |
| MSPGCC 4.8.0      | Speed        | 92        |

## Parameters:

channelSelect is the specified channel to initialize. Valid values are:

- DMA\_CHANNEL\_0
- DMA\_CHANNEL\_1
- DMA\_CHANNEL\_2
- DMA\_CHANNEL\_3
- DMA\_CHANNEL\_4
- DMA\_CHANNEL\_5
- DMA\_CHANNEL\_6
- DMA\_CHANNEL\_7

transferModeSelect is the transfer mode of the selected channel. Valid values are:

- DMA\_TRANSFER\_SINGLE [Default] Single transfer, transfers disabled after transferAmount of transfers.
- DMA\_TRANSFER\_BLOCK Multiple transfers of transferAmount, transfers disabled once finished.
- DMA\_TRANSFER\_BURSTBLOCK Multiple transfers of transferAmount interleaved with CPU activity, transfers disabled once finished.
- DMA\_TRANSFER\_REPEATED\_SINGLE Repeated single transfer by trigger.

- DMA\_TRANSFER\_REPEATED\_BLOCK Multiple transfers of transferAmount by trigger.
- DMA\_TRANSFER\_REPEATED\_BURSTBLOCK Multiple transfers of transferAmount by trigger interleaved with CPU activity.

Modified bits are **DMADT** of **DMAxCTL** register.

transferSize is the amount of transfers to complete in a block transfer mode, as well as how many transfers to complete before the interrupt flag is set. Valid value is between 1-65535, if 0, no transfers will occur. Modified bits are DMAxSZ of DMAxSZ register.

triggerSourceSelect is the source that will trigger the start of each transfer, note that the sources are device specific. Valid values are:

- DMA TRIGGERSOURCE 0 [Default]
- **DMA TRIGGERSOURCE 1**
- DMA\_TRIGGERSOURCE\_2
- DMA TRIGGERSOURCE 3
- DMA\_TRIGGERSOURCE\_4
- DMA\_TRIGGERSOURCE\_5
- **DMA TRIGGERSOURCE 6**
- DMA\_TRIGGERSOURCE 7
- DMA\_TRIGGERSOURCE\_8
- DMA TRIGGERSOURCE 9
- DMA\_TRIGGERSOURCE\_10
- DMA\_TRIGGERSOURCE\_11
- DMA TRIGGERSOURCE 12
- DMA\_TRIGGERSOURCE\_13
- DMA\_TRIGGERSOURCE\_14
- DMA\_TRIGGERSOURCE\_15
- DMA\_TRIGGERSOURCE\_16
- DMA\_TRIGGERSOURCE\_17
- DMA\_TRIGGERSOURCE\_18
- DMA\_TRIGGERSOURCE\_19
- DMA\_TRIGGERSOURCE\_20
- DMA\_TRIGGERSOURCE\_21
- DMA\_TRIGGERSOURCE\_22 ■ DMA\_TRIGGERSOURCE\_23
- DMA TRIGGERSOURCE 24
- DMA\_TRIGGERSOURCE\_25
- DMA\_TRIGGERSOURCE\_26
- DMA\_TRIGGERSOURCE\_27
- DMA\_TRIGGERSOURCE\_28
- DMA\_TRIGGERSOURCE\_29
- DMA TRIGGERSOURCE 30
- DMA\_TRIGGERSOURCE\_31

Modified bits are DMAxTSEL of DMACTLx register.

transferUnitSelect is the specified size of transfers. Valid values are:

- DMA\_SIZE\_SRCWORD\_DSTWORD [Default]
- DMA\_SIZE\_SRCBYTE\_DSTWORD
- DMA SIZE SRCWORD DSTBYTE
- DMA\_SIZE\_SRCBYTE\_DSTBYTE

Modified bits are **DMASRCBYTE** and **DMADSTBYTE** of **DMAxCTL** register.

triggerTypeSelect is the type of trigger that the trigger signal needs to be to start a transfer. Valid values are:

- DMA TRIGGER RISINGEDGE [Default]
- DMA\_TRIGGER\_HIGH A trigger would be a high signal from the trigger source, to be held high through the length of the transfer(s).

Modified bits are **DMALEVEL** of **DMAXCTL** register.

### Returns:

STATUS\_SUCCESS or STATUS\_FAILURE of the initialization process.

## 9.2.2.15 bool DMA\_initialize (DMA\_initializeParam \* param)

Initializes the specified DMA channel.

This function initializes the specified DMA channel. Upon successful completion of initialization of the selected channel the control registers will be cleared and the given variables will be set. Please note, if transfers have been enabled with the enableTransfers() function, then a call to disableTransfers() is necessary before re-initialization. Also note, that the trigger sources are device dependent and can be found in the device family data sheet. The amount of DMA channels available are also device specific.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 154       |
| TI Compiler 4.2.1 | Size         | 94        |
| TI Compiler 4.2.1 | Speed        | 100       |
| IAR 5.51.6        | None         | 144       |
| IAR 5.51.6        | Size         | 94        |
| IAR 5.51.6        | Speed        | 92        |
| MSPGCC 4.8.0      | None         | 244       |
| MSPGCC 4.8.0      | Size         | 94        |
| MSPGCC 4.8.0      | Speed        | 102       |

#### Parameters:

param is the pointer to struct for initialization.

#### Returns:

STATUS SUCCESS or STATUS FAILURE of the initialization process.

## 9.2.2.16 uint16 t DMA NMIAbortStatus (uint8 t channelSelect)

Returns the status of the NMIAbort for the selected channel.

This function returns the status of the NMI Abort flag for the selected channel. If this flag has been set, it is because a transfer on this channel was aborted due to a interrupt from an NMI.

## Code Metrics:

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 18        |
| TI Compiler 4.2.1 | Size         | 12        |
| TI Compiler 4.2.1 | Speed        | 12        |
| IAR 5.51.6        | None         | 12        |
| IAR 5.51.6        | Size         | 10        |
| IAR 5.51.6        | Speed        | 12        |
| MSPGCC 4.8.0      | None         | 22        |
| MSPGCC 4.8.0      | Size         | 12        |
| MSPGCC 4.8.0      | Speed        | 12        |

## Parameters:

channelSelect is the specified channel to return the status of the NMI Abort flag for. Valid values are:

- DMA\_CHANNEL\_0
- DMA\_CHANNEL\_1
- DMA\_CHANNEL\_2
- DMA\_CHANNEL\_3
- DMA\_CHANNEL\_4
- DMA\_CHANNEL\_5
- DMA\_CHANNEL\_6

## ■ DMA\_CHANNEL\_7

#### Returns:

One of the following:

- DMA\_NOTABORTED
- DMA\_ABORTED

indicating the status of the NMIAbort for the selected channel

## 9.2.2.17 void DMA\_setDstAddress (uint8\_t channelSelect, uint32\_t dstAddress, uint16\_t directionSelect)

Sets the destination address and the direction that the destination address will move after a transfer.

This function sets the destination address and the direction that the destination address will move after a transfer is complete. It may be incremented, decremented, or unchanged.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 70        |
| TI Compiler 4.2.1 | Size         | 38        |
| TI Compiler 4.2.1 | Speed        | 38        |
| IAR 5.51.6        | None         | 46        |
| IAR 5.51.6        | Size         | 28        |
| IAR 5.51.6        | Speed        | 30        |
| MSPGCC 4.8.0      | None         | 116       |
| MSPGCC 4.8.0      | Size         | 48        |
| MSPGCC 4.8.0      | Speed        | 48        |

### Parameters:

channelSelect is the specified channel to set the destination address direction for. Valid values are:

- DMA\_CHANNEL\_0
- DMA\_CHANNEL\_1
- DMA\_CHANNEL\_2
- DMA\_CHANNEL\_3
- DMA\_CHANNEL\_4
- DMA\_CHANNEL\_5
- DMA\_CHANNEL\_6
- DMA\_CHANNEL\_7

dstAddress is the address of where the data will be transferred to.

Modified bits are **DMAxDA** of **DMAxDA** register.

directionSelect is the specified direction of the destination address after a transfer. Valid values are:

- DMA\_DIRECTION\_UNCHANGED
- DMA\_DIRECTION\_DECREMENT
- DMA\_DIRECTION\_INCREMENT

Modified bits are **DMADSTINCR** of **DMAxCTL** register.

## Returns:

None

## 9.2.2.18 void DMA\_setSrcAddress (uint8\_t channelSelect, uint32\_t srcAddress, uint16\_t directionSelect)

Sets source address and the direction that the source address will move after a transfer.

This function sets the source address and the direction that the source address will move after a transfer is complete. It may be incremented, decremented or unchanged.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 66        |
| TI Compiler 4.2.1 | Size         | 36        |
| TI Compiler 4.2.1 | Speed        | 36        |
| IAR 5.51.6        | None         | 42        |
| IAR 5.51.6        | Size         | 28        |
| IAR 5.51.6        | Speed        | 30        |
| MSPGCC 4.8.0      | None         | 104       |
| MSPGCC 4.8.0      | Size         | 44        |
| MSPGCC 4.8.0      | Speed        | 44        |

#### Parameters:

channelSelect is the specified channel to set source address direction for. Valid values are:

- DMA\_CHANNEL\_0
- DMA\_CHANNEL\_1
- DMA\_CHANNEL\_2
- DMA\_CHANNEL\_3
- **DMA CHANNEL 4**
- DMA\_CHANNEL\_5
- DMA\_CHANNEL\_6
- DMA\_CHANNEL\_7

srcAddress is the address of where the data will be transferred from.

Modified bits are **DMAxSA** of **DMAxSA** register.

directionSelect is the specified direction of the source address after a transfer. Valid values are:

- DMA\_DIRECTION\_UNCHANGED
- DMA\_DIRECTION\_DECREMENT
- DMA\_DIRECTION\_INCREMENT

  Modified bits are DMASRCINCR of DMAxCTL register.

## Returns:

None

## 9.2.2.19 void DMA\_setTransferSize (uint8\_t channelSelect, uint16\_t transferSize)

Sets the specified amount of transfers for the selected DMA channel.

This function sets the specified amount of transfers for the selected DMA channel without having to reinitialize the DMA channel.

## **Code Metrics:**

| Compiler                      | Optimization  | Code Size |
|-------------------------------|---------------|-----------|
| TI Compiler 4.2.1             | None          | 22        |
| TI Compiler 4.2.1             | Size          | 8         |
| TI Compiler 4.2.1  IAR 5.51.6 | Speed<br>None | 12        |
| IAR 5.51.6                    | Size          | 12        |
| IAR 5.51.6                    | Speed         | 12        |
| MSPGCC 4.8.0                  | None          | 26        |
| MSPGCC 4.8.0                  | Size          | 10        |
| MSPGCC 4.8.0                  | Speed         | 10        |

### Parameters:

channelSelect is the specified channel to set source address direction for. Valid values are:

**■ DMA\_CHANNEL\_0** 

- DMA\_CHANNEL\_1
- DMA\_CHANNEL\_2
- DMA\_CHANNEL\_3
- DMA\_CHANNEL\_4
- DMA\_CHANNEL\_5
- DMA\_CHANNEL\_6
- DMA\_CHANNEL\_7

transferSize is the amount of transfers to complete in a block transfer mode, as well as how many transfers to complete before the interrupt flag is set. Valid value is between 1-65535, if 0, no transfers will occur. Modified bits are DMAxSZ of DMAxSZ register.

### Returns:

None

## 9.2.2.20 void DMA startTransfer (uint8 t channelSelect)

Starts a transfer if using the default trigger source selected in initialization.

This functions triggers a transfer of data from source to destination if the trigger source chosen from initialization is the DMA\_TRIGGERSOURCE\_0. Please note, this function needs to be called for each (repeated-)single transfer, and when transferAmount of transfers have been complete in (repeated-)block transfers.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 20        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 12        |
| IAR 5.51.6        | Size         | 10        |
| IAR 5.51.6        | Speed        | 12        |
| MSPGCC 4.8.0      | None         | 34        |
| MSPGCC 4.8.0      | Size         | 10        |
| MSPGCC 4.8.0      | Speed        | 10        |

### Parameters:

channelSelect is the specified channel to start transfers for. Valid values are:

- DMA\_CHANNEL\_0
- DMA\_CHANNEL\_1
- DMA\_CHANNEL\_2
- DMA\_CHANNEL\_3
   DMA\_CHANNEL\_4
- DMA\_CHANNEL\_5
- DMA\_CHANNEL\_6
- DMA\_CHANNEL\_7

## Returns:

None

## 9.3 Programming Example

The following example shows how to initialize and use the DMA API to transfer words from one spot in RAM to another.

```
// Initialize and Setup DMA Channel 0
Base Address of the DMA Module
Configure DMA channel 0
Configure channel for repeated block transfers
DMA interrupt flag will be set after every 16 transfers
Use DMA_startTransfer() function to trigger transfers
Transfer Word-to-Word
Trigger upon Rising Edge of Trigger Source Signal
 */
DMA_init(DMA_BASE,
          DMA_CHANNEL_0,
          DMA_TRANSFER_REPEATED_BLOCK,
          DMA_TRIGGERSOURCE_0,
          DMA_SIZE_SRCWORD_DSTWORD,
          DMA_TRIGGER_RISINGEDGE);
/*
Base Address of the DMA Module
Configure DMA channel 0
Use 0x1C00 as source
Increment source address after every transfer
DMA_setSrcAddress(DMA_BASE,
                   DMA_CHANNEL_0,
                   0x1C00,
                   DMA_DIRECTION_INCREMENT);
/*
Base Address of the DMA Module
Configure DMA channel 0
Use 0x1C20 as destination
Increment destination address after every transfer
DMA_setDstAddress(DMA_BASE,
                   DMA_CHANNEL_0,
                   0x1C20,
                   DMA_DIRECTION_INCREMENT);
 // Enable transfers on DMA channel 0
DMA_enableTransfers(DMA_BASE,
                     DMA_CHANNEL_0);
while(1)
   // Start block transfer on DMA channel 0
  DMA_startTransfer(DMA_BASE,
                     DMA_CHANNEL_0);
 }
```

## 10 EUSCI Universal Asynchronous Receiver/Transmitter (EUSCI\_A\_UART)

| ntroduction        | .77 |
|--------------------|-----|
| PI Functions       | .77 |
| rogramming Example |     |

## 10.1 Introduction

The MSP430Ware library for UART mode features include:

- Odd, even, or non-parity
- Independent transmit and receive shift registers
- Separate transmit and receive buffer registers
- LSB-first or MSB-first data transmit and receive
- Built-in idle-line and address-bit communication protocols for multiprocessor systems
- Receiver start-edge detection for auto wake up from LPMx modes
- Status flags for error detection and suppression
- Status flags for address detection
- Independent interrupt capability for receive and transmit

In UART mode, the USCI transmits and receives characters at a bit rate asynchronous to another device. Timing for each character is based on the selected baud rate of the USCI. The transmit and receive functions use the same baud-rate frequency.

This driver is contained in <code>eusci\_a\_uart.c</code>, with <code>eusci\_a\_uart.h</code> containing the API definitions for use by applications.

Т

he following code metrics were performed with the TI Compiler 4.2.1 compiler, IAR 5.51.6 compiler and MSPGCC 4.8.0 compiler with different optimization settings. Users may see different code sizes depending on their project settings so it is best to perform your benchmarks within your project. These sizes contain all functions of the peripheral but only functions that are used will be linked into the application and added to the total code size. To see individual API code metrics see the specific API below.

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 820       |
| TI Compiler 4.2.1 | Size         | 480       |
| TI Compiler 4.2.1 | Speed        | 480       |
| IAR 5.51.6        | None         | 626       |
| IAR 5.51.6        | Size         | 426       |
| IAR 5.51.6        | Speed        | 486       |
| MSPGCC 4.8.0      | None         | 1284      |
| MSPGCC 4.8.0      | Size         | 496       |
| MSPGCC 4.8.0      | Speed        | 738       |

## 10.2 API Functions

## **Functions**

■ void EUSCI A UART clearInterruptFlag (uint16 t baseAddress, uint8 t mask)

- void EUSCI\_A\_UART\_disable (uint16\_t baseAddress)
- void EUSCI\_A\_UART\_disableInterrupt (uint16\_t baseAddress, uint8\_t mask)
- void EUSCI\_A\_UART\_enable (uint16\_t baseAddress)
- void EUSCI\_A\_UART\_enableInterrupt (uint16\_t baseAddress, uint8\_t mask)
- uint8 t EUSCI A UART getInterruptStatus (uint16 t baseAddress, uint8 t mask)
- uint32\_t EUSCI\_A\_UART\_getReceiveBufferAddress (uint16\_t baseAddress)
- uint32\_t EUSCI\_A\_UART\_getTransmitBufferAddress (uint16\_t baseAddress)
- bool EUSCI A UART init (uint16 t baseAddress, EUSCI A UART initParam \*param)
- bool EUSCI\_A\_UART\_initAdvance (uint16\_t baseAddress, uint8\_t selectClockSource, uint16\_t clockPrescalar, uint8\_t firstModReg, uint8\_t secondModReg, uint8\_t parity, uint16\_t msborLsbFirst, uint16\_t numberofStopBits, uint16\_t uartMode, uint8\_t overSampling)
- uint8\_t EUSCI\_A\_UART\_queryStatusFlags (uint16\_t baseAddress, uint8\_t mask)
- uint8\_t EUSCI\_A\_UART\_receiveData (uint16\_t baseAddress)
- void EUSCI\_A\_UART\_resetDormant (uint16\_t baseAddress)
- void EUSCI\_A\_UART\_selectDeglitchTime (uint16\_t baseAddress, uint16\_t deglitchTime)
- void EUSCI\_A\_UART\_setDormant (uint16\_t baseAddress)
- void EUSCI\_A\_UART\_transmitAddress (uint16\_t baseAddress, uint8\_t transmitAddress)
- void EUSCI A UART transmitBreak (uint16 t baseAddress)
- void EUSCI A UART transmitData (uint16 t baseAddress, uint8 t transmitData)

## 10.2.1 Detailed Description

The EUSI\_A\_UART API provides the set of functions required to implement an interrupt driven EUSI\_A\_UART driver. The EUSI\_A\_UART initialization with the various modes and features is done by the EUSCI\_A\_UART\_init(). At the end of this function EUSI\_A\_UART is initialized and stays disabled. EUSCI\_A\_UART\_enable() enables the EUSI\_A\_UART and the module is now ready for transmit and receive. It is recommended to initialize the EUSI\_A\_UART via EUSCI\_A\_UART\_init(), enable the required interrupts and then enable EUSI\_A\_UART via EUSCI\_A\_UART\_enable().

The EUSI\_A\_UART API is broken into three groups of functions: those that deal with configuration and control of the EUSI\_A\_UART modules, those used to send and receive data, and those that deal with interrupt handling and those dealing with DMA.

Configuration and control of the EUSI\_UART are handled by the

- EUSCI A UART init()
- EUSCI\_A\_UART\_initAdvance()
- EUSCI\_A\_UART\_enable()
- EUSCI\_A\_UART\_disable()
- EUSCI\_A\_UART\_setDormant()
- EUSCI\_A\_UART\_resetDormant()
- EUSCI\_A\_UART\_selectDeglitchTime()

Sending and receiving data via the EUSI\_UART is handled by the

- EUSCI\_A\_UART\_transmitData()
- EUSCI\_A\_UART\_receiveData()
- EUSCI\_A\_UART\_transmitAddress()
- EUSCI\_A\_UART\_transmitBreak()

Managing the EUSI\_UART interrupts and status are handled by the

- EUSCI\_A\_UART\_enableInterrupt()
- EUSCI\_A\_UART\_disableInterrupt()
- EUSCI\_A\_UART\_getInterruptStatus()
- EUSCI\_A\_UART\_clearInterruptFlag()
- EUSCI\_A\_UART\_queryStatusFlags()

## DMA related

- EUSCI\_A\_UART\_getReceiveBufferAddressForDMA()
- EUSCI\_A\_UART\_getTransmitBufferAddressForDMA()

## 10.2.2 Function Documentation

## 10.2.2.1 void EUSCI A UART clearInterruptFlag (uint16 t baseAddress, uint8 t mask)

Clears UART interrupt sources.

The UART interrupt source is cleared, so that it no longer asserts. The highest interrupt flag is automatically cleared when an interrupt vector generator is used.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 28        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 14        |
| IAR 5.51.6        | Size         | 6         |
| IAR 5.51.6        | Speed        | 6         |
| MSPGCC 4.8.0      | None         | 46        |
| MSPGCC 4.8.0      | Size         | 10        |
| MSPGCC 4.8.0      | Speed        | 10        |

### Parameters:

baseAddress is the base address of the EUSCI\_A\_UART module.

mask is a bit mask of the interrupt sources to be cleared. Mask value is the logical OR of any of the following:

- EUSCI\_A\_UART\_RECEIVE\_INTERRUPT\_FLAG
- EUSCI\_A\_UART\_TRANSMIT\_INTERRUPT\_FLAG
- EUSCI A UART STARTBIT INTERRUPT FLAG
- EUSCI\_A\_UART\_TRANSMIT\_COMPLETE\_INTERRUPT\_FLAG

Modified bits of UCAxIFG register.

## Returns:

None

## 10.2.2.2 void EUSCI\_A\_UART\_disable (uint16\_t baseAddress)

Disables the UART block.

This will disable operation of the UART block.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 16        |
| TI Compiler 4.2.1 | Size         | 6         |
| TI Compiler 4.2.1 | Speed        | 6         |
| IAR 5.51.6        | None         | 8         |
| IAR 5.51.6        | Size         | 6         |
| IAR 5.51.6        | Speed        | 6         |
| MSPGCC 4.8.0      | None         | 22        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |

### Parameters:

baseAddress is the base address of the EUSCI\_A\_UART module.

Modified bits are UCSWRST of UCAxCTL1 register.

## Returns:

None

## 10.2.2.3 void EUSCI A UART disableInterrupt (uint16 t baseAddress, uint8 t mask)

Disables individual UART interrupt sources.

Disables the indicated UART interrupt sources. Only the sources that are enabled can be reflected to the processor interrupt; disabled sources have no effect on the processor.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 62        |
| TI Compiler 4.2.1 | Size         | 26        |
| TI Compiler 4.2.1 | Speed        | 26        |
| IAR 5.51.6        | None         | 36        |
| IAR 5.51.6        | Size         | 14        |
| IAR 5.51.6        | Speed        | 22        |
| MSPGCC 4.8.0      | None         | 96        |
| MSPGCC 4.8.0      | Size         | 24        |
| MSPGCC 4.8.0      | Speed        | 24        |

## Parameters:

baseAddress is the base address of the EUSCI\_A\_UART module.

mask is the bit mask of the interrupt sources to be disabled. Mask value is the logical OR of any of the following:

- EUSCI\_A\_UART\_RECEIVE\_INTERRUPT Receive interrupt
- EUSCI\_A\_UART\_TRANSMIT\_INTERRUPT Transmit interrupt
- EUSCI\_A\_UART\_RECEIVE\_ERRONEOUSCHAR\_INTERRUPT Receive erroneous-character interrupt enable
- EUSCI A UART BREAKCHAR INTERRUPT Receive break character interrupt enable
- EUSCI\_A\_UART\_STARTBIT\_INTERRUPT Start bit received interrupt enable
- EUSCI\_A\_UART\_TRANSMIT\_COMPLETE\_INTERRUPT Transmit complete interrupt enable

Modified bits of UCAxCTL1 register and bits of UCAxIE register.

### Returns:

None

## 10.2.2.4 void EUSCI\_A\_UART\_enable (uint16\_t baseAddress)

Enables the UART block.

This will enable operation of the UART block.

## **Code Metrics:**

| Compiler                      | Optimization  | Code Size |
|-------------------------------|---------------|-----------|
| TI Compiler 4.2.1             | None          | 16        |
| TI Compiler 4.2.1             | Size          | 6         |
| TI Compiler 4.2.1  IAR 5.51.6 | Speed<br>None | 8         |
| IAR 5.51.6                    | Size          | 6         |
| IAR 5.51.6                    | Speed         | 6         |
| MSPGCC 4.8.0                  | None          | 22        |
| MSPGCC 4.8.0                  | Size          | 6         |
| MSPGCC 4.8.0                  | Speed         | 6         |

#### Parameters:

baseAddress is the base address of the EUSCI\_A\_UART module.

Modified bits are UCSWRST of UCAxCTL1 register.

#### Returns:

None

## 10.2.2.5 void EUSCI A UART enableInterrupt (uint16 t baseAddress, uint8 t mask)

Enables individual UART interrupt sources.

Enables the indicated UART interrupt sources. The interrupt flag is first and then the corresponding interrupt is enabled. Only the sources that are enabled can be reflected to the processor interrupt; disabled sources have no effect on the processor. Does not clear interrupt flags.

## Code Metrics:

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 62        |
| TI Compiler 4.2.1 | Size         | 22        |
| TI Compiler 4.2.1 | Speed        | 22        |
| IAR 5.51.6        | None         | 36        |
| IAR 5.51.6        | Size         | 14        |
| IAR 5.51.6        | Speed        | 22        |
| MSPGCC 4.8.0      | None         | 90        |
| MSPGCC 4.8.0      | Size         | 24        |
| MSPGCC 4.8.0      | Speed        | 24        |

### Parameters:

baseAddress is the base address of the EUSCI A UART module.

mask is the bit mask of the interrupt sources to be enabled. Mask value is the logical OR of any of the following:

- EUSCI\_A\_UART\_RECEIVE\_INTERRUPT Receive interrupt
- EUSCI\_A\_UART\_TRANSMIT\_INTERRUPT Transmit interrupt
- EUSCI\_A\_UART\_RECEIVE\_ERRONEOUSCHAR\_INTERRUPT Receive erroneous-character interrupt enable
- EUSCI\_A\_UART\_BREAKCHAR\_INTERRUPT Receive break character interrupt enable
- EUSCI\_A\_UART\_STARTBIT\_INTERRUPT Start bit received interrupt enable
- EUSCI\_A\_UART\_TRANSMIT\_COMPLETE\_INTERRUPT Transmit complete interrupt enable

Modified bits of UCAxCTL1 register and bits of UCAxIE register.

## Returns:

None

## 10.2.2.6 uint8 t EUSCI A UART getInterruptStatus (uint16 t baseAddress, uint8 t mask)

Gets the current UART interrupt status.

This returns the interrupt status for the UART module based on which flag is passed.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 22        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 10        |
| IAR 5.51.6        | Size         | 6         |
| IAR 5.51.6        | Speed        | 6         |
| MSPGCC 4.8.0      | None         | 38        |
| MSPGCC 4.8.0      | Size         | 8         |
| MSPGCC 4.8.0      | Speed        | 8         |

#### Parameters:

baseAddress is the base address of the EUSCI\_A\_UART module.

mask is the masked interrupt flag status to be returned. Mask value is the logical OR of any of the following:

- EUSCI A UART RECEIVE INTERRUPT FLAG
- **EUSCI A UART TRANSMIT INTERRUPT FLAG**
- EUSCI\_A\_UART\_STARTBIT\_INTERRUPT\_FLAG
- EUSCI\_A\_UART\_TRANSMIT\_COMPLETE\_INTERRUPT\_FLAG

Modified bits of UCAxIFG register.

## Returns:

Logical OR of any of the following:

- EUSCI\_A\_UART\_RECEIVE\_INTERRUPT\_FLAG
- EUSCI\_A\_UART\_TRANSMIT\_INTERRUPT\_FLAG
- EUSCI\_A\_UART\_STARTBIT\_INTERRUPT\_FLAG
- EUSCI\_A\_UART\_TRANSMIT\_COMPLETE\_INTERRUPT\_FLAG indicating the status of the masked flags

## 10.2.2.7 uint32\_t EUSCI\_A\_UART\_getReceiveBufferAddress (uint16\_t baseAddress)

Returns the address of the RX Buffer of the UART for the DMA module.

Returns the address of the UART RX Buffer. This can be used in conjunction with the DMA to store the received data directly to memory.

## Code Metrics:

| Compiler                                     | Optimization          | Code Size    |
|----------------------------------------------|-----------------------|--------------|
| TI Compiler 4.2.1                            | None<br>Size          | 18           |
| TI Compiler 4.2.1<br>TI Compiler 4.2.1       | Speed                 | 8<br>8       |
| IAR 5.51.6<br>IAR 5.51.6<br>IAR 5.51.6       | None<br>Size<br>Speed | 8<br>8<br>8  |
| MSPGCC 4.8.0<br>MSPGCC 4.8.0<br>MSPGCC 4.8.0 | None<br>Size<br>Speed | 24<br>8<br>8 |

#### Parameters:

baseAddress is the base address of the EUSCI\_A\_UART module.

#### Returns:

Address of RX Buffer

## 10.2.2.8 uint32\_t EUSCI\_A\_UART\_getTransmitBufferAddress (uint16\_t baseAddress)

Returns the address of the TX Buffer of the UART for the DMA module.

Returns the address of the UART TX Buffer. This can be used in conjunction with the DMA to obtain transmitted data directly from memory.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 18        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 8         |
| IAR 5.51.6        | Size         | 8         |
| IAR 5.51.6        | Speed        | 8         |
| MSPGCC 4.8.0      | None         | 24        |
| MSPGCC 4.8.0      | Size         | 8         |
| MSPGCC 4.8.0      | Speed        | 8         |

#### Parameters:

baseAddress is the base address of the EUSCI\_A\_UART module.

## Returns:

Address of TX Buffer

## 10.2.2.9 bool EUSCI\_A\_UART\_init (uint16\_t baseAddress, EUSCI\_A\_UART\_initParam \* param)

Advanced initialization routine for the UART block. The values to be written into the clockPrescalar, firstModReg, secondModReg and overSampling parameters should be pre-computed and passed into the initialization function.

Upon successful initialization of the UART block, this function will have initialized the module, but the UART block still remains disabled and must be enabled with EUSCI\_A\_UART\_enable(). To calculate values for clockPrescalar, firstModReg, secondModReg and overSampling please use the link below.

http://software-dl.ti.com/msp430/msp430\_public\_sw/mcu/msp430/MSP430BaudRateConverter/index.html

## **Code Metrics:**

| Optimization | Code Size                                                      |
|--------------|----------------------------------------------------------------|
| None         | 232                                                            |
| Size         | 142                                                            |
| Speed        | 142                                                            |
| None         | 188                                                            |
| Size         | 160                                                            |
| Speed        | 158                                                            |
| None         | 398                                                            |
| Size         | 150                                                            |
| Speed        | 254                                                            |
|              | None<br>Size<br>Speed<br>None<br>Size<br>Speed<br>None<br>Size |

### Parameters:

baseAddress is the base address of the EUSCI\_A\_UART module.

param is the pointer to struct for initialization.

Modified bits are UCPEN, UCPAR, UCMSB, UC7BIT, UCSPB, UCMODEx and UCSYNC of UCAxCTL0 register; bits UCSSELx and UCSWRST of UCAxCTL1 register.

#### Returns

STATUS\_SUCCESS or STATUS\_FAIL of the initialization process

10.2.2.10 bool EUSCI\_A\_UART\_initAdvance (uint16\_t baseAddress, uint8\_t selectClockSource, uint16\_t clockPrescalar, uint8\_t firstModReg, uint8\_t secondModReg, uint8\_t parity, uint16\_t msborLsbFirst, uint16\_t numberofStopBits, uint16\_t uartMode, uint8\_t overSampling)

DEPRECATED - Advanced initialization routine for the UART block. The values to be written into the clockPrescalar, firstModReg, secondModReg and overSampling parameters should be pre-computed and passed into the initialization function.

Upon successful initialization of the UART block, this function will have initialized the module, but the UART block still remains disabled and must be enabled with <a href="EUSCI\_A\_UART\_enable">EUSCI\_A\_UART\_enable</a>(). To calculate values for clockPrescalar, firstModReg, secondModReg and overSampling please use the link below.

http://software-dl.ti.com/msp430/msp430\_public\_sw/mcu/msp430/MSP430BaudRateConverter/index.html

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 106       |
| TI Compiler 4.2.1 | Size         | 118       |
| TI Compiler 4.2.1 | Speed        | 118       |
| IAR 5.51.6        | None         | 106       |
| IAR 5.51.6        | Size         | 98        |
| IAR 5.51.6        | Speed        | 98        |
| MSPGCC 4.8.0      | None         | 130       |
| MSPGCC 4.8.0      | Size         | 98        |
| MSPGCC 4.8.0      | Speed        | 242       |

### Parameters:

baseAddress is the base address of the EUSCI\_A\_UART module.

selectClockSource selects Clock source. Valid values are:

- EUSCI\_A\_UART\_CLOCKSOURCE\_SMCLK
- EUSCI A UART CLOCKSOURCE ACLK

clockPrescalar is the value to be written into UCBRx bits

**firstModReg** is First modulation stage register setting. This value is a pre-calculated value which can be obtained from the Device Users Guide. This value is written into UCBRFx bits of UCAxMCTLW.

**secondModReg** is Second modulation stage register setting. This value is a pre-calculated value which can be obtained from the Device Users Guide. This value is written into UCBRSx bits of UCAxMCTLW.

parity is the desired parity. Valid values are:

- EUSCI\_A\_UART\_NO\_PARITY [Default]
- EUSCI\_A\_UART\_ODD\_PARITY
- EUSCI\_A\_UART\_EVEN\_PARITY

msborLsbFirst controls direction of receive and transmit shift register. Valid values are:

- EUSCI\_A\_UART\_MSB\_FIRST
- EUSCI\_A\_UART\_LSB\_FIRST [Default]

numberofStopBits indicates one/two STOP bits Valid values are:

- EUSCI A UART ONE STOP BIT [Default]
- EUSCI\_A\_UART\_TWO\_STOP\_BITS

uartMode selects the mode of operation Valid values are:

- EUSCI A UART MODE [Default]
- EUSCI\_A\_UART\_IDLE\_LINE\_MULTI\_PROCESSOR\_MODE
- EUSCI\_A\_UART\_ADDRESS\_BIT\_MULTI\_PROCESSOR\_MODE
- EUSCI\_A\_UART\_AUTOMATIC\_BAUDRATE\_DETECTION\_MODE

overSampling indicates low frequency or oversampling baud generation Valid values are:

- EUSCI\_A\_UART\_OVERSAMPLING\_BAUDRATE\_GENERATION
- EUSCI\_A\_UART\_LOW\_FREQUENCY\_BAUDRATE\_GENERATION

Modified bits are UCPEN, UCPAR, UCMSB, UC7BIT, UCSPB, UCMODEx and UCSYNC of UCAxCTL0 register; bits UCSSELx and UCSWRST of UCAxCTL1 register.

#### Returns

STATUS\_SUCCESS or STATUS\_FAIL of the initialization process

## 10.2.2.11 uint8\_t EUSCI\_A\_UART\_queryStatusFlags (uint16\_t baseAddress, uint8\_t mask)

Gets the current UART status flags.

This returns the status for the UART module based on which flag is passed.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 22        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 10        |
| IAR 5.51.6        | Size         | 4         |
| IAR 5.51.6        | Speed        | 4         |
| MSPGCC 4.8.0      | None         | 38        |
| MSPGCC 4.8.0      | Size         | 8         |
| MSPGCC 4.8.0      | Speed        | 8         |

## Parameters:

**baseAddress** is the base address of the EUSCI A UART module.

mask is the masked interrupt flag status to be returned. Mask value is the logical OR of any of the following:

- EUSCI\_A\_UART\_LISTEN\_ENABLE
- EUSCI\_A\_UART\_FRAMING\_ERROR
- EUSCI\_A\_UART\_OVERRUN\_ERROR
- EUSCI\_A\_UART\_PARITY\_ERROR
- EUSCI\_A\_UART\_BREAK\_DETECT
- EUSCI\_A\_UART\_RECEIVE\_ERROR
- EUSCI\_A\_UART\_ADDRESS\_RECEIVED
- **EUSCI A UART IDLELINE**
- EUSCI\_A\_UART\_BUSY

Modified bits of **UCAxSTAT** register.

## Returns:

Logical OR of any of the following:

- EUSCI\_A\_UART\_LISTEN\_ENABLE
- EUSCI\_A\_UART\_FRAMING\_ERROR
- EUSCI\_A\_UART\_OVERRUN\_ERROR
- **EUSCI A UART PARITY ERROR**
- EUSCI\_A\_UART\_BREAK\_DETECT

- EUSCI\_A\_UART\_RECEIVE\_ERROR
- EUSCI\_A\_UART\_ADDRESS\_RECEIVED
- EUSCI\_A\_UART\_IDLELINE
- EUSCI\_A\_UART\_BUSY

indicating the status of the masked interrupt flags

## 10.2.2.12 uint8\_t EUSCI\_A\_UART\_receiveData (uint16\_t baseAddress)

Receives a byte that has been sent to the UART Module.

This function reads a byte of data from the UART receive data Register.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 28        |
| TI Compiler 4.2.1 | Size         | 20        |
| TI Compiler 4.2.1 | Speed        | 20        |
| IAR 5.51.6        | None         | 32        |
| IAR 5.51.6        | Size         | 32        |
| IAR 5.51.6        | Speed        | 32        |
| MSPGCC 4.8.0      | None         | 54        |
| MSPGCC 4.8.0      | Size         | 24        |
| MSPGCC 4.8.0      | Speed        | 24        |

## Parameters:

baseAddress is the base address of the EUSCI\_A\_UART module.

Modified bits of **UCAxRXBUF** register.

### Returns

Returns the byte received from by the UART module, cast as an uint8\_t.

## 10.2.2.13 void EUSCI\_A\_UART\_resetDormant (uint16\_t baseAddress)

Re-enables UART module from dormant mode.

Not dormant. All received characters set UCRXIFG.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 16        |
| TI Compiler 4.2.1 | Size         | 6         |
| TI Compiler 4.2.1 | Speed        | 6         |
| IAR 5.51.6        | None         | 8         |
| IAR 5.51.6        | Size         | 6         |
| IAR 5.51.6        | Speed        | 6         |
| MSPGCC 4.8.0      | None         | 22        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |

### Parameters:

baseAddress is the base address of the EUSCI\_A\_UART module.

Modified bits are UCDORM of UCAxCTL1 register.

## Returns:

None

## 10.2.2.14 void EUSCI\_A\_UART\_selectDeglitchTime (uint16\_t baseAddress, uint16\_t deglitchTime)

Sets the deglitch time.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 34        |
| TI Compiler 4.2.1 | Size         | 14        |
| TI Compiler 4.2.1 | Speed        | 14        |
| IAR 5.51.6        | None         | 20        |
| IAR 5.51.6        | Size         | 8         |
| IAR 5.51.6        | Speed        | 8         |
| MSPGCC 4.8.0      | None         | 56        |
| MSPGCC 4.8.0      | Size         | 14        |
| MSPGCC 4.8.0      | Speed        | 14        |

#### Parameters:

baseAddress is the base address of the EUSCI\_A\_UART module.

deglitchTime is the selected deglitch time Valid values are:

- EUSCI\_A\_UART\_DEGLITCH\_TIME\_2ns
- EUSCI\_A\_UART\_DEGLITCH\_TIME\_50ns
- EUSCI\_A\_UART\_DEGLITCH\_TIME\_100ns
- EUSCI\_A\_UART\_DEGLITCH\_TIME\_200ns

### Returns:

None

## 10.2.2.15 void EUSCI\_A\_UART\_setDormant (uint16\_t baseAddress)

Sets the UART module in dormant mode.

Puts USCI in sleep mode Only characters that are preceded by an idle-line or with address bit set UCRXIFG. In UART mode with automatic baud-rate detection, only the combination of a break and sync field sets UCRXIFG.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 16        |
| TI Compiler 4.2.1 | Size         | 6         |
| TI Compiler 4.2.1 | Speed        | 6         |
| IAR 5.51.6        | None         | 8         |
| IAR 5.51.6        | Size         | 6         |
| IAR 5.51.6        | Speed        | 6         |
| MSPGCC 4.8.0      | None         | 22        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |

### Parameters:

baseAddress is the base address of the EUSCI\_A\_UART module.

Modified bits of UCAxCTL1 register.

## Returns:

None

## 10.2.2.16 void EUSCI\_A\_UART\_transmitAddress (uint16\_t baseAddress, uint8\_t transmitAddress)

Transmits the next byte to be transmitted marked as address depending on selected multiprocessor mode.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 30        |
| TI Compiler 4.2.1 | Size         | 12        |
| TI Compiler 4.2.1 | Speed        | 12        |
| IAR 5.51.6        | None         | 20        |
| IAR 5.51.6        | Size         | 4         |
| IAR 5.51.6        | Speed        | 4         |
| MSPGCC 4.8.0      | None         | 46        |
| MSPGCC 4.8.0      | Size         | 14        |
| MSPGCC 4.8.0      | Speed        | 14        |

#### Parameters:

 $\textit{baseAddress}\$  is the base address of the EUSCI\_A\_UART module.

transmitAddress is the next byte to be transmitted

Modified bits of UCAxTXBUF register and bits of UCAxCTL1 register.

#### Returns:

None

## 10.2.2.17 void EUSCI\_A\_UART\_transmitBreak (uint16\_t baseAddress)

Transmit break.

Transmits a break with the next write to the transmit buffer. In UART mode with automatic baud-rate detection, EUSCI\_A\_UART\_AUTOMATICBAUDRATE\_SYNC(0x55) must be written into UCAXTXBUF to generate the required break/sync fields. Otherwise, DEFAULT\_SYNC(0x00) must be written into the transmit buffer. Also ensures module is ready for transmitting the next data.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 60        |
| TI Compiler 4.2.1 | Size         | 42        |
| TI Compiler 4.2.1 | Speed        | 42        |
| IAR 5.51.6        | None         | 68        |
| IAR 5.51.6        | Size         | 34        |
| IAR 5.51.6        | Speed        | 60        |
| MSPGCC 4.8.0      | None         | 92        |
| MSPGCC 4.8.0      | Size         | 54        |
| MSPGCC 4.8.0      | Speed        | 48        |

## Parameters:

baseAddress is the base address of the EUSCI\_A\_UART module.

Modified bits of UCAxTXBUF register and bits of UCAxCTL1 register.

## Returns:

None

## 10.2.2.18 void EUSCI A UART transmitData (uint16 t baseAddress, uint8 t transmitData)

Transmits a byte from the UART Module.

This function will place the supplied data into UART transmit data register to start transmission

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 34        |
| TI Compiler 4.2.1 | Size         | 20        |
| TI Compiler 4.2.1 | Speed        | 20        |
| IAR 5.51.6        | None         | 38        |
| IAR 5.51.6        | Size         | 6         |
| IAR 5.51.6        | Speed        | 26        |
| MSPGCC 4.8.0      | None         | 64        |
| MSPGCC 4.8.0      | Size         | 28        |
| MSPGCC 4.8.0      | Speed        | 28        |

#### Parameters:

**baseAddress** is the base address of the EUSCI\_A\_UART module. **transmitData** data to be transmitted from the UART module

Modified bits of **UCAxTXBUF** register.

## Returns:

None

## 10.3 Programming Example

The following example shows how to use the EUSI\_UART API to initialize the EUSI\_UART, transmit characters, and receive characters.

# 11 EUSCI Synchronous Peripheral Interface (EUSCI\_A\_SPI)

| Introduction          | 90   |
|-----------------------|------|
| API Functions         | . 90 |
| Programming Example 1 |      |

## 11.1 Introduction

The Serial Peripheral Interface Bus or SPI bus is a synchronous serial data link standard named by Motorola that operates in full duplex mode. Devices communicate in master/slave mode where the master device initiates the data frame.

This library provides the API for handling a SPI communication using EUSCI.

The SPI module can be configured as either a master or a slave device.

The SPI module also includes a programmable bit rate clock divider and prescaler to generate the output serial clock derived from the module's input clock.

This driver is contained in eusci\_a\_spi.c, with eusci\_a\_spi.h containing the API definitions for use by applications.

T

he following code metrics were performed with the TI Compiler 4.2.1 compiler, IAR 5.51.6 compiler and MSPGCC 4.8.0 compiler with different optimization settings. Users may see different code sizes depending on their project settings so it is best to perform your benchmarks within your project. These sizes contain all functions of the peripheral but only functions that are used will be linked into the application and added to the total code size. To see individual API code metrics see the specific API below.

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 818       |
| TI Compiler 4.2.1 | Size         | 462       |
| TI Compiler 4.2.1 | Speed        | 462       |
| IAR 5.51.6        | None         | 578       |
| IAR 5.51.6        | Size         | 462       |
| IAR 5.51.6        | Speed        | 470       |
| MSPGCC 4.8.0      | None         | 1150      |
| MSPGCC 4.8.0      | Size         | 470       |
| MSPGCC 4.8.0      | Speed        | 472       |

## 11.2 Functions

## **Functions**

- void EUSCI\_A\_SPI\_changeClockPhasePolarity (uint16\_t baseAddress, uint16\_t clockPhase, uint16\_t clockPolarity)
- void EUSCI\_A\_SPI\_changeMasterClock (uint16\_t baseAddress, EUSCI\_A\_SPI\_changeMasterClockParam \*param)
- void EUSCI\_A\_SPI\_clearInterruptFlag (uint16\_t baseAddress, uint8\_t mask)
- void EUSCI\_A\_SPI\_disable (uint16\_t baseAddress)
- void EUSCI\_A\_SPI\_disableInterrupt (uint16\_t baseAddress, uint8\_t mask)
- void EUSCI A SPI enable (uint16 t baseAddress)
- void EUSCI\_A\_SPI\_enableInterrupt (uint16\_t baseAddress, uint8\_t mask)
- uint8\_t EUSCI\_A\_SPI\_getInterruptStatus (uint16\_t baseAddress, uint8\_t mask)
- uint32\_t EUSCI\_A\_SPI\_getReceiveBufferAddress (uint16\_t baseAddress)
- uint32 t EUSCI A SPI getTransmitBufferAddress (uint16 t baseAddress)
- void EUSCI\_A\_SPI\_initMaster (uint16\_t baseAddress, EUSCI\_A\_SPI\_initMasterParam \*param)

- void EUSCI\_A\_SPI\_initSlave (uint16\_t baseAddress, EUSCI\_A\_SPI\_initSlaveParam \*param)
- uint16\_t EUSCI\_A\_SPI\_isBusy (uint16\_t baseAddress)
- void EUSCI\_A\_SPI\_masterChangeClock (uint16\_t baseAddress, uint32\_t clockSourceFrequency, uint32\_t desiredSpiClock)
- void EUSCI\_A\_SPI\_masterInit (uint16\_t baseAddress, uint8\_t selectClockSource, uint32\_t clockSourceFrequency, uint32\_t desiredSpiClock, uint16\_t msbFirst, uint16\_t clockPhase, uint16\_t clockPolarity, uint16\_t spiMode)
- uint8 t EUSCI A SPI receiveData (uint16 t baseAddress)
- void EUSCI A SPI select4PinFunctionality (uint16 t baseAddress, uint8 t select4PinFunctionality)
- void EUSCI\_A\_SPI\_slaveInit (uint16\_t baseAddress, uint16\_t msbFirst, uint16\_t clockPhase, uint16\_t clockPolarity, uint16\_t spiMode)
- void EUSCI A SPI transmitData (uint16 t baseAddress, uint8 t transmitData)

## 11.2.1 Detailed Description

To use the module as a master, the user must call <code>EUSCl\_A\_SPl\_masterInit()</code> to configure the SPI Master. This is followed by enabling the SPI module using <code>EUSCl\_A\_SPl\_enable()</code>. The interrupts are then enabled (if needed). It is recommended to enable the SPI module before enabling the interrupts. A data transmit is then initiated using <code>EUSCl\_A\_SPl\_transmitData()</code> and then when the receive flag is set, the received data is read using <code>EUSCl\_A\_SPl\_receiveData()</code> and this indicates that an RX/TX operation is complete.

To use the module as a slave, initialization is done using EUSCI\_A\_SPI\_slaveInit() and this is followed by enabling the module using EUSCI\_A\_SPI\_enable(). Following this, the interrupts may be enabled as needed. When the receive flag is set, data is first transmitted using EUSCI\_A\_SPI\_transmitData() and this is followed by a data reception by EUSCI\_A\_SPI\_receiveData()

The SPI API is broken into 3 groups of functions: those that deal with status and initialization, those that handle data, and those that manage interrupts.

The status and initialization of the SPI module are managed by

- EUSCI\_A\_SPI\_masterInit()
- EUSCI A SPI slaveInit()
- EUSCI\_A\_SPI\_disable()
- EUSCI\_A\_SPI\_enable()
- EUSCI\_A\_SPI\_masterChangeClock()
- EUSCI\_A\_SPI\_isBusy()
- EUSCI A SPI select4PinFunctionality()
- EUSCI\_A\_SPI\_changeClockPhasePolarity()

Data handling is done by

- EUSCI A SPI transmitData()
- EUSCI\_A\_SPI\_receiveData()

Interrupts from the SPI module are managed using

- EUSCI A SPI disableInterrupt()
- EUSCI\_A\_SPI\_enableInterrupt()
- EUSCI\_A\_SPI\_getInterruptStatus()
- EUSCI\_A\_SPI\_clearInterruptFlag()

## DMA related

- EUSCI\_A\_SPI\_getReceiveBufferAddressForDMA()
- EUSCI A SPI getTransmitBufferAddressForDMA()

## 11.2.2 Function Documentation

## 11.2.2.1 void EUSCI\_A\_SPI\_changeClockPhasePolarity (uint16\_t baseAddress, uint16\_t clockPhase, uint16\_t clockPolarity)

Changes the SPI clock phase and polarity. At the end of this function call, SPI module is left enabled.

#### **Code Metrics:**

| Compiler                      | Optimization  | Code Size |
|-------------------------------|---------------|-----------|
| TI Compiler 4.2.1             | None          | 56        |
| TI Compiler 4.2.1             | Size          | 22        |
| TI Compiler 4.2.1  IAR 5.51.6 | Speed<br>None | 22        |
| IAR 5.51.6                    | Size          | 18        |
| IAR 5.51.6                    | Speed         | 18        |
| MSPGCC 4.8.0                  | None          | 94        |
| MSPGCC 4.8.0                  | Size          | 22        |
| MSPGCC 4.8.0                  | Speed         | 22        |

#### Parameters:

baseAddress is the base address of the EUSCI\_A\_SPI module.

clockPhase is clock phase select. Valid values are:

- EUSCI A SPI PHASE DATA CHANGED ONFIRST CAPTURED ON NEXT [Default]
- EUSCI\_A\_SPI\_PHASE\_DATA\_CAPTURED\_ONFIRST\_CHANGED\_ON\_NEXT

clockPolarity is clock polarity select Valid values are:

- EUSCI A SPI CLOCKPOLARITY INACTIVITY HIGH
- EUSCI\_A\_SPI\_CLOCKPOLARITY\_INACTIVITY\_LOW [Default]

Modified bits are UCCKPL, UCCKPH and UCSWRST of UCAxCTLW0 register.

## Returns:

None

## 11.2.2.2 void EUSCI\_A\_SPI\_changeMasterClock (uint16\_t baseAddress, EUSCI\_A\_SPI\_changeMasterClockParam \* param)

Initializes the SPI Master clock. At the end of this function call, SPI module is left enabled.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 54        |
| TI Compiler 4.2.1 | Size         | 40        |
| TI Compiler 4.2.1 | Speed        | 40        |
| IAR 5.51.6        | None         | 50        |
| IAR 5.51.6        | Size         | 46        |
| IAR 5.51.6        | Speed        | 46        |
| MSPGCC 4.8.0      | None         | 88        |
| MSPGCC 4.8.0      | Size         | 46        |
| MSPGCC 4.8.0      | Speed        | 46        |

### Parameters:

baseAddress is the base address of the EUSCI\_A\_SPI module.

param is the pointer to struct for master clock setting.

Modified bits are UCSWRST of UCAxCTLW0 register.

## Returns:

None

## 11.2.2.3 void EUSCI A SPI clearInterruptFlag (uint16 t baseAddress, uint8 t mask)

Clears the selected SPI interrupt status flag.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 28        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 14        |
| IAR 5.51.6        | Size         | 4         |
| IAR 5.51.6        | Speed        | 4         |
| MSPGCC 4.8.0      | None         | 46        |
| MSPGCC 4.8.0      | Size         | 10        |
| MSPGCC 4.8.0      | Speed        | 10        |

## Parameters:

baseAddress is the base address of the EUSCI\_A\_SPI module.

mask is the masked interrupt flag to be cleared. Mask value is the logical OR of any of the following:

- EUSCI\_A\_SPI\_TRANSMIT\_INTERRUPT
- EUSCI\_A\_SPI\_RECEIVE\_INTERRUPT

Modified bits of **UCAxIFG** register.

## Returns:

None

## 11.2.2.4 void EUSCI\_A\_SPI\_disable (uint16\_t baseAddress)

Disables the SPI block.

This will disable operation of the SPI block.

## **Code Metrics:**

| Compiler                               | Optimization | Code Size |
|----------------------------------------|--------------|-----------|
| TI Compiler 4.2.1<br>TI Compiler 4.2.1 | None<br>Size | 16<br>6   |
| TI Compiler 4.2.1                      | Speed        | 6         |
| IAR 5.51.6                             | None         | 8         |
| IAR 5.51.6                             | Size         | 6         |
| IAR 5.51.6                             | Speed        | 6         |
| MSPGCC 4.8.0                           | None         | 22        |
| MSPGCC 4.8.0                           | Size         | 6         |
| MSPGCC 4.8.0                           | Speed        | 6         |

### Parameters:

baseAddress is the base address of the EUSCI\_A\_SPI module.

Modified bits are **UCSWRST** of **UCAxCTLW0** register.

## Returns:

None

## 11.2.2.5 void EUSCI\_A\_SPI\_disableInterrupt (uint16\_t baseAddress, uint8\_t mask)

Disables individual SPI interrupt sources.

Disables the indicated SPI interrupt sources. Only the sources that are enabled can be reflected to the processor interrupt; disabled sources have no effect on the processor.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 28        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 14        |
| IAR 5.51.6        | Size         | 6         |
| IAR 5.51.6        | Speed        | 6         |
| MSPGCC 4.8.0      | None         | 46        |
| MSPGCC 4.8.0      | Size         | 10        |
| MSPGCC 4.8.0      | Speed        | 10        |

#### Parameters:

baseAddress is the base address of the EUSCI\_A\_SPI module.

mask is the bit mask of the interrupt sources to be disabled. Mask value is the logical OR of any of the following:

- EUSCI\_A\_SPI\_TRANSMIT\_INTERRUPT
- EUSCI\_A\_SPI\_RECEIVE\_INTERRUPT

Modified bits of **UCAxIE** register.

## Returns:

None

## 11.2.2.6 void EUSCI\_A\_SPI\_enable (uint16\_t baseAddress)

Enables the SPI block.

This will enable operation of the SPI block.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 16        |
| TI Compiler 4.2.1 | Size         | 6         |
| TI Compiler 4.2.1 | Speed        | 6         |
| IAR 5.51.6        | None         | 8         |
| IAR 5.51.6        | Size         | 0         |
| IAR 5.51.6        | Speed        | 0         |
| MSPGCC 4.8.0      | None         | 22        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |

### Parameters:

baseAddress is the base address of the EUSCI\_A\_SPI module.

Modified bits are UCSWRST of UCAxCTLW0 register.

## Returns:

None

## 11.2.2.7 void EUSCI A SPI enableInterrupt (uint16 t baseAddress, uint8 t mask)

Enables individual SPI interrupt sources.

Enables the indicated SPI interrupt sources. Only the sources that are enabled can be reflected to the processor interrupt; disabled sources have no effect on the processor. Does not clear interrupt flags.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 28        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 14        |
| IAR 5.51.6        | Size         | 4         |
| IAR 5.51.6        | Speed        | 4         |
| MSPGCC 4.8.0      | None         | 42        |
| MSPGCC 4.8.0      | Size         | 10        |
| MSPGCC 4.8.0      | Speed        | 10        |

## Parameters:

baseAddress is the base address of the EUSCI\_A\_SPI module.

mask is the bit mask of the interrupt sources to be enabled. Mask value is the logical OR of any of the following:

- EUSCI\_A\_SPI\_TRANSMIT\_INTERRUPT
- EUSCI\_A\_SPI\_RECEIVE\_INTERRUPT

Modified bits of **UCAxIFG** register and bits of **UCAxIE** register.

## Returns:

None

## 11.2.2.8 uint8\_t EUSCI\_A\_SPI\_getInterruptStatus (uint16\_t baseAddress, uint8\_t mask)

Gets the current SPI interrupt status.

This returns the interrupt status for the SPI module based on which flag is passed.

### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 22        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 10        |
| IAR 5.51.6        | Size         | 10        |
| IAR 5.51.6        | Speed        | 10        |
| MSPGCC 4.8.0      | None         | 38        |
| MSPGCC 4.8.0      | Size         | 8         |
| MSPGCC 4.8.0      | Speed        | 8         |

## Parameters:

baseAddress is the base address of the EUSCI A SPI module.

mask is the masked interrupt flag status to be returned. Mask value is the logical OR of any of the following:

■ EUSCI\_A\_SPI\_TRANSMIT\_INTERRUPT

## ■ EUSCI\_A\_SPI\_RECEIVE\_INTERRUPT

#### Returns:

Logical OR of any of the following:

- EUSCI\_A\_SPI\_TRANSMIT\_INTERRUPT
- EUSCI\_A\_SPI\_RECEIVE\_INTERRUPT indicating the status of the masked interrupts

## 11.2.2.9 uint32\_t EUSCI\_A\_SPI\_getReceiveBufferAddress (uint16\_t baseAddress)

Returns the address of the RX Buffer of the SPI for the DMA module.

Returns the address of the SPI RX Buffer. This can be used in conjunction with the DMA to store the received data directly to memory.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 18        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 8         |
| IAR 5.51.6        | Size         | 8         |
| IAR 5.51.6        | Speed        | 8         |
| MSPGCC 4.8.0      | None         | 24        |
| MSPGCC 4.8.0      | Size         | 8         |
| MSPGCC 4.8.0      | Speed        | 8         |

### Parameters:

baseAddress is the base address of the EUSCI\_A\_SPI module.

## Returns:

the address of the RX Buffer

## 11.2.2.10 uint32\_t EUSCI\_A\_SPI\_getTransmitBufferAddress (uint16\_t baseAddress)

Returns the address of the TX Buffer of the SPI for the DMA module.

Returns the address of the SPI TX Buffer. This can be used in conjunction with the DMA to obtain transmitted data directly from memory.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 18        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 8         |
| IAR 5.51.6        | Size         | 8         |
| IAR 5.51.6        | Speed        | 8         |
| MSPGCC 4.8.0      | None         | 24        |
| MSPGCC 4.8.0      | Size         | 8         |
| MSPGCC 4.8.0      | Speed        | 8         |

## Parameters:

baseAddress is the base address of the EUSCI\_A\_SPI module.

#### Returns:

the address of the TX Buffer

## 11.2.2.11 void EUSCI\_A\_SPI\_initMaster (uint16\_t baseAddress, EUSCI A SPI initMasterParam \* param)

Initializes the SPI Master block.

Upon successful initialization of the SPI master block, this function will have set the bus speed for the master, but the SPI Master block still remains disabled and must be enabled with EUSCI\_A\_SPI\_enable()

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 114       |
| TI Compiler 4.2.1 | Size         | 84        |
| TI Compiler 4.2.1 | Speed        | 84        |
| IAR 5.51.6        | None         | 98        |
| IAR 5.51.6        | Size         | 92        |
| IAR 5.51.6        | Speed        | 92        |
| MSPGCC 4.8.0      | None         | 190       |
| MSPGCC 4.8.0      | Size         | 90        |
| MSPGCC 4.8.0      | Speed        | 90        |

#### Parameters:

baseAddress is the base address of the EUSCI\_A\_SPI Master module.

 $\ensuremath{\textit{param}}$  is the pointer to struct for master initialization.

Modified bits are UCCKPH, UCCKPL, UC7BIT, UCMSB, UCSSELx and UCSWRST of UCAxCTLW0 register.

## Returns:

STATUS\_SUCCESS

## 11.2.2.12 void EUSCI\_A\_SPI\_initSlave (uint16\_t baseAddress, EU-SCI\_A\_SPI\_initSlaveParam \* param)

Initializes the SPI Slave block.

Upon successful initialization of the SPI slave block, this function will have initialized the slave block, but the SPI Slave block still remains disabled and must be enabled with EUSCI\_A\_SPI\_enable()

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 56        |
| TI Compiler 4.2.1 | Size         | 34        |
| TI Compiler 4.2.1 | Speed        | 34        |
| IAR 5.51.6        | None         | 36        |
| IAR 5.51.6        | Size         | 34        |
| IAR 5.51.6        | Speed        | 34        |
| MSPGCC 4.8.0      | None         | 96        |
| MSPGCC 4.8.0      | Size         | 34        |
| MSPGCC 4.8.0      | Speed        | 34        |

## Parameters:

baseAddress is the base address of the EUSCI\_A\_SPI Slave module.

param is the pointer to struct for slave initialization.

Modified bits are UCMSB, UCMST, UC7BIT, UCCKPL, UCCKPH, UCMODE and UCSWRST of UCAXCTLW0 register.

#### Returns:

STATUS\_SUCCESS

## 11.2.2.13 uint16\_t EUSCI\_A\_SPI\_isBusy (uint16\_t baseAddress)

Indicates whether or not the SPI bus is busy.

This function returns an indication of whether or not the SPI bus is busy. This function checks the status of the bus via UCBBUSY bit

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 18        |
| TI Compiler 4.2.1 | Size         | 10        |
| TI Compiler 4.2.1 | Speed        | 10        |
| IAR 5.51.6        | None         | 10        |
| IAR 5.51.6        | Size         | 10        |
| IAR 5.51.6        | Speed        | 10        |
| MSPGCC 4.8.0      | None         | 20        |
| MSPGCC 4.8.0      | Size         | 8         |
| MSPGCC 4.8.0      | Speed        | 8         |

## Parameters:

baseAddress is the base address of the EUSCI\_A\_SPI module.

## Returns:

One of the following:

- EUSCI\_A\_SPI\_BUSY
- EUSCI\_A\_SPI\_NOT\_BUSY
  indicating if the EUSCI\_A\_SPI is busy

## 11.2.2.14 void EUSCI\_A\_SPI\_masterChangeClock (uint16\_t baseAddress, uint32\_t clockSourceFrequency, uint32\_t desiredSpiClock)

DEPRECATED - Initializes the SPI Master clock. At the end of this function call, SPI module is left enabled.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 90        |
| TI Compiler 4.2.1 | Size         | 36        |
| TI Compiler 4.2.1 | Speed        | 36        |
| IAR 5.51.6        | None         | 66        |
| IAR 5.51.6        | Size         | 46        |
| IAR 5.51.6        | Speed        | 42        |
| MSPGCC 4.8.0      | None         | 92        |
| MSPGCC 4.8.0      | Size         | 50        |
| MSPGCC 4.8.0      | Speed        | 60        |

## Parameters:

baseAddress is the base address of the EUSCI\_A\_SPI module.

clockSourceFrequency is the frequency of the selected clock source desiredSpiClock is the desired clock rate for SPI communication

Modified bits are UCSWRST of UCAxCTLW0 register.

#### Returns:

None

11.2.2.15 void EUSCI\_A\_SPI\_masterInit (uint16\_t baseAddress, uint8\_t selectClockSource, uint32\_t clockSourceFrequency, uint32\_t desiredSpiClock, uint16\_t msbFirst, uint16\_t clockPhase, uint16\_t clockPolarity, uint16\_t spiMode)

DEPRECATED - Initializes the SPI Master block.

Upon successful initialization of the SPI master block, this function will have set the bus speed for the master, but the SPI Master block still remains disabled and must be enabled with EUSCI\_A\_SPI\_enable()

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 106       |
| TI Compiler 4.2.1 | Size         | 118       |
| TI Compiler 4.2.1 | Speed        | 118       |
| IAR 5.51.6        | None         | 108       |
| IAR 5.51.6        | Size         | 102       |
| IAR 5.51.6        | Speed        | 102       |
| MSPGCC 4.8.0      | None         | 126       |
| MSPGCC 4.8.0      | Size         | 94        |
| MSPGCC 4.8.0      | Speed        | 86        |

### Parameters:

baseAddress is the base address of the EUSCI\_A\_SPI Master module.

selectClockSource selects Clock source. Valid values are:

- EUSCI\_A\_SPI\_CLOCKSOURCE\_ACLK
- EUSCI\_A\_SPI\_CLOCKSOURCE\_SMCLK

clockSourceFrequency is the frequency of the selected clock source

desiredSpiClock is the desired clock rate for SPI communication

*msbFirst* controls the direction of the receive and transmit shift register. Valid values are:

- EUSCI\_A\_SPI\_MSB\_FIRST
- EUSCI\_A\_SPI\_LSB\_FIRST [Default]

clockPhase is clock phase select. Valid values are:

- EUSCI\_A\_SPI\_PHASE\_DATA\_CHANGED\_ONFIRST\_CAPTURED\_ON\_NEXT [Default]
- EUSCI\_A\_SPI\_PHASE\_DATA\_CAPTURED\_ONFIRST\_CHANGED\_ON\_NEXT

clockPolarity is clock polarity select Valid values are:

- EUSCI\_A\_SPI\_CLOCKPOLARITY\_INACTIVITY\_HIGH
- EUSCI\_A\_SPI\_CLOCKPOLARITY\_INACTIVITY\_LOW [Default]

spiMode is SPI mode select Valid values are:

- EUSCI\_A\_SPI\_3PIN
- EUSCI\_A\_SPI\_4PIN\_UCxSTE\_ACTIVE\_HIGH
- EUSCI\_A\_SPI\_4PIN\_UCxSTE\_ACTIVE\_LOW

Modified bits are UCCKPH, UCCKPL, UC7BIT, UCMSB, UCSSELx and UCSWRST of UCAxCTLW0 register.

## Returns:

STATUS\_SUCCESS

## 11.2.2.16 uint8\_t EUSCI\_A\_SPI\_receiveData (uint16\_t baseAddress)

Receives a byte that has been sent to the SPI Module.

This function reads a byte of data from the SPI receive data Register.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 16        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 8         |
| IAR 5.51.6        | Size         | 8         |
| IAR 5.51.6        | Speed        | 8         |
| MSPGCC 4.8.0      | None         | 24        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |

#### Parameters:

baseAddress is the base address of the EUSCI\_A\_SPI module.

#### Returns:

Returns the byte received from by the SPI module, cast as an uint8 t.

## 11.2.2.17 void EUSCI\_A\_SPI\_select4PinFunctionality (uint16\_t baseAddress, uint8\_t select4PinFunctionality)

Selects 4Pin Functionality.

This function should be invoked only in 4-wire mode. Invoking this function has no effect in 3-wire mode.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 30        |
| TI Compiler 4.2.1 | Size         | 12        |
| TI Compiler 4.2.1 | Speed        | 12        |
| IAR 5.51.6        | None         | 14        |
| IAR 5.51.6        | Size         | 6         |
| IAR 5.51.6        | Speed        | 6         |
| MSPGCC 4.8.0      | None         | 50        |
| MSPGCC 4.8.0      | Size         | 14        |
| MSPGCC 4.8.0      | Speed        | 14        |

## Parameters:

baseAddress is the base address of the EUSCI\_A\_SPI module.

select4PinFunctionality selects 4 pin functionality Valid values are:

- EUSCI\_A\_SPI\_PREVENT\_CONFLICTS\_WITH\_OTHER\_MASTERS
- EUSCI\_A\_SPI\_ENABLE\_SIGNAL\_FOR\_4WIRE\_SLAVE

Modified bits are UCSTEM of UCAxCTLW0 register.

### Returns:

None

## 11.2.2.18 void EUSCI\_A\_SPI\_slaveInit (uint16\_t baseAddress, uint16\_t msbFirst, uint16\_t clockPhase, uint16\_t clockPolarity, uint16\_t spiMode)

DEPRECATED - Initializes the SPI Slave block.

Upon successful initialization of the SPI slave block, this function will have initialized the slave block, but the SPI Slave block still remains disabled and must be enabled with EUSCI\_A\_SPI\_enable()

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 82        |
| TI Compiler 4.2.1 | Size         | 30        |
| TI Compiler 4.2.1 | Speed        | 30        |
| IAR 5.51.6        | None         | 62        |
| IAR 5.51.6        | Size         | 42        |
| IAR 5.51.6        | Speed        | 54        |
| MSPGCC 4.8.0      | None         | 76        |
| MSPGCC 4.8.0      | Size         | 30        |
| MSPGCC 4.8.0      | Speed        | 30        |

#### Parameters:

baseAddress is the base address of the EUSCI\_A\_SPI Slave module.

msbFirst controls the direction of the receive and transmit shift register. Valid values are:

- EUSCI\_A\_SPI\_MSB\_FIRST
- EUSCI\_A\_SPI\_LSB\_FIRST [Default]

clockPhase is clock phase select. Valid values are:

- EUSCI\_A\_SPI\_PHASE\_DATA\_CHANGED\_ONFIRST\_CAPTURED\_ON\_NEXT [Default]
- EUSCI\_A\_SPI\_PHASE\_DATA\_CAPTURED\_ONFIRST\_CHANGED\_ON\_NEXT

clockPolarity is clock polarity select Valid values are:

- EUSCI\_A\_SPI\_CLOCKPOLARITY\_INACTIVITY\_HIGH
- EUSCI\_A\_SPI\_CLOCKPOLARITY\_INACTIVITY\_LOW [Default]

spiMode is SPI mode select Valid values are:

- EUSCI\_A\_SPI\_3PIN
- EUSCI\_A\_SPI\_4PIN\_UCxSTE\_ACTIVE\_HIGH
- EUSCI\_A\_SPI\_4PIN\_UCxSTE\_ACTIVE\_LOW

Modified bits are UCMSB, UCMST, UC7BIT, UCCKPL, UCCKPH, UCMODE and UCSWRST of UCAxCTLW0 register.

### Returns:

STATUS SUCCESS

## 11.2.2.19 void EUSCI\_A\_SPI\_transmitData (uint16\_t baseAddress, uint8\_t transmitData)

Transmits a byte from the SPI Module.

This function will place the supplied data into SPI transmit data register to start transmission.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 22        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 14        |
| IAR 5.51.6        | Size         | 12        |
| IAR 5.51.6        | Speed        | 12        |
| MSPGCC 4.8.0      | None         | 30        |
| MSPGCC 4.8.0      | Size         | 10        |
| MSPGCC 4.8.0      | Speed        | 10        |

## Parameters:

**baseAddress** is the base address of the EUSCI\_A\_SPI module. **transmitData** data to be transmitted from the SPI module

## Returns:

None

## 11.3 Programming Example

The following example shows how to use the SPI API to configure the SPI module as a master device, and how to do a simple send of data.

# 12 EUSCI Synchronous Peripheral Interface (EUSCI\_B\_SPI)

| Introduction        | 10 | 3 |
|---------------------|----|---|
| API Functions       | 10 | 3 |
| Programming Example |    |   |

## 12.1 Introduction

The Serial Peripheral Interface Bus or SPI bus is a synchronous serial data link standard named by Motorola that operates in full duplex mode. Devices communicate in master/slave mode where the master device initiates the data frame.

This library provides the API for handling a SPI communication using EUSCI.

The SPI module can be configured as either a master or a slave device.

The SPI module also includes a programmable bit rate clock divider and prescaler to generate the output serial clock derived from the module's input clock.

This driver is contained in eusci\_b\_spi.c, with eusci\_b\_spi.h containing the API definitions for use by applications.

T

he following code metrics were performed with the TI Compiler 4.2.1 compiler, IAR 5.51.6 compiler and MSPGCC 4.8.0 compiler with different optimization settings. Users may see different code sizes depending on their project settings so it is best to perform your benchmarks within your project. These sizes contain all functions of the peripheral but only functions that are used will be linked into the application and added to the total code size. To see individual API code metrics see the specific API below.

| Compiler                                     | Optimization          | Code Size          |
|----------------------------------------------|-----------------------|--------------------|
| TI Compiler 4.2.1                            | None<br>Size          | 812<br>458         |
| TI Compiler 4.2.1                            | Speed                 | 458                |
| IAR 5.51.6                                   | None                  | 568                |
| IAR 5.51.6<br>IAR 5.51.6                     | Size<br>Speed         | 438<br>462         |
| MSPGCC 4.8.0<br>MSPGCC 4.8.0<br>MSPGCC 4.8.0 | None<br>Size<br>Speed | 1138<br>466<br>464 |

## 12.2 Functions

## **Functions**

- void EUSCI\_B\_SPI\_changeClockPhasePolarity (uint16\_t baseAddress, uint16\_t clockPhase, uint16\_t clockPolarity)
- void EUSCI\_B\_SPI\_changeMasterClock (uint16\_t baseAddress, EUSCI\_B\_SPI\_changeMasterClockParam \*param)
- void EUSCI\_B\_SPI\_clearInterruptFlag (uint16\_t baseAddress, uint8\_t mask)
- void EUSCI\_B\_SPI\_disable (uint16\_t baseAddress)
- void EUSCI\_B\_SPI\_disableInterrupt (uint16\_t baseAddress, uint8\_t mask)
- void EUSCI B SPI enable (uint16 t baseAddress)
- void EUSCI\_B\_SPI\_enableInterrupt (uint16\_t baseAddress, uint8\_t mask)
- uint8\_t EUSCI\_B\_SPI\_getInterruptStatus (uint16\_t baseAddress, uint8\_t mask)
- uint32\_t EUSCI\_B\_SPI\_getReceiveBufferAddress (uint16\_t baseAddress)
- uint32 t EUSCI B SPI getTransmitBufferAddress (uint16 t baseAddress)
- void EUSCI\_B\_SPI\_initMaster (uint16\_t baseAddress, EUSCI\_B\_SPI\_initMasterParam \*param)

- void EUSCI\_B\_SPI\_initSlave (uint16\_t baseAddress, EUSCI\_B\_SPI\_initSlaveParam \*param)
- uint16\_t EUSCI\_B\_SPI\_isBusy (uint16\_t baseAddress)
- void EUSCI\_B\_SPI\_masterChangeClock (uint16\_t baseAddress, uint32\_t clockSourceFrequency, uint32\_t desiredSpiClock)
- void EUSCI\_B\_SPI\_masterInit (uint16\_t baseAddress, uint8\_t selectClockSource, uint32\_t clockSourceFrequency, uint32\_t desiredSpiClock, uint16\_t msbFirst, uint16\_t clockPhase, uint16\_t clockPolarity, uint16\_t spiMode)
- uint8 t EUSCI B SPI receiveData (uint16 t baseAddress)
- void EUSCI B SPI select4PinFunctionality (uint16 t baseAddress, uint8 t select4PinFunctionality)
- void EUSCI\_B\_SPI\_slaveInit (uint16\_t baseAddress, uint16\_t msbFirst, uint16\_t clockPhase, uint16\_t clockPolarity, uint16\_t spiMode)
- void EUSCI B SPI transmitData (uint16 t baseAddress, uint8 t transmitData)

## 12.2.1 Detailed Description

To use the module as a master, the user must call <code>EUSCl\_B\_SPl\_masterInit()</code> to configure the SPI Master. This is followed by enabling the SPI module using <code>EUSCl\_B\_SPl\_enable()</code>. The interrupts are then enabled (if needed). It is recommended to enable the SPI module before enabling the interrupts. A data transmit is then initiated using <code>EUSCl\_B\_SPl\_transmitData()</code> and then when the receive flag is set, the received data is read using <code>EUSCl\_B\_SPl\_receiveData()</code> and this indicates that an RX/TX operation is complete.

To use the module as a slave, initialization is done using EUSCI\_B\_SPI\_slaveInit() and this is followed by enabling the module using EUSCI\_B\_SPI\_enable(). Following this, the interrupts may be enabled as needed. When the receive flag is set, data is first transmitted using EUSCI\_B\_SPI\_transmitData() and this is followed by a data reception by EUSCI\_B\_SPI\_receiveData()

The SPI API is broken into 3 groups of functions: those that deal with status and initialization, those that handle data, and those that manage interrupts.

The status and initialization of the SPI module are managed by

- EUSCI\_B\_SPI\_masterInit()
- EUSCI B SPI slaveInit()
- EUSCI\_B\_SPI\_disable()
- EUSCI\_B\_SPI\_enable()
- EUSCI\_B\_SPI\_masterChangeClock()
- EUSCI\_B\_SPI\_isBusy()
- EUSCI B SPI select4PinFunctionality()
- EUSCI\_B\_SPI\_changeClockPhasePolarity()

Data handling is done by

- EUSCI B SPI transmitData()
- EUSCI B SPI receiveData()

Interrupts from the SPI module are managed using

- EUSCI B SPI disableInterrupt()
- EUSCI\_B\_SPI\_enableInterrupt()
- EUSCI\_B\_SPI\_getInterruptStatus()
- EUSCI\_B\_SPI\_clearInterruptFlag()

## DMA related

- EUSCI\_B\_SPI\_getReceiveBufferAddressForDMA()
- EUSCI B SPI getTransmitBufferAddressForDMA()

## 12.2.2 Function Documentation

## 12.2.2.1 void EUSCI\_B\_SPI\_changeClockPhasePolarity (uint16\_t baseAddress, uint16\_t clockPhase, uint16\_t clockPolarity)

Changes the SPI clock phase and polarity. At the end of this function call, SPI module is left enabled.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 56        |
| TI Compiler 4.2.1 | Size         | 22        |
| TI Compiler 4.2.1 | Speed        | 22        |
| IAR 5.51.6        | None         | 28        |
| IAR 5.51.6        | Size         | 18        |
| IAR 5.51.6        | Speed        | 18        |
| MSPGCC 4.8.0      | None         | 94        |
| MSPGCC 4.8.0      | Size         | 22        |
| MSPGCC 4.8.0      | Speed        | 22        |

## Parameters:

baseAddress is the base address of the EUSCI\_B\_SPI module.

clockPhase is clock phase select. Valid values are:

- EUSCI B SPI PHASE DATA CHANGED ONFIRST CAPTURED ON NEXT [Default]
- EUSCI\_B\_SPI\_PHASE\_DATA\_CAPTURED\_ONFIRST\_CHANGED\_ON\_NEXT

clockPolarity is clock polarity select Valid values are:

- EUSCI\_B\_SPI\_CLOCKPOLARITY\_INACTIVITY\_HIGH
- EUSCI\_B\_SPI\_CLOCKPOLARITY\_INACTIVITY\_LOW [Default]

Modified bits are UCCKPL, UCCKPH and UCSWRST of UCAxCTLW0 register.

## Returns:

None

## 12.2.2.2 void EUSCI\_B\_SPI\_changeMasterClock (uint16\_t baseAddress, EUSCI\_B\_SPI\_changeMasterClockParam \* param)

Initializes the SPI Master clock. At the end of this function call, SPI module is left enabled.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 54        |
| TI Compiler 4.2.1 | Size         | 40        |
| TI Compiler 4.2.1 | Speed        | 40        |
| IAR 5.51.6        | None         | 50        |
| IAR 5.51.6        | Size         | 38        |
| IAR 5.51.6        | Speed        | 46        |
| MSPGCC 4.8.0      | None         | 88        |
| MSPGCC 4.8.0      | Size         | 46        |
| MSPGCC 4.8.0      | Speed        | 46        |

### Parameters:

baseAddress is the base address of the EUSCI\_B\_SPI module.

param is the pointer to struct for master clock setting.

Modified bits are UCSWRST of UCAxCTLW0 register.

## Returns:

None

## 12.2.2.3 void EUSCI B SPI clearInterruptFlag (uint16 t baseAddress, uint8 t mask)

Clears the selected SPI interrupt status flag.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 28        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 14        |
| IAR 5.51.6        | Size         | 4         |
| IAR 5.51.6        | Speed        | 4         |
| MSPGCC 4.8.0      | None         | 46        |
| MSPGCC 4.8.0      | Size         | 10        |
| MSPGCC 4.8.0      | Speed        | 10        |

## Parameters:

baseAddress is the base address of the EUSCI\_B\_SPI module.

mask is the masked interrupt flag to be cleared. Mask value is the logical OR of any of the following:

- EUSCI\_B\_SPI\_TRANSMIT\_INTERRUPT
- EUSCI\_B\_SPI\_RECEIVE\_INTERRUPT

Modified bits of UCAxIFG register.

## Returns:

None

## 12.2.2.4 void EUSCI\_B\_SPI\_disable (uint16\_t baseAddress)

Disables the SPI block.

This will disable operation of the SPI block.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 16        |
| TI Compiler 4.2.1 | Size         | 6         |
| TI Compiler 4.2.1 | Speed        | 6         |
| IAR 5.51.6        | None         | 8         |
| IAR 5.51.6        | Size         | 6         |
| IAR 5.51.6        | Speed        | 6         |
| MSPGCC 4.8.0      | None         | 22        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |

### Parameters:

baseAddress is the base address of the EUSCI\_B\_SPI module.

Modified bits are **UCSWRST** of **UCAxCTLW0** register.

## Returns:

None

## 12.2.2.5 void EUSCI\_B\_SPI\_disableInterrupt (uint16\_t baseAddress, uint8\_t mask)

Disables individual SPI interrupt sources.

Disables the indicated SPI interrupt sources. Only the sources that are enabled can be reflected to the processor interrupt; disabled sources have no effect on the processor.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 28        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 14        |
| IAR 5.51.6        | Size         | 6         |
| IAR 5.51.6        | Speed        | 6         |
| MSPGCC 4.8.0      | None         | 46        |
| MSPGCC 4.8.0      | Size         | 10        |
| MSPGCC 4.8.0      | Speed        | 10        |

#### Parameters:

baseAddress is the base address of the EUSCI\_B\_SPI module.

mask is the bit mask of the interrupt sources to be disabled. Mask value is the logical OR of any of the following:

- EUSCI\_B\_SPI\_TRANSMIT\_INTERRUPT
- EUSCI\_B\_SPI\_RECEIVE\_INTERRUPT

Modified bits of **UCAxIE** register.

## Returns:

None

## 12.2.2.6 void EUSCI\_B\_SPI\_enable (uint16\_t baseAddress)

Enables the SPI block.

This will enable operation of the SPI block.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 16        |
| TI Compiler 4.2.1 | Size         | 6         |
| TI Compiler 4.2.1 | Speed        | 6         |
| IAR 5.51.6        | None         | 8         |
| IAR 5.51.6        | Size         | 0         |
| IAR 5.51.6        | Speed        | 0         |
| MSPGCC 4.8.0      | None         | 22        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |

### Parameters:

baseAddress is the base address of the EUSCI\_B\_SPI module.

Modified bits are UCSWRST of UCAxCTLW0 register.

## Returns:

None

## 12.2.2.7 void EUSCI B SPI enableInterrupt (uint16 t baseAddress, uint8 t mask)

Enables individual SPI interrupt sources.

Enables the indicated SPI interrupt sources. Only the sources that are enabled can be reflected to the processor interrupt; disabled sources have no effect on the processor. Does not clear interrupt flags.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 28        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 14        |
| IAR 5.51.6        | Size         | 4         |
| IAR 5.51.6        | Speed        | 4         |
| MSPGCC 4.8.0      | None         | 42        |
| MSPGCC 4.8.0      | Size         | 10        |
| MSPGCC 4.8.0      | Speed        | 10        |

## Parameters:

baseAddress is the base address of the EUSCI\_B\_SPI module.

mask is the bit mask of the interrupt sources to be enabled. Mask value is the logical OR of any of the following:

- EUSCI\_B\_SPI\_TRANSMIT\_INTERRUPT
- EUSCI\_B\_SPI\_RECEIVE\_INTERRUPT

Modified bits of UCAxIFG register and bits of UCAxIE register.

## Returns:

None

## 12.2.2.8 uint8\_t EUSCI\_B\_SPI\_getInterruptStatus (uint16\_t baseAddress, uint8\_t mask)

Gets the current SPI interrupt status.

This returns the interrupt status for the SPI module based on which flag is passed.

## **Code Metrics:**

| Compiler                               | Optimization  | Code Size |
|----------------------------------------|---------------|-----------|
| TI Compiler 4.2.1                      | None          | 22        |
| TI Compiler 4.2.1<br>TI Compiler 4.2.1 | Size<br>Speed | 8<br>8    |
| IAR 5.51.6<br>IAR 5.51.6               | None<br>Size  | 10<br>10  |
| MSPGCC 4.8.0                           | Speed<br>None | 10<br>38  |
| MSPGCC 4.8.0<br>MSPGCC 4.8.0           | Size<br>Speed | 8         |

## Parameters:

baseAddress is the base address of the EUSCI B SPI module.

mask is the masked interrupt flag status to be returned. Mask value is the logical OR of any of the following:

■ EUSCI\_B\_SPI\_TRANSMIT\_INTERRUPT

## ■ EUSCI\_B\_SPI\_RECEIVE\_INTERRUPT

### Returns:

Logical OR of any of the following:

- EUSCI\_B\_SPI\_TRANSMIT\_INTERRUPT
- EUSCI\_B\_SPI\_RECEIVE\_INTERRUPT indicating the status of the masked interrupts

## 12.2.2.9 uint32\_t EUSCI\_B\_SPI\_getReceiveBufferAddress (uint16\_t baseAddress)

Returns the address of the RX Buffer of the SPI for the DMA module.

Returns the address of the SPI RX Buffer. This can be used in conjunction with the DMA to store the received data directly to memory.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 18        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 8         |
| IAR 5.51.6        | Size         | 8         |
| IAR 5.51.6        | Speed        | 8         |
| MSPGCC 4.8.0      | None         | 24        |
| MSPGCC 4.8.0      | Size         | 8         |
| MSPGCC 4.8.0      | Speed        | 8         |

### Parameters:

baseAddress is the base address of the EUSCI\_B\_SPI module.

## Returns:

the address of the RX Buffer

## 12.2.2.10 uint32\_t EUSCI\_B\_SPI\_getTransmitBufferAddress (uint16\_t baseAddress)

Returns the address of the TX Buffer of the SPI for the DMA module.

Returns the address of the SPI TX Buffer. This can be used in conjunction with the DMA to obtain transmitted data directly from memory.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 18        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 8         |
| IAR 5.51.6        | Size         | 8         |
| IAR 5.51.6        | Speed        | 8         |
| MSPGCC 4.8.0      | None         | 24        |
| MSPGCC 4.8.0      | Size         | 8         |
| MSPGCC 4.8.0      | Speed        | 8         |

## Parameters:

baseAddress is the base address of the EUSCI\_B\_SPI module.

#### Returns:

the address of the TX Buffer

## 12.2.2.11 void EUSCI\_B\_SPI\_initMaster (uint16\_t baseAddress, EUSCI B SPI initMasterParam \* param)

Initializes the SPI Master block.

Upon successful initialization of the SPI master block, this function will have set the bus speed for the master, but the SPI Master block still remains disabled and must be enabled with <a href="EUSCI\_B\_SPI\_enable">EUSCI\_B\_SPI\_enable</a>()

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 108       |
| TI Compiler 4.2.1 | Size         | 80        |
| TI Compiler 4.2.1 | Speed        | 80        |
| IAR 5.51.6        | None         | 90        |
| IAR 5.51.6        | Size         | 78        |
| IAR 5.51.6        | Speed        | 86        |
| MSPGCC 4.8.0      | None         | 180       |
| MSPGCC 4.8.0      | Size         | 86        |
| MSPGCC 4.8.0      | Speed        | 86        |

## Parameters:

baseAddress is the base address of the EUSCI\_B\_SPI Master module.

param is the pointer to struct for master initialization.

Modified bits are UCCKPH, UCCKPL, UC7BIT, UCMSB, UCSSELx and UCSWRST of UCAxCTLW0 register.

## Returns:

STATUS\_SUCCESS

## 12.2.2.12 void EUSCI\_B\_SPI\_initSlave (uint16\_t baseAddress, EU-SCI\_B\_SPI\_initSlaveParam \* param)

Initializes the SPI Slave block.

Upon successful initialization of the SPI slave block, this function will have initialized the slave block, but the SPI Slave block still remains disabled and must be enabled with EUSCI\_B\_SPI\_enable()

## Code Metrics:

| Optimization | Code Size                                                      |
|--------------|----------------------------------------------------------------|
| None         | 56                                                             |
| Size         | 34                                                             |
| Speed        | 34                                                             |
| None         | 36                                                             |
| Size         | 34                                                             |
| Speed        | 34                                                             |
| None         | 96                                                             |
| Size         | 34                                                             |
| Speed        | 34                                                             |
|              | None<br>Size<br>Speed<br>None<br>Size<br>Speed<br>None<br>Size |

## Parameters:

baseAddress is the base address of the EUSCI\_B\_SPI Slave module.

param is the pointer to struct for slave initialization.

Modified bits are UCMSB, UCMST, UC7BIT, UCCKPL, UCCKPH, UCMODE and UCSWRST of UCAXCTLW0 register.

#### Returns:

STATUS\_SUCCESS

## 12.2.2.13 uint16\_t EUSCI\_B\_SPI\_isBusy (uint16\_t baseAddress)

Indicates whether or not the SPI bus is busy.

This function returns an indication of whether or not the SPI bus is busy. This function checks the status of the bus via UCBBUSY bit

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 18        |
| TI Compiler 4.2.1 | Size         | 10        |
| TI Compiler 4.2.1 | Speed        | 10        |
| IAR 5.51.6        | None         | 8         |
| IAR 5.51.6        | Size         | 8         |
| IAR 5.51.6        | Speed        | 8         |
| MSPGCC 4.8.0      | None         | 18        |
| MSPGCC 4.8.0      | Size         | 8         |
| MSPGCC 4.8.0      | Speed        | 8         |

## Parameters:

baseAddress is the base address of the EUSCI\_B\_SPI module.

## Returns:

One of the following:

- EUSCI\_B\_SPI\_BUSY
- EUSCI\_B\_SPI\_NOT\_BUSY
  indicating if the EUSCI\_B\_SPI is busy

## 12.2.2.14 void EUSCI\_B\_SPI\_masterChangeClock (uint16\_t baseAddress, uint32\_t clockSourceFrequency, uint32\_t desiredSpiClock)

DEPRECATED - Initializes the SPI Master clock. At the end of this function call, SPI module is left enabled.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 90        |
| TI Compiler 4.2.1 | Size         | 36        |
| TI Compiler 4.2.1 | Speed        | 36        |
| IAR 5.51.6        | None         | 66        |
| IAR 5.51.6        | Size         | 46        |
| IAR 5.51.6        | Speed        | 42        |
| MSPGCC 4.8.0      | None         | 92        |
| MSPGCC 4.8.0      | Size         | 50        |
| MSPGCC 4.8.0      | Speed        | 60        |

## Parameters:

baseAddress is the base address of the EUSCI\_B\_SPI module.

clockSourceFrequency is the frequency of the selected clock source desiredSpiClock is the desired clock rate for SPI communication

Modified bits are UCSWRST of UCAxCTLW0 register.

#### Returns:

None

12.2.2.15 void EUSCI\_B\_SPI\_masterInit (uint16\_t baseAddress, uint8\_t selectClockSource, uint32\_t clockSourceFrequency, uint32\_t desiredSpiClock, uint16\_t msbFirst, uint16\_t clockPhase, uint16\_t clockPolarity, uint16\_t spiMode)

DEPRECATED - Initializes the SPI Master block.

Upon successful initialization of the SPI master block, this function will have set the bus speed for the master, but the SPI Master block still remains disabled and must be enabled with EUSCI\_B\_SPI\_enable()

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 106       |
| TI Compiler 4.2.1 | Size         | 118       |
| TI Compiler 4.2.1 | Speed        | 118       |
| IAR 5.51.6        | None         | 108       |
| IAR 5.51.6        | Size         | 102       |
| IAR 5.51.6        | Speed        | 102       |
| MSPGCC 4.8.0      | None         | 126       |
| MSPGCC 4.8.0      | Size         | 94        |
| MSPGCC 4.8.0      | Speed        | 82        |

### Parameters:

baseAddress is the base address of the EUSCI\_B\_SPI Master module.

selectClockSource selects Clock source. Valid values are:

- EUSCI\_B\_SPI\_CLOCKSOURCE\_ACLK
- EUSCI\_B\_SPI\_CLOCKSOURCE\_SMCLK

clockSourceFrequency is the frequency of the selected clock source

desiredSpiClock is the desired clock rate for SPI communication

msbFirst controls the direction of the receive and transmit shift register. Valid values are:

- EUSCI\_B\_SPI\_MSB\_FIRST
- EUSCI\_B\_SPI\_LSB\_FIRST [Default]

clockPhase is clock phase select. Valid values are:

- EUSCI\_B\_SPI\_PHASE\_DATA\_CHANGED\_ONFIRST\_CAPTURED\_ON\_NEXT [Default]
- EUSCI\_B\_SPI\_PHASE\_DATA\_CAPTURED\_ONFIRST\_CHANGED\_ON\_NEXT

clockPolarity is clock polarity select Valid values are:

- EUSCI\_B\_SPI\_CLOCKPOLARITY\_INACTIVITY\_HIGH
- EUSCI\_B\_SPI\_CLOCKPOLARITY\_INACTIVITY\_LOW [Default]

spiMode is SPI mode select Valid values are:

- EUSCI\_B\_SPI\_3PIN
- EUSCI\_B\_SPI\_4PIN\_UCxSTE\_ACTIVE\_HIGH
- EUSCI\_B\_SPI\_4PIN\_UCxSTE\_ACTIVE\_LOW

Modified bits are UCCKPH, UCCKPL, UC7BIT, UCMSB, UCSSELx and UCSWRST of UCAxCTLW0 register.

## Returns:

STATUS\_SUCCESS

## 12.2.2.16 uint8\_t EUSCI\_B\_SPI\_receiveData (uint16\_t baseAddress)

Receives a byte that has been sent to the SPI Module.

This function reads a byte of data from the SPI receive data Register.

## **Code Metrics:**

| Compiler                               | Optimization | Code Size |
|----------------------------------------|--------------|-----------|
| TI Compiler 4.2.1<br>TI Compiler 4.2.1 | None<br>Size | 16<br>8   |
| TI Compiler 4.2.1                      | Speed        | 8         |
| IAR 5.51.6                             | None         | 8         |
| IAR 5.51.6                             | Size         | 8         |
| IAR 5.51.6                             | Speed        | 8         |
| MSPGCC 4.8.0                           | None         | 24        |
| MSPGCC 4.8.0                           | Size         | 6         |
| MSPGCC 4.8.0                           | Speed        | 6         |

#### Parameters:

baseAddress is the base address of the EUSCI\_B\_SPI module.

#### Returns:

Returns the byte received from by the SPI module, cast as an uint8 t.

## 12.2.2.17 void EUSCI\_B\_SPI\_select4PinFunctionality (uint16\_t baseAddress, uint8\_t select4PinFunctionality)

Selects 4Pin Functionality.

This function should be invoked only in 4-wire mode. Invoking this function has no effect in 3-wire mode.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 30        |
| TI Compiler 4.2.1 | Size         | 12        |
| TI Compiler 4.2.1 | Speed        | 12        |
| IAR 5.51.6        | None         | 14        |
| IAR 5.51.6        | Size         | 6         |
| IAR 5.51.6        | Speed        | 6         |
| MSPGCC 4.8.0      | None         | 50        |
| MSPGCC 4.8.0      | Size         | 14        |
| MSPGCC 4.8.0      | Speed        | 14        |

## Parameters:

baseAddress is the base address of the EUSCI\_B\_SPI module.

select4PinFunctionality selects 4 pin functionality Valid values are:

- EUSCI\_B\_SPI\_PREVENT\_CONFLICTS\_WITH\_OTHER\_MASTERS
- EUSCI\_B\_SPI\_ENABLE\_SIGNAL\_FOR\_4WIRE\_SLAVE

Modified bits are UCSTEM of UCAxCTLW0 register.

### Returns:

None

## 12.2.2.18 void EUSCI\_B\_SPI\_slaveInit (uint16\_t baseAddress, uint16\_t msbFirst, uint16\_t clockPhase, uint16\_t clockPolarity, uint16\_t spiMode)

DEPRECATED - Initializes the SPI Slave block.

Upon successful initialization of the SPI slave block, this function will have initialized the slave block, but the SPI Slave block still remains disabled and must be enabled with EUSCI\_B\_SPI\_enable()

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 82        |
| TI Compiler 4.2.1 | Size         | 30        |
| TI Compiler 4.2.1 | Speed        | 30        |
| IAR 5.51.6        | None         | 62        |
| IAR 5.51.6        | Size         | 42        |
| IAR 5.51.6        | Speed        | 54        |
| MSPGCC 4.8.0      | None         | 76        |
| MSPGCC 4.8.0      | Size         | 30        |
| MSPGCC 4.8.0      | Speed        | 30        |

#### **Parameters**

baseAddress is the base address of the EUSCI\_B\_SPI Slave module.

msbFirst controls the direction of the receive and transmit shift register. Valid values are:

- EUSCI\_B\_SPI\_MSB\_FIRST
- EUSCI\_B\_SPI\_LSB\_FIRST [Default]

clockPhase is clock phase select. Valid values are:

- EUSCI\_B\_SPI\_PHASE\_DATA\_CHANGED\_ONFIRST\_CAPTURED\_ON\_NEXT [Default]
- EUSCI\_B\_SPI\_PHASE\_DATA\_CAPTURED\_ONFIRST\_CHANGED\_ON\_NEXT

clockPolarity is clock polarity select Valid values are:

- EUSCI\_B\_SPI\_CLOCKPOLARITY\_INACTIVITY\_HIGH
- EUSCI\_B\_SPI\_CLOCKPOLARITY\_INACTIVITY\_LOW [Default]

spiMode is SPI mode select Valid values are:

- EUSCI\_B\_SPI\_3PIN
- EUSCI\_B\_SPI\_4PIN\_UCxSTE\_ACTIVE\_HIGH
- EUSCI\_B\_SPI\_4PIN\_UCxSTE\_ACTIVE\_LOW

Modified bits are UCMSB, UCMST, UC7BIT, UCCKPL, UCCKPH, UCMODE and UCSWRST of UCAxCTLW0 register.

### Returns:

STATUS SUCCESS

## 12.2.2.19 void EUSCI\_B\_SPI\_transmitData (uint16\_t baseAddress, uint8\_t transmitData)

Transmits a byte from the SPI Module.

This function will place the supplied data into SPI transmit data register to start transmission.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 22        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 14        |
| IAR 5.51.6        | Size         | 12        |
| IAR 5.51.6        | Speed        | 12        |
| MSPGCC 4.8.0      | None         | 30        |
| MSPGCC 4.8.0      | Size         | 10        |
| MSPGCC 4.8.0      | Speed        | 10        |

**baseAddress** is the base address of the EUSCI\_B\_SPI module. **transmitData** data to be transmitted from the SPI module

## Returns:

None

## 12.3 Programming Example

The following example shows how to use the SPI API to configure the SPI module as a master device, and how to do a simple send of data.

# 13 EUSCI Inter-Integrated Circuit (EUSCI\_B\_I2C)

| Introduction          | 116 |
|-----------------------|-----|
| API Functions         | 118 |
| Programming Example 1 | 141 |

## 13.1 Introduction

In I2C mode, the eUSCI\_B module provides an interface between the device and I2C-compatible devices connected by the two-wire I2C serial bus. External components attached to the I2C bus serially transmit and/or receive serial data to/from the eUSCI\_B module through the 2-wire I2C interface. The Inter-Integrated Circuit (I2C) API provides a set of functions for using the MSP430Ware I2C modules. Functions are provided to initialize the I2C modules, to send and receive data, obtain status, and to manage interrupts for the I2C modules.

The I2C module provide the ability to communicate to other IC devices over an I2C bus. The I2C bus is specified to support devices that can both transmit and receive (write and read) data. Also, devices on the I2C bus can be designated as either a master or a slave. The MSP430Ware I2C modules support both sending and receiving data as either a master or a slave, and also support the simultaneous operation as both a master and a slave.

I2C module can generate interrupts. The I2C module configured as a master will generate interrupts when a transmit or receive operation is completed (or aborted due to an error). The I2C module configured as a slave will generate interrupts when data has been sent or requested by a master.

## 13.1.1 Master Operations

To drive the master module, the APIs need to be invoked in the following order

- EUSCI\_B\_I2C\_masterInit
- EUSCI B I2C setSlaveAddress
- EUSCI B I2C setMode
- EUSCI B I2C enable
- EUSCI\_B\_!2C\_enableInterrupt ( if interrupts are being used ) This may be followed by the APIs for transmit or receive as required

The user must first initialize the I2C module and configure it as a master with a call to EUSCI\_B\_I2C\_masterInit(). That function will set the clock and data rates. This is followed by a call to set the slave address with which the master intends to communicate with using EUSCI\_B\_I2C\_setSlaveAddress. Then the mode of operation (transmit or receive) is chosen using EUSCI\_B\_I2C\_setMode. The I2C module may now be enabled using EUSCI\_B\_I2C\_enable. It is recommended to enable the EUSCI\_B\_I2C module before enabling the interrupts. Any transmission or reception of data may be initiated at this point after interrupts are enabled (if any).

The transaction can then be initiated on the bus by calling the transmit or receive related APIs as listed below.

Master Single Byte Transmission

EUSCI\_B\_I2C\_masterSendSingleByte()

Master Multiple Byte Transmission

- EUSCI\_B\_I2C\_masterMultiByteSendStart()
- EUSCI\_B\_I2C\_masterMultiByteSendNext()
- EUSCI B I2C masterMultiByteSendStop()

Master Single Byte Reception

■ EUSCI\_B\_I2C\_masterReceiveSingleByte()

Master Multiple Byte Reception

- EUSCI\_B\_I2C\_masterMultiByteReceiveStart()
- EUSCI B I2C masterMultiByteReceiveNext()
- EUSCI\_B\_I2C\_masterMultiByteReceiveFinish()
- EUSCI\_B\_I2C\_masterMultiByteReceiveStop()

For the interrupt-driven transaction, the user must register an interrupt handler for the I2C devices and enable the I2C interrupt.

## 13.1.2 Slave Operations

To drive the slave module, the APIs need to be invoked in the following order

- EUSCI\_B\_I2C\_slaveInit()
- EUSCI B I2C setMode()
- EUSCI B I2C enable()
- EUSCI\_B\_I2C\_enableInterrupt() ( if interrupts are being used ) This may be followed by the APIs for transmit or receive as required

The user must first call the EUSCI\_B\_I2C\_slaveInit to initialize the slave module in I2C mode and set the slave address. This is followed by a call to set the mode of operation (transmit or receive). The I2C module may now be enabled using EUSCI\_B\_I2C\_enable. It is recommended to enable the I2C module before enabling the interrupts. Any transmission or reception of data may be initiated at this point after interrupts are enabled (if any).

The transaction can then be initiated on the bus by calling the transmit or receive related APIs as listed below.

Slave Transmission API

■ EUSCI\_B\_I2C\_slaveDataPut()

Slave Reception API

■ EUSCI\_B\_I2C\_slaveDataGet()

For the interrupt-driven transaction, the user must register an interrupt handler for the I2C devices and enable the I2C interrupt.

This driver is contained in <code>eusci\_b\_i2c.c</code>, with <code>eusci\_b\_i2c.h</code> containing the API definitions for use by applications.

T

he following code metrics were performed with the TI Compiler 4.2.1 compiler, IAR 5.51.6 compiler and MSPGCC 4.8.0 compiler with different optimization settings. Users may see different code sizes depending on their project settings so it is best to perform your benchmarks within your project. These sizes contain all functions of the peripheral but only functions that are used will be linked into the application and added to the total code size. To see individual API code metrics see the specific API below.

| Optimization | Code Size                                                      |
|--------------|----------------------------------------------------------------|
| None         | 1918                                                           |
| Size         | 1080                                                           |
| Speed        | 1078                                                           |
| None         | 1508                                                           |
| Size         | 1090                                                           |
| Speed        | 1228                                                           |
| None         | 2904                                                           |
| Size         | 1224                                                           |
| Speed        | 1214                                                           |
|              | None<br>Size<br>Speed<br>None<br>Size<br>Speed<br>None<br>Size |

## 13.2 API Functions

## **Functions**

- void EUSCI B I2C clearInterruptFlag (uint16 t baseAddress, uint16 t mask)
- void EUSCI B I2C disable (uint16 t baseAddress)
- void EUSCI\_B\_I2C\_disableInterrupt (uint16\_t baseAddress, uint16\_t mask)
- void EUSCI B I2C disableMultiMasterMode (uint16 t baseAddress)
- void EUSCI\_B\_I2C\_enable (uint16\_t baseAddress)
- void EUSCI\_B\_I2C\_enableInterrupt (uint16\_t baseAddress, uint16\_t mask)
- void EUSCI\_B\_I2C\_enableMultiMasterMode (uint16\_t baseAddress)
- uint16\_t EUSCI\_B\_I2C\_getInterruptStatus (uint16\_t baseAddress, uint16\_t mask)
- uint8\_t EUSCI\_B\_I2C\_getMode (uint16\_t baseAddress)
- uint32\_t EUSCI\_B\_I2C\_getReceiveBufferAddress (uint16\_t baseAddress)
- uint32\_t EUSCI\_B\_I2C\_getTransmitBufferAddress (uint16\_t baseAddress)
- void EUSCI\_B\_I2C\_initMaster (uint16\_t baseAddress, EUSCI\_B\_I2C\_initMasterParam \*param)
- void EUSCI\_B\_I2C\_initSlave (uint16\_t baseAddress, EUSCI\_B\_I2C\_initSlaveParam \*param)
- uint16 t EUSCI B I2C isBusBusy (uint16 t baseAddress)
- void EUSCI\_B\_I2C\_masterInit (uint16\_t baseAddress, uint8\_t selectClockSource, uint32\_t i2cClk, uint32\_t dataRate, uint8\_t byteCounterThreshold, uint8\_t autoSTOPGeneration)
- uint16\_t EUSCI\_B\_I2C\_masterIsStartSent (uint16\_t baseAddress)
- uint16\_t EUSCI\_B\_I2C\_masterIsStopSent (uint16\_t baseAddress)
- uint8\_t EUSCI\_B\_I2C\_masterMultiByteReceiveFinish (uint16\_t baseAddress)
- bool EUSCI\_B\_I2C\_masterMultiByteReceiveFinishWithTimeout (uint16\_t baseAddress, uint8\_t \*txData, uint32\_t timeout)
- uint8\_t EUSCI\_B\_I2C\_masterMultiByteReceiveNext (uint16\_t baseAddress)
- void EUSCI B I2C masterMultiByteReceiveStop (uint16 t baseAddress)
- void EUSCI B I2C masterMultiByteSendFinish (uint16 t baseAddress, uint8 t txData)
- bool EUSCI\_B\_I2C\_masterMultiByteSendFinishWithTimeout (uint16\_t baseAddress, uint8\_t txData, uint32\_t timeout)
- void EUSCI B I2C masterMultiByteSendNext (uint16 t baseAddress, uint8 t txData)
- bool EUSCI B I2C masterMultiByteSendNextWithTimeout (uint16\_t baseAddress, uint8\_t txData, uint32\_t timeout)
- void EUSCI\_B\_I2C\_masterMultiByteSendStart (uint16\_t baseAddress, uint8\_t txData)
- bool EUSCI\_B\_I2C\_masterMultiByteSendStartWithTimeout (uint16\_t baseAddress, uint8\_t txData, uint32\_t timeout)
- void EUSCI B I2C masterMultiByteSendStop (uint16 t baseAddress)
- bool EUSCI\_B\_I2C\_masterMultiByteSendStopWithTimeout (uint16\_t baseAddress, uint32\_t timeout)
- uint8 t EUSCI B I2C masterReceiveSingleByte (uint16 t baseAddress)
- void EUSCI\_B\_I2C\_masterReceiveStart (uint16\_t baseAddress)
- void EUSCI\_B\_I2C\_masterSendSingleByte (uint16\_t baseAddress, uint8\_t txData)
- bool EUSCI B I2C masterSendSingleByteWithTimeout (uint16 t baseAddress, uint8 t txData, uint32 t timeout)
- void EUSCI B I2C masterSendStart (uint16 t baseAddress)
- uint8\_t EUSCI\_B\_I2C\_masterSingleReceive (uint16\_t baseAddress)
- void EUSCI\_B\_I2C\_setMode (uint16\_t baseAddress, uint8\_t mode)
- void EUSCI\_B\_I2C\_setSlaveAddress (uint16\_t baseAddress, uint8\_t slaveAddress)
- uint8 t EUSCI B I2C slaveDataGet (uint16 t baseAddress)
- void EUSCI\_B\_I2C\_slaveDataPut (uint16\_t baseAddress, uint8\_t transmitData)
- void EUSCI\_B\_I2C\_slaveInit (uint16\_t baseAddress, uint8\_t slaveAddress, uint8\_t slaveAddressOffset, uint32\_t slaveOwnAddressEnable)

## 13.2.1 Detailed Description

The eUSCI I2C API is broken into three groups of functions: those that deal with interrupts, those that handle status and initialization, and those that deal with sending and receiving data.

The I2C master and slave interrupts are handled by

- EUSCI\_B\_I2C\_enableInterrupt
- EUSCI\_B\_I2C\_disableInterrupt
- EUSCI B I2C clearInterruptFlag
- EUSCI\_B\_I2C\_getInterruptStatus

Status and initialization functions for the I2C modules are

- EUSCI\_B\_I2C\_masterInit
- EUSCI B I2C enable
- EUSCI B I2C disable
- EUSCI\_B\_I2C\_isBusBusy
- EUSCI\_B\_I2C\_isBusy
- EUSCI\_B\_I2C\_slaveInit
- EUSCI\_B\_I2C\_interruptStatus
- EUSCI\_B\_I2C\_setSlaveAddress
- EUSCI\_B\_I2C\_setMode
- EUSCI\_B\_I2C\_masterIsStopSent
- EUSCI\_B\_I2C\_masterIsStartSent
- EUSCI\_B\_I2C\_selectMasterEnvironmentSelect

Sending and receiving data from the I2C slave module is handled by

- EUSCI\_B\_I2C\_slaveDataPut
- EUSCI\_B\_I2C\_slaveDataGet

Sending and receiving data from the I2C slave module is handled by

- EUSCI\_B\_I2C\_masterSendSingleByte
- EUSCI\_B\_I2C\_masterSendStart
- EUSCI\_B\_I2C\_masterMultiByteSendStart
- EUSCI\_B\_I2C\_masterMultiByteSendNext
- EUSCI\_B\_I2C\_masterMultiByteSendFinish
- EUSCI\_B\_I2C\_masterMultiByteSendStop
- EUSCI\_B\_I2C\_masterMultiByteReceiveNext
- EUSCI\_B\_I2C\_masterMultiByteReceiveFinish
- EUSCI\_B\_I2C\_masterMultiByteReceiveStop
- EUSCI\_B\_I2C\_masterReceiveStart
- EUSCI\_B\_I2C\_masterSingleReceive
- EUSCI\_B\_I2C\_getReceiveBufferAddressForDMA
- EUSCI\_B\_I2C\_getTransmitBufferAddressForDMA

## DMA related

- EUSCI\_B\_I2C\_getReceiveBufferAddressForDMA
- EUSCI\_B\_I2C\_getTransmitBufferAddressForDMA

## 13.2.2 Function Documentation

## 13.2.2.1 void EUSCI B I2C clearInterruptFlag (uint16 t baseAddress, uint16 t mask)

Clears I2C interrupt sources.

The I2C interrupt source is cleared, so that it no longer asserts. The highest interrupt flag is automatically cleared when an interrupt vector generator is used.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 26        |
| TI Compiler 4.2.1 | Size         | 6         |
| TI Compiler 4.2.1 | Speed        | 6         |
| IAR 5.51.6        | None         | 12        |
| IAR 5.51.6        | Size         | 4         |
| IAR 5.51.6        | Speed        | 4         |
| MSPGCC 4.8.0      | None         | 42        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |

## Parameters:

baseAddress is the base address of the I2C module.

mask is a bit mask of the interrupt sources to be cleared. Mask value is the logical OR of any of the following:

- EUSCI\_B\_I2C\_NAK\_INTERRUPT Not-acknowledge interrupt
- EUSCI\_B\_I2C\_ARBITRATIONLOST\_INTERRUPT Arbitration lost interrupt
- EUSCI\_B\_I2C\_STOP\_INTERRUPT STOP condition interrupt
- EUSCI\_B\_I2C\_START\_INTERRUPT START condition interrupt
- EUSCI\_B\_I2C\_TRANSMIT\_INTERRUPT0 Transmit interrupt0
- EUSCI\_B\_I2C\_TRANSMIT\_INTERRUPT1 Transmit interrupt1
- EUSCI\_B\_I2C\_TRANSMIT\_INTERRUPT2 Transmit interrupt2
- EUSCI\_B\_I2C\_TRANSMIT\_INTERRUPT3 Transmit interrupt3
- EUSCI\_B\_I2C\_RECEIVE\_INTERRUPT0 Receive interrupt0
   EUSCI B I2C RECEIVE INTERRUPT1 Receive interrupt1
- = EUCOL B IOO BEOENE INTERBURTO B
- EUSCI\_B\_I2C\_RECEIVE\_INTERRUPT2 Receive interrupt2
- EUSCI\_B\_I2C\_RECEIVE\_INTERRUPT3 Receive interrupt3
- EUSCI\_B\_I2C\_BIT9\_POSITION\_INTERRUPT Bit position 9 interrupt
- EUSCI\_B\_I2C\_CLOCK\_LOW\_TIMEOUT\_INTERRUPT Clock low timeout interrupt enable
- EUSCI\_B\_I2C\_BYTE\_COUNTER\_INTERRUPT Byte counter interrupt enable

Modified bits of UCBxIFG register.

### Returns:

None

## 13.2.2.2 void EUSCI\_B\_I2C\_disable (uint16\_t baseAddress)

Disables the I2C block.

This will disable operation of the I2C block.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 16        |
| TI Compiler 4.2.1 | Size         | 6         |
| TI Compiler 4.2.1 | Speed        | 6         |
| IAR 5.51.6        | None         | 8         |
| IAR 5.51.6        | Size         | 6         |
| IAR 5.51.6        | Speed        | 6         |
| MSPGCC 4.8.0      | None         | 22        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |
|                   |              |           |

baseAddress is the base address of the USCI I2C module.

Modified bits are UCSWRST of UCBxCTLW0 register.

#### Returns:

None

## 13.2.2.3 void EUSCI B I2C disableInterrupt (uint16 t baseAddress, uint16 t mask)

Disables individual I2C interrupt sources.

Disables the indicated I2C interrupt sources. Only the sources that are enabled can be reflected to the processor interrupt; disabled sources have no effect on the processor.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 26        |
| TI Compiler 4.2.1 | Size         | 6         |
| TI Compiler 4.2.1 | Speed        | 6         |
| IAR 5.51.6        | None         | 12        |
| IAR 5.51.6        | Size         | 6         |
| IAR 5.51.6        | Speed        | 6         |
| MSPGCC 4.8.0      | None         | 42        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |

### Parameters:

baseAddress is the base address of the I2C module.

mask is the bit mask of the interrupt sources to be disabled. Mask value is the logical OR of any of the following:

- EUSCI\_B\_I2C\_NAK\_INTERRUPT Not-acknowledge interrupt
- EUSCI\_B\_I2C\_ARBITRATIONLOST\_INTERRUPT Arbitration lost interrupt
- EUSCI\_B\_I2C\_STOP\_INTERRUPT STOP condition interrupt
- EUSCI\_B\_I2C\_START\_INTERRUPT START condition interrupt
- EUSCI\_B\_I2C\_TRANSMIT\_INTERRUPT0 Transmit interrupt0
- EUSCI\_B\_I2C\_TRANSMIT\_INTERRUPT1 Transmit interrupt1
- EUSCI\_B\_I2C\_TRANSMIT\_INTERRUPT2 Transmit interrupt2
- EUSCI\_B\_I2C\_TRANSMIT\_INTERRUPT3 Transmit interrupt3
- EUSCI B I2C RECEIVE INTERRUPTO Receive interrupt0
- EUSCI\_B\_I2C\_RECEIVE\_INTERRUPT1 Receive interrupt1
- EUSCI\_B\_I2C\_RECEIVE\_INTERRUPT2 Receive interrupt2
- EUSCI\_B\_I2C\_RECEIVE\_INTERRUPT3 Receive interrupt3
- EUSCI B I2C BIT9 POSITION INTERRUPT Bit position 9 interrupt
- EUSCI\_B\_I2C\_CLOCK\_LOW\_TIMEOUT\_INTERRUPT Clock low timeout interrupt enable

## ■ EUSCI\_B\_I2C\_BYTE\_COUNTER\_INTERRUPT - Byte counter interrupt enable

Modified bits of UCBxIE register.

## Returns:

None

## 13.2.2.4 void EUSCI\_B\_I2C\_disableMultiMasterMode (uint16\_t baseAddress)

Disables Multi Master Mode.

At the end of this function, the I2C module is still disabled till EUSCI\_B\_I2C\_enable is invoked

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 24        |
| TI Compiler 4.2.1 | Size         | 12        |
| TI Compiler 4.2.1 | Speed        | 12        |
| IAR 5.51.6        | None         | 16        |
| IAR 5.51.6        | Size         | 12        |
| IAR 5.51.6        | Speed        | 12        |
| MSPGCC 4.8.0      | None         | 36        |
| MSPGCC 4.8.0      | Size         | 12        |
| MSPGCC 4.8.0      | Speed        | 12        |

## Parameters:

baseAddress is the base address of the I2C module.

Modified bits are UCSWRST and UCMM of UCBxCTLW0 register.

## Returns:

None

## 13.2.2.5 void EUSCI\_B\_I2C\_enable (uint16\_t baseAddress)

Enables the I2C block.

This will enable operation of the I2C block.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 16        |
| TI Compiler 4.2.1 | Size         | 6         |
| TI Compiler 4.2.1 | Speed        | 6         |
| IAR 5.51.6        | None         | 8         |
| IAR 5.51.6        | Size         | 6         |
| IAR 5.51.6        | Speed        | 6         |
| MSPGCC 4.8.0      | None         | 22        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |

### Parameters:

baseAddress is the base address of the USCI I2C module.

Modified bits are UCSWRST of UCBxCTLW0 register.

## Returns:

None

## 13.2.2.6 void EUSCI B I2C enableInterrupt (uint16 t baseAddress, uint16 t mask)

Enables individual I2C interrupt sources.

Enables the indicated I2C interrupt sources. Only the sources that are enabled can be reflected to the processor interrupt; disabled sources have no effect on the processor.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 26        |
| TI Compiler 4.2.1 | Size         | 6         |
| TI Compiler 4.2.1 | Speed        | 6         |
| IAR 5.51.6        | None         | 12        |
| IAR 5.51.6        | Size         | 4         |
| IAR 5.51.6        | Speed        | 4         |
| MSPGCC 4.8.0      | None         | 38        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |

#### Parameters:

baseAddress is the base address of the I2C module.

mask is the bit mask of the interrupt sources to be enabled. Mask value is the logical OR of any of the following:

- EUSCI\_B\_I2C\_NAK\_INTERRUPT Not-acknowledge interrupt
- EUSCI\_B\_I2C\_ARBITRATIONLOST\_INTERRUPT Arbitration lost interrupt
- EUSCI\_B\_I2C\_STOP\_INTERRUPT STOP condition interrupt
- EUSCI B I2C START INTERRUPT START condition interrupt
- EUSCI B I2C TRANSMIT INTERRUPT0 Transmit interrupt0
- EUSCI\_B\_I2C\_TRANSMIT\_INTERRUPT1 Transmit interrupt1
- EUSCI B I2C TRANSMIT INTERRUPT2 Transmit interrupt2
- EUSCI\_B\_I2C\_TRANSMIT\_INTERRUPT3 Transmit interrupt3
- EUSCI B I2C RECEIVE INTERRUPT0 Receive interrupt0
- EUSCI\_B\_I2C\_RECEIVE\_INTERRUPT1 Receive interrupt1
- EUSCI\_B\_I2C\_RECEIVE\_INTERRUPT2 Receive interrupt2
- EUSCI\_B\_I2C\_RECEIVE\_INTERRUPT3 Receive interrupt3
- EUSCI\_B\_I2C\_BIT9\_POSITION\_INTERRUPT Bit position 9 interrupt
- EUSCI\_B\_I2C\_CLOCK\_LOW\_TIMEOUT\_INTERRUPT Clock low timeout interrupt enable
- EUSCI\_B\_I2C\_BYTE\_COUNTER\_INTERRUPT Byte counter interrupt enable

Modified bits of UCBxIE register.

## Returns:

None

## 13.2.2.7 void EUSCI\_B\_I2C\_enableMultiMasterMode (uint16\_t baseAddress)

Enables Multi Master Mode.

At the end of this function, the I2C module is still disabled till EUSCI\_B\_I2C\_enable is invoked

### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 24        |
| TI Compiler 4.2.1 | Size         | 12        |
| TI Compiler 4.2.1 | Speed        | 12        |
| IAR 5.51.6        | None         | 16        |
| IAR 5.51.6        | Size         | 12        |
| IAR 5.51.6        | Speed        | 12        |
| MSPGCC 4.8.0      | None         | 36        |
| MSPGCC 4.8.0      | Size         | 12        |
| MSPGCC 4.8.0      | Speed        | 12        |
|                   |              |           |

baseAddress is the base address of the I2C module.

Modified bits are UCSWRST and UCMM of UCBxCTLW0 register.

#### Returns:

None

## 13.2.2.8 uint16 t EUSCI B I2C getInterruptStatus (uint16 t baseAddress, uint16 t mask)

Gets the current I2C interrupt status.

This returns the interrupt status for the I2C module based on which flag is passed.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 20        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 10        |
| IAR 5.51.6        | Size         | 10        |
| IAR 5.51.6        | Speed        | 10        |
| MSPGCC 4.8.0      | None         | 26        |
| MSPGCC 4.8.0      | Size         | 8         |
| MSPGCC 4.8.0      | Speed        | 8         |

### Parameters:

baseAddress is the base address of the I2C module.

mask is the masked interrupt flag status to be returned. Mask value is the logical OR of any of the following:

- EUSCI\_B\_I2C\_NAK\_INTERRUPT Not-acknowledge interrupt
- EUSCI\_B\_I2C\_ARBITRATIONLOST\_INTERRUPT Arbitration lost interrupt
- EUSCI\_B\_I2C\_STOP\_INTERRUPT STOP condition interrupt
- EUSCI\_B\_I2C\_START\_INTERRUPT START condition interrupt
- EUSCI\_B\_I2C\_TRANSMIT\_INTERRUPT0 Transmit interrupt0
- EUSCI\_B\_I2C\_TRANSMIT\_INTERRUPT1 Transmit interrupt1
- EUSCI\_B\_I2C\_TRANSMIT\_INTERRUPT2 Transmit interrupt2
- EUSCI\_B\_I2C\_TRANSMIT\_INTERRUPT3 Transmit interrupt3
- EUSCI\_B\_I2C\_RECEIVE\_INTERRUPT0 Receive interrupt0
- EUSCI\_B\_I2C\_RECEIVE\_INTERRUPT1 Receive interrupt1
- EUSCI\_B\_I2C\_RECEIVE\_INTERRUPT2 Receive interrupt2
   EUSCI B I2C RECEIVE INTERRUPT3 Receive interrupt3
- EUSCI\_B\_I2C\_BIT9\_POSITION\_INTERRUPT Bit position 9 interrupt
- EUSCI\_B\_I2C\_CLOCK\_LOW\_TIMEOUT\_INTERRUPT Clock low timeout interrupt enable
- EUSCI\_B\_I2C\_BYTE\_COUNTER\_INTERRUPT Byte counter interrupt enable

#### Returns:

Logical OR of any of the following:

- EUSCI\_B\_I2C\_NAK\_INTERRUPT Not-acknowledge interrupt
- EUSCI\_B\_I2C\_ARBITRATIONLOST\_INTERRUPT Arbitration lost interrupt
- EUSCI B I2C STOP INTERRUPT STOP condition interrupt
- EUSCI\_B\_I2C\_START\_INTERRUPT START condition interrupt
- EUSCI\_B\_I2C\_TRANSMIT\_INTERRUPT0 Transmit interrupt0
- EUSCI B I2C TRANSMIT INTERRUPT1 Transmit interrupt1
- EUSCI\_B\_I2C\_TRANSMIT\_INTERRUPT2 Transmit interrupt2
- EUSCI B I2C TRANSMIT INTERRUPT3 Transmit interrupt3
- EUSCI\_B\_I2C\_RECEIVE\_INTERRUPT0 Receive interrupt0
- EUSCI B I2C RECEIVE INTERRUPT1 Receive interrupt1
- EUSCI B I2C RECEIVE INTERRUPT2 Receive interrupt2
- EUSCI\_B\_I2C\_RECEIVE\_INTERRUPT3 Receive interrupt3
- EUSCI\_B\_I2C\_BIT9\_POSITION\_INTERRUPT Bit position 9 interrupt
- EUSCI\_B\_I2C\_CLOCK\_LOW\_TIMEOUT\_INTERRUPT Clock low timeout interrupt enable
- EUSCI\_B\_I2C\_BYTE\_COUNTER\_INTERRUPT Byte counter interrupt enable indicating the status of the masked interrupts

## 13.2.2.9 uint8 t EUSCI B I2C getMode (uint16 t baseAddress)

Gets the mode of the I2C device.

Current I2C transmit/receive mode.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 18        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 8         |
| IAR 5.51.6        | Size         | 8         |
| IAR 5.51.6        | Speed        | 8         |
| MSPGCC 4.8.0      | None         | 28        |
| MSPGCC 4.8.0      | Size         | 8         |
| MSPGCC 4.8.0      | Speed        | 8         |

### Parameters:

baseAddress is the base address of the I2C module.

Modified bits are UCTR of UCBxCTLW0 register.

## Returns:

None Return one of the following:

- EUSCI B I2C TRANSMIT MODE
- EUSCI\_B\_I2C\_RECEIVE\_MODE indicating the current mode

## 13.2.2.10 uint32\_t EUSCI\_B\_I2C\_getReceiveBufferAddress (uint16\_t baseAddress)

Returns the address of the RX Buffer of the I2C for the DMA module.

Returns the address of the I2C RX Buffer. This can be used in conjunction with the DMA to store the received data directly to memory.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 18        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 8         |
| IAR 5.51.6        | Size         | 8         |
| IAR 5.51.6        | Speed        | 8         |
| MSPGCC 4.8.0      | None         | 24        |
| MSPGCC 4.8.0      | Size         | 8         |
| MSPGCC 4.8.0      | Speed        | 8         |

#### Parameters:

baseAddress is the base address of the I2C module.

#### Returns:

The address of the I2C RX Buffer

## 13.2.2.11 uint32\_t EUSCI\_B\_I2C\_getTransmitBufferAddress (uint16\_t baseAddress)

Returns the address of the TX Buffer of the I2C for the DMA module.

Returns the address of the I2C TX Buffer. This can be used in conjunction with the DMA to obtain transmitted data directly from memory.

## **Code Metrics:**

| Compiler                               | Optimization | Code Size |
|----------------------------------------|--------------|-----------|
| TI Compiler 4.2.1<br>TI Compiler 4.2.1 | None<br>Size | 18<br>8   |
| TI Compiler 4.2.1                      | Speed        | 8         |
| IAR 5.51.6                             | None         | 8         |
| IAR 5.51.6<br>IAR 5.51.6               | Size         | 8<br>8    |
|                                        | Speed        |           |
| MSPGCC 4.8.0<br>MSPGCC 4.8.0           | None<br>Size | 24        |
| MSPGCC 4.8.0<br>MSPGCC 4.8.0           | Speed        | 8<br>8    |

### Parameters:

baseAddress is the base address of the I2C module.

## Returns:

The address of the I2C TX Buffer

## 13.2.2.12 void EUSCI\_B\_I2C\_initMaster (uint16\_t baseAddress, EUSCI\_B\_I2C\_initMasterParam \* param)

Initializes the I2C Master block.

This function initializes operation of the I2C Master block. Upon successful initialization of the I2C block, this function will have set the bus speed for the master; however I2C module is still disabled till EUSCI\_B\_I2C\_enable is invoked.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 122       |
| TI Compiler 4.2.1 | Size         | 78        |
| TI Compiler 4.2.1 | Speed        | 78        |
| IAR 5.51.6        | None         | 102       |
| IAR 5.51.6        | Size         | 88        |
| IAR 5.51.6        | Speed        | 88        |
| MSPGCC 4.8.0      | None         | 174       |
| MSPGCC 4.8.0      | Size         | 76        |
| MSPGCC 4.8.0      | Speed        | 76        |

**baseAddress** is the base address of the I2C Master module. **param** is the pointer to the struct for master initialization.

## Returns:

None

## 13.2.2.13 void EUSCI\_B\_I2C\_initSlave (uint16\_t baseAddress, EUSCI\_B\_I2C\_initSlaveParam \* param)

Initializes the I2C Slave block.

This function initializes operation of the I2C as a Slave mode. Upon successful initialization of the I2C blocks, this function will have set the slave address but the I2C module is still disabled till EUSCI\_B\_I2C\_enable is invoked.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 56        |
| TI Compiler 4.2.1 | Size         | 36        |
| TI Compiler 4.2.1 | Speed        | 34        |
| IAR 5.51.6        | None         | 52        |
| IAR 5.51.6        | Size         | 38        |
| IAR 5.51.6        | Speed        | 38        |
| MSPGCC 4.8.0      | None         | 106       |
| MSPGCC 4.8.0      | Size         | 34        |
| MSPGCC 4.8.0      | Speed        | 34        |
|                   |              |           |

### Parameters:

**baseAddress** is the base address of the I2C Slave module. **param** is the pointer to the struct for slave initialization.

## Returns:

None

## 13.2.2.14 uint16\_t EUSCI\_B\_I2C\_isBusBusy (uint16\_t baseAddress)

Indicates whether or not the I2C bus is busy.

This function returns an indication of whether or not the I2C bus is busy. This function checks the status of the bus via UCBBUSY bit in UCBxSTAT register.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 20        |
| TI Compiler 4.2.1 | Size         | 12        |
| TI Compiler 4.2.1 | Speed        | 12        |
| IAR 5.51.6        | None         | 10        |
| IAR 5.51.6        | Size         | 10        |
| IAR 5.51.6        | Speed        | 10        |
| MSPGCC 4.8.0      | None         | 20        |
| MSPGCC 4.8.0      | Size         | 10        |
| MSPGCC 4.8.0      | Speed        | 10        |

baseAddress is the base address of the I2C module.

#### Returns:

One of the following:

- EUSCI\_B\_I2C\_BUS\_BUSY
- EUSCI\_B\_I2C\_BUS\_NOT\_BUSY indicating whether the bus is busy

# 13.2.2.15 void EUSCI\_B\_I2C\_masterInit (uint16\_t baseAddress, uint8\_t selectClockSource, uint32\_t i2cClk, uint32\_t dataRate, uint8\_t byteCounterThreshold, uint8\_t autoSTOPGeneration)

DEPRECATED - Initializes the I2C Master block.

This function initializes operation of the I2C Master block. Upon successful initialization of the I2C block, this function will have set the bus speed for the master; however I2C module is still disabled till EUSCI\_B\_I2C\_enable is invoked.

## **Code Metrics:**

| Optimization | Code Size                                                      |
|--------------|----------------------------------------------------------------|
| None<br>Size | 94<br>92                                                       |
| Speed        | 92                                                             |
| None         | 88                                                             |
| Size         | 86                                                             |
| Speed        | 86                                                             |
| None         | 102                                                            |
| Size         | 82                                                             |
| Speed        | 72                                                             |
|              | None<br>Size<br>Speed<br>None<br>Size<br>Speed<br>None<br>Size |

### Parameters:

baseAddress is the base address of the I2C Master module.

selectClockSource is the clocksource. Valid values are:

- EUSCI\_B\_I2C\_CLOCKSOURCE\_ACLK
- EUSCI\_B\_I2C\_CLOCKSOURCE\_SMCLK

i2cClk is the rate of the clock supplied to the I2C module (the frequency in Hz of the clock source specified in selectClockSource).

dataRate setup for selecting data transfer rate. Valid values are:

- EUSCI\_B\_I2C\_SET\_DATA\_RATE\_400KBPS
- EUSCI\_B\_I2C\_SET\_DATA\_RATE\_100KBPS

byteCounterThreshold sets threshold for automatic STOP or UCSTPIFG

autoSTOPGeneration sets up the STOP condition generation. Valid values are:

- EUSCI\_B\_I2C\_NO\_AUTO\_STOP
- EUSCI\_B\_I2C\_SET\_BYTECOUNT\_THRESHOLD\_FLAG

## ■ EUSCI\_B\_I2C\_SEND\_STOP\_AUTOMATICALLY\_ON\_BYTECOUNT\_THRESHOLD

## Returns:

None

## 13.2.2.16 uint16\_t EUSCI\_B\_I2C\_masterlsStartSent (uint16\_t baseAddress)

Indicates whether Start got sent.

This function returns an indication of whether or not Start got sent This function checks the status of the bus via UCTXSTT bit in UCBxCTL1 register.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 16        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 6         |
| IAR 5.51.6        | Size         | 6         |
| IAR 5.51.6        | Speed        | 6         |
| MSPGCC 4.8.0      | None         | 16        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |

### Parameters:

baseAddress is the base address of the I2C Master module.

## Returns:

One of the following:

- EUSCI\_B\_I2C\_START\_SEND\_COMPLETE
- EUSCI\_B\_I2C\_SENDING\_START indicating whether the start was sent

## 13.2.2.17 uint16\_t EUSCI\_B\_I2C\_masterIsStopSent (uint16\_t baseAddress)

Indicates whether STOP got sent.

This function returns an indication of whether or not STOP got sent This function checks the status of the bus via UCTXSTP bit in UCBxCTL1 register.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 16        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 6         |
| IAR 5.51.6        | Size         | 6         |
| IAR 5.51.6        | Speed        | 6         |
| MSPGCC 4.8.0      | None         | 16        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |

## Parameters:

baseAddress is the base address of the I2C Master module.

## Returns:

One of the following:

- EUSCI\_B\_I2C\_STOP\_SEND\_COMPLETE
- EUSCI\_B\_I2C\_SENDING\_STOP indicating whether the stop was sent

## 13.2.2.18 uint8\_t EUSCI\_B\_I2C\_masterMultiByteReceiveFinish (uint16\_t baseAddress)

Finishes multi-byte reception at the Master end.

This function is used by the Master module to initiate completion of a multi-byte reception. This function receives the current byte and initiates the STOP from master to slave.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 42        |
| TI Compiler 4.2.1 | Size         | 26        |
| TI Compiler 4.2.1 | Speed        | 26        |
| IAR 5.51.6        | None         | 34        |
| IAR 5.51.6        | Size         | 20        |
| IAR 5.51.6        | Speed        | 26        |
| MSPGCC 4.8.0      | None         | 66        |
| MSPGCC 4.8.0      | Size         | 32        |
| MSPGCC 4.8.0      | Speed        | 38        |

#### Parameters:

baseAddress is the base address of the I2C Master module.

Modified bits are UCTXSTP of UCBxCTLW0 register.

### Returns:

Received byte at Master end.

## 13.2.2.19 bool EUSCI\_B\_I2C\_masterMultiByteReceiveFinishWithTimeout (uint16\_t baseAddress, uint8\_t \* txData, uint32\_t timeout)

Finishes multi-byte reception at the Master end with timeout.

This function is used by the Master module to initiate completion of a multi-byte reception. This function receives the current byte and initiates the STOP from master to slave.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 136       |
| TI Compiler 4.2.1 | Size         | 76        |
| TI Compiler 4.2.1 | Speed        | 76        |
| IAR 5.51.6        | None         | 96        |
| IAR 5.51.6        | Size         | 94        |
| IAR 5.51.6        | Speed        | 94        |
| MSPGCC 4.8.0      | None         | 178       |
| MSPGCC 4.8.0      | Size         | 100       |
| MSPGCC 4.8.0      | Speed        | 100       |

## Parameters:

baseAddress is the base address of the I2C Master module.

txData is a pointer to the location to store the received byte at master end timeout is the amount of time to wait until giving up

Modified bits are UCTXSTP of UCBxCTLW0 register.

#### Returns:

STATUS\_SUCCESS or STATUS\_FAILURE of the reception process

## 13.2.2.20 uint8\_t EUSCI\_B\_I2C\_masterMultiByteReceiveNext (uint16\_t baseAddress)

Starts multi-byte reception at the Master end one byte at a time.

This function is used by the Master module to receive each byte of a multi- byte reception. This function reads currently received byte.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 16        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 8         |
| IAR 5.51.6        | Size         | 0         |
| IAR 5.51.6        | Speed        | 0         |
| MSPGCC 4.8.0      | None         | 24        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |

### Parameters:

baseAddress is the base address of the I2C Master module.

### Returns:

Received byte at Master end.

## 13.2.2.21 void EUSCI\_B\_I2C\_masterMultiByteReceiveStop (uint16\_t baseAddress)

Sends the STOP at the end of a multi-byte reception at the Master end.

This function is used by the Master module to initiate STOP

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 16        |
| TI Compiler 4.2.1 | Size         | 6         |
| TI Compiler 4.2.1 | Speed        | 6         |
| IAR 5.51.6        | None         | 8         |
| IAR 5.51.6        | Size         | 0         |
| IAR 5.51.6        | Speed        | 0         |
| MSPGCC 4.8.0      | None         | 22        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |

### Parameters:

baseAddress is the base address of the I2C Master module.

Modified bits are UCTXSTP of UCBxCTLW0 register.

## Returns:

None

## 13.2.2.22 void EUSCI\_B\_I2C\_masterMultiByteSendFinish (uint16\_t baseAddress, uint8\_t txData)

Finishes multi-byte transmission from Master to Slave.

This function is used by the Master module to send the last byte and STOP. This function transmits the last data byte of a multi-byte transmission to the slave and then sends a stop.

#### **Code Metrics:**

| Compiler                               | Optimization  | Code Size |
|----------------------------------------|---------------|-----------|
| TI Compiler 4.2.1                      | None          | 48        |
| TI Compiler 4.2.1<br>TI Compiler 4.2.1 | Size<br>Speed | 30<br>30  |
| IAR 5.51.6                             | None          | 56        |
| IAR 5.51.6                             | Size          | 44        |
| IAR 5.51.6                             | Speed         | 44        |
| MSPGCC 4.8.0                           | None          | 98        |
| MSPGCC 4.8.0                           | Size          | 38        |
| MSPGCC 4.8.0                           | Speed         | 38        |

#### Parameters:

baseAddress is the base address of the I2C Master module.

txData is the last data byte to be transmitted in a multi-byte transmission

Modified bits of UCBxTXBUF register and bits of UCBxCTLW0 register.

## Returns:

None

## 13.2.2.23 bool EUSCI\_B\_I2C\_masterMultiByteSendFinishWithTimeout (uint16\_t baseAddress, uint8\_t txData, uint32\_t timeout)

Finishes multi-byte transmission from Master to Slave with timeout.

This function is used by the Master module to send the last byte and STOP. This function transmits the last data byte of a multi-byte transmission to the slave and then sends a stop.

## Code Metrics:

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 138       |
| TI Compiler 4.2.1 | Size         | 84        |
| TI Compiler 4.2.1 | Speed        | 84        |
| IAR 5.51.6        | None         | 116       |
| IAR 5.51.6        | Size         | 106       |
| IAR 5.51.6        | Speed        | 106       |
| MSPGCC 4.8.0      | None         | 196       |
| MSPGCC 4.8.0      | Size         | 94        |
| MSPGCC 4.8.0      | Speed        | 96        |

## Parameters:

baseAddress is the base address of the I2C Master module.

txData is the last data byte to be transmitted in a multi-byte transmission timeout is the amount of time to wait until giving up

Modified bits of UCBxTXBUF register and bits of UCBxCTLW0 register.

## Returns:

STATUS SUCCESS or STATUS FAILURE of the transmission process.

## 13.2.2.24 void EUSCI\_B\_I2C\_masterMultiByteSendNext (uint16\_t baseAddress, uint8\_t txData)

Continues multi-byte transmission from Master to Slave.

This function is used by the Master module continue each byte of a multi- byte transmission. This function transmits each data byte of a multi-byte transmission to the slave.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 34        |
| TI Compiler 4.2.1 | Size         | 20        |
| TI Compiler 4.2.1 | Speed        | 20        |
| IAR 5.51.6        | None         | 38        |
| IAR 5.51.6        | Size         | 4         |
| IAR 5.51.6        | Speed        | 24        |
| MSPGCC 4.8.0      | None         | 64        |
| MSPGCC 4.8.0      | Size         | 28        |
| MSPGCC 4.8.0      | Speed        | 28        |

## Parameters:

baseAddress is the base address of the I2C Master module.

txData is the next data byte to be transmitted

Modified bits of UCBxTXBUF register.

## Returns:

None

## 13.2.2.25 bool EUSCI\_B\_I2C\_masterMultiByteSendNextWithTimeout (uint16\_t baseAddress, uint8\_t txData, uint32\_t timeout)

Continues multi-byte transmission from Master to Slave with timeout.

This function is used by the Master module continue each byte of a multi- byte transmission. This function transmits each data byte of a multi-byte transmission to the slave.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 76        |
| TI Compiler 4.2.1 | Size         | 46        |
| TI Compiler 4.2.1 | Speed        | 46        |
| IAR 5.51.6        | None         | 70        |
| IAR 5.51.6        | Size         | 60        |
| IAR 5.51.6        | Speed        | 70        |
| MSPGCC 4.8.0      | None         | 110       |
| MSPGCC 4.8.0      | Size         | 64        |
| MSPGCC 4.8.0      | Speed        | 64        |

baseAddress is the base address of the I2C Master module.

txData is the next data byte to be transmitted

timeout is the amount of time to wait until giving up

Modified bits of UCBxTXBUF register.

#### Returns:

STATUS\_SUCCESS or STATUS\_FAILURE of the transmission process.

## 13.2.2.26 void EUSCI\_B\_I2C\_masterMultiByteSendStart (uint16\_t baseAddress, uint8\_t txData)

Starts multi-byte transmission from Master to Slave.

This function is used by the master module to start a multi byte transaction.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 74        |
| TI Compiler 4.2.1 | Size         | 38        |
| TI Compiler 4.2.1 | Speed        | 38        |
| IAR 5.51.6        | None         | 62        |
| IAR 5.51.6        | Size         | 28        |
| IAR 5.51.6        | Speed        | 52        |
| MSPGCC 4.8.0      | None         | 138       |
| MSPGCC 4.8.0      | Size         | 46        |
| MSPGCC 4.8.0      | Speed        | 46        |

### Parameters:

baseAddress is the base address of the I2C Master module.

txData is the first data byte to be transmitted

Modified bits of UCBxTXBUF register, bits of UCBxCTLW0 register, bits of UCBxIE register and bits of UCBxIFG register.

### Returns:

None

## 13.2.2.27 bool EUSCI\_B\_I2C\_masterMultiByteSendStartWithTimeout (uint16\_t baseAddress, uint8\_t txData, uint32\_t timeout)

Starts multi-byte transmission from Master to Slave with timeout.

This function is used by the master module to start a multi byte transaction.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 116       |
| TI Compiler 4.2.1 | Size         | 68        |
| TI Compiler 4.2.1 | Speed        | 68        |
| IAR 5.51.6        | None         | 94        |
| IAR 5.51.6        | Size         | 68        |
| IAR 5.51.6        | Speed        | 80        |
| MSPGCC 4.8.0      | None         | 184       |
| MSPGCC 4.8.0      | Size         | 84        |
| MSPGCC 4.8.0      | Speed        | 82        |

baseAddress is the base address of the I2C Master module.

txData is the first data byte to be transmitted

timeout is the amount of time to wait until giving up

Modified bits of UCBxTXBUF register, bits of UCBxCTLW0 register, bits of UCBxIE register and bits of UCBxIFG register.

#### Returns

STATUS SUCCESS or STATUS FAILURE of the transmission process.

## 13.2.2.28 void EUSCI\_B\_I2C\_masterMultiByteSendStop (uint16\_t baseAddress)

Send STOP byte at the end of a multi-byte transmission from Master to Slave.

This function is used by the Master module send STOP at the end of a multi- byte transmission. This function sends a stop after current transmission is complete.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 28        |
| TI Compiler 4.2.1 | Size         | 18        |
| TI Compiler 4.2.1 | Speed        | 18        |
| IAR 5.51.6        | None         | 32        |
| IAR 5.51.6        | Size         | 6         |
| IAR 5.51.6        | Speed        | 26        |
| MSPGCC 4.8.0      | None         | 52        |
| MSPGCC 4.8.0      | Size         | 24        |
| MSPGCC 4.8.0      | Speed        | 24        |

### Parameters:

baseAddress is the base address of the I2C Master module.

Modified bits are UCTXSTP of UCBxCTLW0 register.

## Returns:

None

## 13.2.2.29 bool EUSCI\_B\_I2C\_masterMultiByteSendStopWithTimeout (uint16\_t baseAddress, uint32 t timeout)

Send STOP byte at the end of a multi-byte transmission from Master to Slave with timeout.

This function is used by the Master module send STOP at the end of a multi- byte transmission. This function sends a stop after current transmission is complete.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 74        |
| TI Compiler 4.2.1 | Size         | 44        |
| TI Compiler 4.2.1 | Speed        | 44        |
| IAR 5.51.6        | None         | 64        |
| IAR 5.51.6        | Size         | 46        |
| IAR 5.51.6        | Speed        | 58        |
| MSPGCC 4.8.0      | None         | 110       |
| MSPGCC 4.8.0      | Size         | 56        |
| MSPGCC 4.8.0      | Speed        | 52        |

baseAddress is the base address of the I2C Master module.

timeout is the amount of time to wait until giving up

Modified bits are UCTXSTP of UCBxCTLW0 register.

#### Returns:

STATUS\_SUCCESS or STATUS\_FAILURE of the transmission process.

## 13.2.2.30 uint8\_t EUSCI\_B\_I2C\_masterReceiveSingleByte (uint16\_t baseAddress)

Does single byte reception from Slave.

This function is used by the Master module to receive a single byte. This function sends start and stop, waits for data reception and then receives the data from the slave

## **Code Metrics:**

| Compiler                      | Optimization  | Code Size |
|-------------------------------|---------------|-----------|
| TI Compiler 4.2.1             | None          | 40        |
| TI Compiler 4.2.1             | Size          | 26        |
| TI Compiler 4.2.1  IAR 5.51.6 | Speed<br>None | 34        |
| IAR 5.51.6                    | Size          | 20        |
| IAR 5.51.6                    | Speed         | 26        |
| MSPGCC 4.8.0                  | None          | 68        |
| MSPGCC 4.8.0                  | Size          | 30        |
| MSPGCC 4.8.0                  | Speed         | 30        |

## Parameters:

baseAddress is the base address of the I2C Master module.

Modified bits of UCBxTXBUF register, bits of UCBxCTLW0 register, bits of UCBxIE register and bits of UCBxIFG register.

### Returns

STATUS\_SUCCESS or STATUS\_FAILURE of the transmission process.

## 13.2.2.31 void EUSCI\_B\_I2C\_masterReceiveStart (uint16\_t baseAddress)

Starts reception at the Master end.

This function is used by the Master module initiate reception of a single byte. This function sends a start.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 24        |
| TI Compiler 4.2.1 | Size         | 12        |
| TI Compiler 4.2.1 | Speed        | 12        |
| IAR 5.51.6        | None         | 16        |
| IAR 5.51.6        | Size         | 6         |
| IAR 5.51.6        | Speed        | 6         |
| MSPGCC 4.8.0      | None         | 36        |
| MSPGCC 4.8.0      | Size         | 12        |
| MSPGCC 4.8.0      | Speed        | 12        |

## Parameters:

baseAddress is the base address of the I2C Master module.

Modified bits are UCTXSTT of UCBxCTLW0 register.

#### Returns:

None

## 13.2.2.32 void EUSCI\_B\_I2C\_masterSendSingleByte (uint16\_t *baseAddress*, uint8\_t *txData*)

Does single byte transmission from Master to Slave.

This function is used by the Master module to send a single byte. This function sends a start, then transmits the byte to the slave and then sends a stop.

## **Code Metrics:**

| Compiler                            | Optimization  | Code Size |
|-------------------------------------|---------------|-----------|
| TI Compiler 4.2.1                   | None          | 98        |
| TI Compiler 4.2.1 TI Compiler 4.2.1 | Size<br>Speed | 52<br>52  |
| IAR 5.51.6                          | None          | 90        |
| IAR 5.51.6                          | Size          | 52        |
| IAR 5.51.6                          | Speed         | 68        |
| MSPGCC 4.8.0                        | None          | 196       |
| MSPGCC 4.8.0                        | Size          | 60        |
| MSPGCC 4.8.0                        | Speed         | 60        |

## Parameters:

baseAddress is the base address of the I2C Master module.

txData is the data byte to be transmitted

Modified bits of UCBxTXBUF register, bits of UCBxCTLW0 register, bits of UCBxIE register and bits of UCBxIFG register.

## Returns:

None

## 13.2.2.33 bool EUSCI\_B\_I2C\_masterSendSingleByteWithTimeout (uint16\_t *baseAddress*, uint8\_t *txData*, uint32\_t *timeout*)

Does single byte transmission from Master to Slave with timeout.

This function is used by the Master module to send a single byte. This function sends a start, then transmits the byte to the slave and then sends a stop.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 184       |
| TI Compiler 4.2.1 | Size         | 106       |
| TI Compiler 4.2.1 | Speed        | 106       |
| IAR 5.51.6        | None         | 150       |
| IAR 5.51.6        | Size         | 116       |
| IAR 5.51.6        | Speed        | 122       |
| MSPGCC 4.8.0      | None         | 290       |
| MSPGCC 4.8.0      | Size         | 118       |
| MSPGCC 4.8.0      | Speed        | 118       |

baseAddress is the base address of the I2C Master module.

txData is the data byte to be transmitted

timeout is the amount of time to wait until giving up

Modified bits of UCBxTXBUF register, bits of UCBxCTLW0 register, bits of UCBxIE register and bits of UCBxIFG register.

#### Returns:

STATUS\_SUCCESS or STATUS\_FAILURE of the transmission process.

## 13.2.2.34 void EUSCI\_B\_I2C\_masterSendStart (uint16\_t baseAddress)

This function is used by the Master module to initiate START.

This function is used by the Master module to initiate START

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 16        |
| TI Compiler 4.2.1 | Size         | 6         |
| TI Compiler 4.2.1 | Speed        | 6         |
| IAR 5.51.6        | None         | 8         |
| IAR 5.51.6        | Size         | 2         |
| IAR 5.51.6        | Speed        | 2         |
| MSPGCC 4.8.0      | None         | 22        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |

## Parameters:

baseAddress is the base address of the I2C Master module.

Modified bits are UCTXSTT of UCBxCTLW0 register.

## Returns:

None

## 13.2.2.35 uint8\_t EUSCI\_B\_I2C\_masterSingleReceive (uint16\_t baseAddress)

receives a byte that has been sent to the I2C Master Module.

This function reads a byte of data from the I2C receive data Register.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 28        |
| TI Compiler 4.2.1 | Size         | 20        |
| TI Compiler 4.2.1 | Speed        | 20        |
| IAR 5.51.6        | None         | 32        |
| IAR 5.51.6        | Size         | 20        |
| IAR 5.51.6        | Speed        | 26        |
| MSPGCC 4.8.0      | None         | 54        |
| MSPGCC 4.8.0      | Size         | 24        |
| MSPGCC 4.8.0      | Speed        | 24        |

baseAddress is the base address of the I2C Master module.

#### Returns:

Returns the byte received from by the I2C module, cast as an uint8\_t.

## 13.2.2.36 void EUSCI\_B\_I2C\_setMode (uint16\_t baseAddress, uint8\_t mode)

Sets the mode of the I2C device.

When the receive parameter is set to EUSCI\_B\_I2C\_TRANSMIT\_MODE, the address will indicate that the I2C module is in receive mode; otherwise, the I2C module is in send mode.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 32        |
| TI Compiler 4.2.1 | Size         | 14        |
| TI Compiler 4.2.1 | Speed        | 14        |
| IAR 5.51.6        | None         | 16        |
| IAR 5.51.6        | Size         | 10        |
| IAR 5.51.6        | Speed        | 10        |
| MSPGCC 4.8.0      | None         | 52        |
| MSPGCC 4.8.0      | Size         | 16        |
| MSPGCC 4.8.0      | Speed        | 16        |

### Parameters:

baseAddress is the base address of the USCI I2C module.

mode Mode for the EUSCI\_B\_I2C module Valid values are:

- EUSCI\_B\_I2C\_TRANSMIT\_MODE [Default]
- EUSCI B I2C RECEIVE MODE

Modified bits are UCTR of UCBxCTLW0 register.

## Returns:

None

## 13.2.2.37 void EUSCI\_B\_I2C\_setSlaveAddress (uint16\_t baseAddress, uint8\_t slaveAddress)

Sets the address that the I2C Master will place on the bus.

This function will set the address that the I2C Master will place on the bus when initiating a transaction.

## Code Metrics:

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 22        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 14        |
| IAR 5.51.6        | Size         | 8         |
| IAR 5.51.6        | Speed        | 8         |
| MSPGCC 4.8.0      | None         | 30        |
| MSPGCC 4.8.0      | Size         | 10        |
| MSPGCC 4.8.0      | Speed        | 10        |
|                   |              |           |

baseAddress is the base address of the USCI I2C module.

slaveAddress 7-bit slave address

Modified bits of UCBxI2CSA register.

#### Returns:

None

## 13.2.2.38 uint8\_t EUSCI\_B\_I2C\_slaveDataGet (uint16\_t baseAddress)

Receives a byte that has been sent to the I2C Module.

This function reads a byte of data from the I2C receive data Register.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 16        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 8         |
| IAR 5.51.6        | Size         | 2         |
| IAR 5.51.6        | Speed        | 2         |
| MSPGCC 4.8.0      | None         | 24        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |

## Parameters:

baseAddress is the base address of the I2C Slave module.

## Returns:

Returns the byte received from by the I2C module, cast as an uint8\_t.

## 13.2.2.39 void EUSCI\_B\_I2C\_slaveDataPut (uint16\_t baseAddress, uint8\_t transmitData)

Transmits a byte from the I2C Module.

This function will place the supplied data into I2C transmit data register to start transmission.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 22        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 14        |
| IAR 5.51.6        | Size         | 2         |
| IAR 5.51.6        | Speed        | 2         |
| MSPGCC 4.8.0      | None         | 30        |
| MSPGCC 4.8.0      | Size         | 10        |
| MSPGCC 4.8.0      | Speed        | 10        |

## Parameters:

**baseAddress** is the base address of the I2C Slave module. **transmitData** data to be transmitted from the I2C module

Modified bits of UCBxTXBUF register.

### Returns:

None

## 13.2.2.40 void EUSCI\_B\_I2C\_slaveInit (uint16\_t baseAddress, uint8\_t slaveAddress, uint8 t slaveAddressOffset, uint32 t slaveOwnAddressEnable)

DEPRECATED - Initializes the I2C Slave block.

This function initializes operation of the I2C as a Slave mode. Upon successful initialization of the I2C blocks, this function will have set the slave address but the I2C module is still disabled till EUSCI\_B\_I2C\_enable is invoked.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 82        |
| TI Compiler 4.2.1 | Size         | 36        |
| TI Compiler 4.2.1 | Speed        | 36        |
| IAR 5.51.6        | None         | 66        |
| IAR 5.51.6        | Size         | 58        |
| IAR 5.51.6        | Speed        | 58        |
| MSPGCC 4.8.0      | None         | 86        |
| MSPGCC 4.8.0      | Size         | 54        |
| MSPGCC 4.8.0      | Speed        | 52        |

### Parameters:

baseAddress is the base address of the I2C Slave module.

slaveAddress 7-bit slave address

slaveAddressOffset Own address Offset referred to- 'x' value of UCBxI2COAx. Valid values are:

- EUSCI\_B\_I2C\_OWN\_ADDRESS\_OFFSET0
- EUSCI\_B\_I2C\_OWN\_ADDRESS\_OFFSET1
- EUSCI\_B\_I2C\_OWN\_ADDRESS\_OFFSET2
- EUSCI\_B\_I2C\_OWN\_ADDRESS\_OFFSET3

slaveOwnAddressEnable selects if the specified address is enabled or disabled. Valid values are:

- EUSCI\_B\_I2C\_OWN\_ADDRESS\_DISABLE
- EUSCI\_B\_I2C\_OWN\_ADDRESS\_ENABLE

## Returns:

None

## 13.3 Programming Example

The following example shows how to use the I2C API to send data as a master.

## 14 FRAM Controller

| Introduction        | 42 |
|---------------------|----|
| API Functions       | 42 |
| Programming Example |    |

## 14.1 Introduction

FRAM memory is a non-volatile memory that reads and writes like standard SRAM. The MSP430 FRAM memory features include:

- Byte or word write access
- Automatic and programmable wait state control with independent wait state settings for access and cycle times
- Error Correction Code with bit error correction, extended bit error detection and flag indicators
- Cache for fast read

This driver is contained in fram.c, with fram.h containing the API definitions for use by applications.

Т

he following code metrics were performed with the TI Compiler 4.2.1 compiler, IAR 5.51.6 compiler and MSPGCC 4.8.0 compiler with different optimization settings. Users may see different code sizes depending on their project settings so it is best to perform your benchmarks within your project. These sizes contain all functions of the peripheral but only functions that are used will be linked into the application and added to the total code size. To see individual API code metrics see the specific API below.

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 384       |
| TI Compiler 4.2.1 | Size         | 142       |
| TI Compiler 4.2.1 | Speed        | 144       |
| IAR 5.51.6        | None         | 162       |
| IAR 5.51.6        | Size         | 118       |
| IAR 5.51.6        | Speed        | 350       |
| MSPGCC 4.8.0      | None         | 518       |
| MSPGCC 4.8.0      | Size         | 200       |
| MSPGCC 4.8.0      | Speed        | 302       |

## 14.2 API Functions

## **Functions**

- void FRAM\_configureWaitStateControl (uint8\_t manualWaitState, uint8\_t accessTime, uint8\_t prechargeTime)
- void FRAM\_disableInterrupt (uint16\_t interruptMask)
- void FRAM enableInterrupt (uint8 t interruptMask)
- uint8\_t FRAM\_getInterruptStatus (uint16\_t interruptFlagMask)
- void FRAM\_memoryFill32 (uint32\_t value, uint32\_t \*framPtr, uint16\_t count)
- void FRAM\_write16 (uint16\_t \*dataPtr, uint16\_t \*framPtr, uint16\_t numberOfWords)
- void FRAM\_write32 (uint32\_t \*dataPtr, uint32\_t \*framPtr, uint16\_t count)
- void FRAM\_write8 (uint8\_t \*dataPtr, uint8\_t \*framPtr, uint16\_t numberOfBytes)

## 14.2.1 Detailed Description

FRAM\_enableInterrupt enables selected FRAM interrupt sources.

FRAM\_getInterruptStatus returns the status of the selected FRAM interrupt flags.

FRAM\_disableInterrupt disables selected FRAM interrupt sources.

Depending on the kind of writes being performed to the FRAM, this library provides APIs for FRAM writes.

FRAM\_write8 facilitates writing into the FRAM memory in byte format. FRAM\_write16 facilitates writing into the FRAM memory in word format. FRAM\_write32 facilitates writing into the FRAM memory in long format, pass by reference. FRAM\_memoryFill32 facilitates writing into the FRAM memory in long format, pass by value.

The FRAM API is broken into 3 groups of functions: those that write into FRAM, those that handle interrupts, and those that configure the wait state.

FRAM writes are managed by

- FRAM write8()
- FRAM\_write16()
- FRAM\_write32()
- FRAM\_memoryFill32()

The FRAM interrupts are handled by

- FRAM enableInterrupt()
- FRAM\_getInterruptStatus()
- FRAM\_disableInterrupt()

The FRAM wait state is handled by

■ FRAM\_configureWaitStateControl()

## 14.2.2 Function Documentation

# 14.2.2.1 void FRAM\_configureWaitStateControl (uint8\_t manualWaitState, uint8\_t accessTime, uint8\_t prechargeTime)

Configures the wait state control of the FRAM module Configures the wait state control of the FRAM module. If using the FRAM AUTO MODE the values for accessTime and prechargeTime do not matter.

### Code Metrics:

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 42        |
| TI Compiler 4.2.1 | Size         | 20        |
| TI Compiler 4.2.1 | Speed        | 20        |
| IAR 5.51.6        | None         | 18        |
| IAR 5.51.6        | Size         | 16        |
| IAR 5.51.6        | Speed        | 16        |
| MSPGCC 4.8.0      | None         | 68        |
| MSPGCC 4.8.0      | Size         | 22        |
| MSPGCC 4.8.0      | Speed        | 22        |

#### Parameters:

manual Wait State chooses if the wait state control is manual or automatic Valid values are:

- **FRAM AUTO MODE**
- FRAM\_MANUAL\_MODE

accessTime Valid values are:

- FRAM\_ACCESS\_TIME\_CYCLES\_0
- FRAM ACCESS TIME CYCLES 1
- FRAM\_ACCESS\_TIME\_CYCLES\_2

- FRAM\_ACCESS\_TIME\_CYCLES\_3
- FRAM ACCESS TIME CYCLES 4
- FRAM ACCESS TIME CYCLES 5
- FRAM\_ACCESS\_TIME\_CYCLES\_6
- FRAM\_ACCESS\_TIME\_CYCLES\_7
- **FRAM PRECHARGE TIME CYCLES 0**
- **FRAM PRECHARGE TIME CYCLES 1**
- FRAM\_PRECHARGE\_TIME\_CYCLES\_2
- FRAM\_PRECHARGE\_TIME\_CYCLES\_3
- FRAM\_PRECHARGE\_TIME\_CYCLES\_4
- FRAM\_PRECHARGE\_TIME\_CYCLES\_5
- FRAM\_PRECHARGE\_TIME\_CYCLES\_6
- FRAM\_PRECHARGE\_TIME\_CYCLES\_7

#### prechargeTime

## 14.2.2.2 void FRAM\_disableInterrupt (uint16\_t interruptMask)

Disables selected FRAM interrupt sources.

If header file contains legacy definitions: FRAM\_PUC\_ON\_DOUBLE\_BIT\_ERROR - Enable PUC reset if FRAM detects double bit error is detected. FRAM\_DOUBLE\_BIT\_ERROR\_INTERRUPT - Interrupts when a double bit error is detected. FRAM\_SINGLE\_BIT\_ERROR\_INTERRUPT - Interrupts when a single bit error is detected.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 36        |
| TI Compiler 4.2.1 | Size         | 20        |
| TI Compiler 4.2.1 | Speed        | 20        |
| IAR 5.51.6        | None         | 26        |
| IAR 5.51.6        | Size         | 10        |
| IAR 5.51.6        | Speed        | 20        |
| MSPGCC 4.8.0      | None         | 62        |
| MSPGCC 4.8.0      | Size         | 22        |
| MSPGCC 4.8.0      | Speed        | 22        |

#### Parameters:

interruptMask is the bit mask of the memory buffer interrupt sources to be disabled. Mask value is the logical OR of any of the following:

- FRAM\_PUC\_ON\_UNCORRECTABLE\_BIT Enable PUC reset if FRAM uncorrectable bit error detected.
- FRAM\_UNCORRECTABLE\_BIT\_INTERRUPT Interrupts when an uncorrectable bit error is detected.
- FRAM\_CORRECTABLE\_BIT\_INTERRUPT Interrupts when a correctable bit error is detected.
- FRAM\_ACCESS\_VIOLATION\_INTERRUPT Interrupts when an access violation occurs.
- FRAM ACCESS TIME ERROR INTERRUPT Interrupts when an access time error occurs.

#### Returns:

None

## 14.2.2.3 void FRAM enableInterrupt (uint8 t *interruptMask*)

Enables selected FRAM interrupt sources.

If header file contains legacy definitions: FRAM\_PUC\_ON\_DOUBLE\_BIT\_ERROR - Enable PUC reset if FRAM detects double bit error is detected. FRAM\_DOUBLE\_BIT\_ERROR\_INTERRUPT - Interrupts when a double bit error is detected. FRAM\_SINGLE\_BIT\_ERROR\_INTERRUPT - Interrupts when a single bit error is detected.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 38        |
| TI Compiler 4.2.1 | Size         | 22        |
| TI Compiler 4.2.1 | Speed        | 22        |
| IAR 5.51.6        | None         | 28        |
| IAR 5.51.6        | Size         | 12        |
| IAR 5.51.6        | Speed        | 22        |
| MSPGCC 4.8.0      | None         | 62        |
| MSPGCC 4.8.0      | Size         | 26        |
| MSPGCC 4.8.0      | Speed        | 26        |
|                   |              |           |

interruptMask is the bit mask of the memory buffer interrupt sources to be disabled. Mask value is the logical OR of any of the following:

- FRAM\_PUC\_ON\_UNCORRECTABLE\_BIT Enable PUC reset if FRAM uncorrectable bit error detected.
- FRAM\_UNCORRECTABLE\_BIT\_INTERRUPT Interrupts when an uncorrectable bit error is detected.
- FRAM CORRECTABLE BIT INTERRUPT Interrupts when a correctable bit error is detected.
- FRAM\_ACCESS\_VIOLATION\_INTERRUPT Interrupts when an access violation occurs.
- FRAM\_ACCESS\_TIME\_ERROR\_INTERRUPT Interrupts when an access time error occurs.

#### Returns:

None

## 14.2.2.4 uint8 t FRAM getInterruptStatus (uint16 t interruptFlagMask)

Returns the status of the selected FRAM interrupt flags.

If header file contains legacy definitions: FRAM\_SINGLE\_BIT\_ERROR\_FLAG - Interrupt flag is set if a correctable bit error has been detected and corrected in the FRAM memory error detection logic. FRAM\_DOUBLE\_BIT\_ERROR\_FLAG .- Interrupt flag is set if an uncorrectable bit error has been detected in the FRAM memory error detection logic.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 16        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 10        |
| IAR 5.51.6        | None         | 10        |
| IAR 5.51.6        | Size         | 8         |
| IAR 5.51.6        | Speed        | 8         |
| MSPGCC 4.8.0      | None         | 36        |
| MSPGCC 4.8.0      | Size         | 8         |
| MSPGCC 4.8.0      | Speed        | 8         |

## Parameters:

interruptFlagMask is a bit mask of the interrupt flags status to be returned. Mask value is the logical OR of any of the following:

- FRAM\_ACCESS\_TIME\_ERROR\_FLAG Interrupt flag is set if a wrong setting for NPRECHG and NACCESS is set and FRAM access time is not hold.
- FRAM\_UNCORRECTABLE\_BIT\_FLAG Interrupt flag is set if an uncorrectable bit error has been detected in the FRAM memory error detection logic.
- FRAM\_CORRECTABLE\_BIT\_FLAG Interrupt flag is set if a correctable bit error has been detected and corrected in the FRAM memory error detection logic.
- FRAM\_ACCESS\_VIOLATION\_FLAG Interrupt flag is set if an access violation is triggered.

#### Returns:

The current interrupt flag status for the corresponding mask. Return Logical OR of any of the following:

- FRAM\_ACCESS\_TIME\_ERROR\_FLAG Interrupt flag is set if a wrong setting for NPRECHG and NACCESS is set and FRAM access time is not hold.
- FRAM\_UNCORRECTABLE\_BIT\_FLAG Interrupt flag is set if an uncorrectable bit error has been detected in the FRAM memory error detection logic.
- FRAM\_CORRECTABLE\_BIT\_FLAG Interrupt flag is set if a correctable bit error has been detected and corrected in the FRAM memory error detection logic.
- FRAM\_ACCESS\_VIOLATION\_FLAG Interrupt flag is set if an access violation is triggered. indicating the status of the masked flags

## 14.2.2.5 void FRAM memoryFill32 (uint32 t value, uint32 t \* framPtr, uint16 t count)

Write data into the fram memory in long format, pass by value.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 60        |
| TI Compiler 4.2.1 | Size         | 20        |
| TI Compiler 4.2.1 | Speed        | 20        |
| IAR 5.51.6        | None         | 20        |
| IAR 5.51.6        | Size         | 20        |
| IAR 5.51.6        | Speed        | 84        |
| MSPGCC 4.8.0      | None         | 66        |
| MSPGCC 4.8.0      | Size         | 22        |
| MSPGCC 4.8.0      | Speed        | 22        |

#### Parameters:

value is the value to written to FRAM memory framPtr is the pointer into which to write the data count

# 14.2.2.6 void FRAM\_write16 (uint16\_t \* dataPtr, uint16\_t \* framPtr, uint16\_t numberOfWords)

Write data into the fram memory in word format.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 62        |
| TI Compiler 4.2.1 | Size         | 16        |
| TI Compiler 4.2.1 | Speed        | 16        |
| IAR 5.51.6        | None         | 18        |
| IAR 5.51.6        | Size         | 16        |
| IAR 5.51.6        | Speed        | 60        |
| MSPGCC 4.8.0      | None         | 72        |
| MSPGCC 4.8.0      | Size         | 32        |
| MSPGCC 4.8.0      | Speed        | 20        |

#### Parameters:

dataPtr is the pointer to the data to be written framPtr is the pointer into which to write the data numberOfWords

## 14.2.2.7 void FRAM\_write32 (uint32\_t \* dataPtr, uint32\_t \* framPtr, uint16\_t count)

Write data into the fram memory in long format, pass by reference.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 68        |
| TI Compiler 4.2.1 | Size         | 20        |
| TI Compiler 4.2.1 | Speed        | 20        |
| IAR 5.51.6        | None         | 24        |
| IAR 5.51.6        | Size         | 20        |
| IAR 5.51.6        | Speed        | 80        |
| MSPGCC 4.8.0      | None         | 80        |
| MSPGCC 4.8.0      | Size         | 38        |
| MSPGCC 4.8.0      | Speed        | 26        |

#### Parameters:

dataPtr is the pointer to the data to be written
framPtr is the pointer into which to write the data
count

## 14.2.2.8 void FRAM\_write8 (uint8\_t \* dataPtr, uint8\_t \* framPtr, uint16\_t numberOfBytes)

Write data into the fram memory in byte format.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 62        |
| TI Compiler 4.2.1 | Size         | 16        |
| TI Compiler 4.2.1 | Speed        | 16        |
| IAR 5.51.6        | None         | 18        |
| IAR 5.51.6        | Size         | 16        |
| IAR 5.51.6        | Speed        | 60        |
| MSPGCC 4.8.0      | None         | 72        |
| MSPGCC 4.8.0      | Size         | 30        |
| MSPGCC 4.8.0      | Speed        | 156       |
|                   |              |           |

#### Parameters:

dataPtr is the pointer to the data to be writtenframPtr is the pointer into which to write the datanumberOfBytes is the number of bytes to be written

#### Returns:

None

## 14.3 Programming Example

The following example shows some FRAM operations using the APIs

## **15 GPIO**

| Introduction        | 148 |
|---------------------|-----|
| API Functions       | 149 |
| Programming Example | 166 |

## 15.1 Introduction

The Digital I/O (GPIO) API provides a set of functions for using the MSP430Ware GPIO modules. Functions are provided to setup and enable use of input/output pins, setting them up with or without interrupts and those that access the pin value.

The digital I/O features include:

- Independently programmable individual I/Os
- Any combination of input or output
- Individually configurable P1 and P2 interrupts. Some devices may include additional port interrupts.
- Independent input and output data registers
- Individually configurable pullup or pulldown resistors

Devices within the family may have up to twelve digital I/O ports implemented (P1 to P11 and PJ). Most ports contain eight I/O lines; however, some ports may contain less (see the device-specific data sheet for ports available). Each I/O line is individually configurable for input or output direction, and each can be individually read or written. Each I/O line is individually configurable for pullup or pulldown resistors. PJ contains only four I/O lines.

Ports P1 and P2 always have interrupt capability. Each interrupt for the P1 and P2 I/O lines can be individually enabled and configured to provide an interrupt on a rising or falling edge of an input signal. All P1 I/O lines source a single interrupt vector P1IV, and all P2 I/O lines source a different, single interrupt vector P2IV. On some devices, additional ports with interrupt capability may be available (see the device-specific data sheet for details) and contain their own respective interrupt vectors. Individual ports can be accessed as byte-wide ports or can be combined into word-wide ports and accessed via word formats. Port pairs P1/P2, P3/P4, P5/P6, P7/P8, etc., are associated with the names PA, PB, PC, PD, etc., respectively. All port registers are handled in this manner with this naming convention except for the interrupt vector registers, P1IV and P2IV; that is, PAIV does not exist. When writing to port PA with word operations, all 16 bits are written to the port. When writing to the lower byte of the PA port using byte operations, the upper byte remains unchanged. Similarly, writing to the upper byte of the PA port using byte instructions leaves the lower byte unchanged. When writing to a port that contains less than the maximum number of bits possible, the unused bits are a "don't care". Ports PB, PC, PD, PE, and PF behave similarly.

Reading of the PA port using word operations causes all 16 bits to be transferred to the destination. Reading the lower or upper byte of the PA port (P1 or P2) and storing to memory using byte operations causes only the lower or upper byte to be transferred to the destination, respectively. Reading of the PA port and storing to a general-purpose register using byte operations causes the byte transferred to be written to the least significant byte of the register. The upper significant byte of the destination register is cleared automatically. Ports PB, PC, PD, PE, and PF behave similarly. When reading from ports that contain less than the maximum bits possible, unused bits are read as zeros (similarly for port PJ).

The GPIO pin may be configured as an I/O pin with GPIO\_setAsOutputPin(), GPIO\_setAsInputPin(), GPIO\_setAsInputPin(), GPIO\_setAsInputPinWithPullDownresistor() or GPIO\_setAsInputPinWithPullUpresistor(). The GPIO pin may instead be configured to operate in the Peripheral Module assigned function by configuring the GPIO using GPIO\_setAsPeripheralModuleFunctionOutputPin() or GPIO\_setAsPeripheralModuleFunctionInputPin().

This driver is contained in gpio.c, with gpio.h containing the API definitions for use by applications.

Т

he following code metrics were performed with the TI Compiler 4.2.1 compiler, IAR 5.51.6 compiler and MSPGCC 4.8.0 compiler with different optimization settings. Users may see different code sizes depending on their project settings so it is best to perform your benchmarks within your project. These sizes contain all functions of the peripheral but only functions that are used will be linked into the application and added to the total code size. To see individual API code metrics see the specific API below.

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 1304      |
| TI Compiler 4.2.1 | Size         | 492       |
| TI Compiler 4.2.1 | Speed        | 500       |
| IAR 5.51.6        | None         | 874       |
| IAR 5.51.6        | Size         | 380       |
| IAR 5.51.6        | Speed        | 704       |
| MSPGCC 4.8.0      | None         | 1878      |
| MSPGCC 4.8.0      | Size         | 586       |
| MSPGCC 4.8.0      | Speed        | 582       |

## 15.2 API Functions

## **Functions**

- void GPIO clearInterruptFlag (uint8 t selectedPort, uint16 t selectedPins)
- void GPIO\_disableInterrupt (uint8\_t selectedPort, uint16\_t selectedPins)
- void GPIO\_enableInterrupt (uint8\_t selectedPort, uint16\_t selectedPins)
- uint8\_t GPIO\_getInputPinValue (uint8\_t selectedPort, uint16\_t selectedPins)
- uint16\_t GPIO\_getInterruptStatus (uint8\_t selectedPort, uint16\_t selectedPins)
- void GPIO\_interruptEdgeSelect (uint8\_t selectedPort, uint16\_t selectedPins, uint8\_t edgeSelect)
- void GPIO\_setAsInputPin (uint8\_t selectedPort, uint16\_t selectedPins)
- void GPIO\_setAsInputPinWithPullDownResistor (uint8\_t selectedPort, uint16\_t selectedPins)
- void GPIO\_setAsInputPinWithPullUpResistor (uint8\_t selectedPort, uint16\_t selectedPins)
- void GPIO\_setAsOutputPin (uint8\_t selectedPort, uint16\_t selectedPins)
- void GPIO setAsPeripheralModuleFunctionInputPin (uint8 t selectedPort, uint16 t selectedPins, uint8 t mode)
- void GPIO\_setAsPeripheralModuleFunctionOutputPin (uint8\_t selectedPort, uint16\_t selectedPins, uint8\_t mode)
- void GPIO setOutputHighOnPin (uint8 t selectedPort, uint16 t selectedPins)
- void GPIO\_setOutputLowOnPin (uint8\_t selectedPort, uint16\_t selectedPins)
- void GPIO\_toggleOutputOnPin (uint8\_t selectedPort, uint16\_t selectedPins)

## 15.2.1 Detailed Description

The GPIO API is broken into three groups of functions: those that deal with configuring the GPIO pins, those that deal with interrupts, and those that access the pin value.

The GPIO pins are configured with

- GPIO setAsOutputPin()
- GPIO\_setAsInputPin()
- GPIO setAsInputPinWithPullDownresistor()
- GPIO\_setAsInputPinWithPullUpresistor()
- GPIO\_setAsPeripheralModuleFunctionOutputPin()
- GPIO\_setAsPeripheralModuleFunctionInputPin()

The GPIO interrupts are handled with

- GPIO\_enableInterrupt()
- GPIO\_disbleInterrupt()
- GPIO\_clearInterruptFlag()
- GPIO\_getInterruptStatus()
- GPIO interruptEdgeSelect()

The GPIO pin state is accessed with

- GPIO\_setOutputHighOnPin()
- GPIO\_setOutputLowOnPin()
- GPIO\_toggleOutputOnPin()
- GPIO\_getInputPinValue()

## 15.2.2 Function Documentation

## 15.2.2.1 void GPIO\_clearInterruptFlag (uint8\_t selectedPort, uint16\_t selectedPins)

This function clears the interrupt flag on the selected pin.

This function clears the interrupt flag on the selected pin. Note that only Port 1, 2, A have this capability.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 60        |
| TI Compiler 4.2.1 | Size         | 22        |
| TI Compiler 4.2.1 | Speed        | 22        |
| IAR 5.51.6        | None         | 36        |
| IAR 5.51.6        | Size         | 10        |
| IAR 5.51.6        | Speed        | 26        |
| MSPGCC 4.8.0      | None         | 80        |
| MSPGCC 4.8.0      | Size         | 26        |
| MSPGCC 4.8.0      | Speed        | 26        |

#### Parameters:

selectedPort is the selected port. Valid values are:

- GPIO\_PORT\_P1
- GPIO\_PORT\_P2
- GPIO\_PORT\_PA

selectedPins is the specified pin in the selected port. Mask value is the logical OR of any of the following:

- GPIO\_PIN0
- GPIO\_PIN1
- GPIO\_PIN2
- GPIO\_PIN3
- GPIO\_PIN4
- GPIO\_PIN5
- GPIO\_PIN6
- GPIO\_PIN7
- GPIO\_PIN8 ■ GPIO PIN9
- GPIO\_PIN10
- = CDIO\_DIN44
- GPIO\_PIN11
- GPIO\_PIN12
- GPIO\_PIN13
- GPIO\_PIN14
- GPIO\_PIN15

Modified bits of PxIFG register.

#### Returns:

None

## 15.2.2.2 void GPIO\_disableInterrupt (uint8\_t selectedPort, uint16\_t selectedPins)

This function disables the port interrupt on the selected pin.

This function disables the port interrupt on the selected pin. Note that only Port 1, 2, A have this capability.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 60        |
| TI Compiler 4.2.1 | Size         | 22        |
| TI Compiler 4.2.1 | Speed        | 22        |
| IAR 5.51.6        | None         | 36        |
| IAR 5.51.6        | Size         | 8         |
| IAR 5.51.6        | Speed        | 24        |
| MSPGCC 4.8.0      | None         | 80        |
| MSPGCC 4.8.0      | Size         | 26        |
| MSPGCC 4.8.0      | Speed        | 26        |

#### Parameters:

selectedPort is the selected port. Valid values are:

- GPIO\_PORT\_P1
- GPIO\_PORT\_P2
- **GPIO PORT PA**

selectedPins is the specified pin in the selected port. Mask value is the logical OR of any of the following:

- GPIO\_PIN0
- GPIO\_PIN1
- GPIO\_PIN2
- GPIO\_PIN3
- GPIO\_PIN4
- GPIO\_PIN5
- GPIO\_PIN6
- GPIO\_PIN7
- GPIO\_PIN8 ■ GPIO PIN9
- GPIO PIN10
- GPIO\_PIN11
- GPIO\_PIN12
- GPIO\_PIN13
- GPIO\_PIN14
- GPIO\_PIN15

Modified bits of PxIE register.

#### Returns:

None

## 15.2.2.3 void GPIO\_enableInterrupt (uint8\_t selectedPort, uint16\_t selectedPins)

This function enables the port interrupt on the selected pin.

This function enables the port interrupt on the selected pin. Note that only Port 1, 2, A have this capability.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 60        |
| TI Compiler 4.2.1 | Size         | 22        |
| TI Compiler 4.2.1 | Speed        | 22        |
| IAR 5.51.6        | None         | 36        |
| IAR 5.51.6        | Size         | 10        |
| IAR 5.51.6        | Speed        | 26        |
| MSPGCC 4.8.0      | None         | 76        |
| MSPGCC 4.8.0      | Size         | 26        |
| MSPGCC 4.8.0      | Speed        | 26        |

selectedPort is the selected port. Valid values are:

- GPIO\_PORT\_P1
- GPIO\_PORT\_P2
- GPIO\_PORT\_PA

selectedPins is the specified pin in the selected port. Mask value is the logical OR of any of the following:

- GPIO PIN0
- GPIO\_PIN1
- GPIO\_PIN2
- GPIO\_PIN3
- GPIO\_PIN4
- GPIO\_PIN5
- GPIO\_PIN6
- GPIO\_PIN7
- GPIO\_PIN8
- GPIO\_PIN9
- GPIO\_PIN10
- GPIO\_PIN11
- GPIO\_PIN12
- GPIO\_PIN13
- GPIO\_PIN14
- GPIO\_PIN15

Modified bits of PxIE register.

#### Returns:

None

## 15.2.2.4 uint8\_t GPIO\_getInputPinValue (uint8\_t selectedPort, uint16\_t selectedPins)

This function gets the input value on the selected pin.

This function gets the input value on the selected pin.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 66        |
| TI Compiler 4.2.1 | Size         | 26        |
| TI Compiler 4.2.1 | Speed        | 26        |
| IAR 5.51.6        | None         | 46        |
| IAR 5.51.6        | Size         | 18        |
| IAR 5.51.6        | Speed        | 34        |
| MSPGCC 4.8.0      | None         | 78        |
| MSPGCC 4.8.0      | Size         | 36        |
| MSPGCC 4.8.0      | Speed        | 36        |
|                   |              |           |

selectedPort is the selected port. Valid values are:

- GPIO\_PORT\_P1
- GPIO\_PORT\_P2
- GPIO\_PORT\_P3
- GPIO PORT P4
- GPIO\_PORT\_P5
- GPIO\_PORT\_P6
- GPIO\_PORT\_P7
- GPIO\_PORT\_P8
- GPIO\_PORT\_P9
- GPIO PORT P10
- GPIO\_PORT\_P11
- GPIO\_PORT\_PA
- GPIO\_PORT\_PB
- GPIO\_PORT\_PC
- GPIO\_PORT\_PD
- GPIO\_PORT\_PE
- GPIO\_PORT\_PF
- GPIO\_PORT\_PJ

selectedPins is the specified pin in the selected port. Valid values are:

- GPIO\_PIN0
- GPIO PIN1
- GPIO PIN2
- GPIO\_PIN3
- GPIO PIN4
- GPIO PIN5
- GPIO\_PIN6
- GPIO\_PIN7
- GPIO\_PIN8
- GPIO\_PIN9
- GPIO\_PIN10 ■ GPIO\_PIN11
- GPIO PIN12
- GPIO PIN13
- GPIO\_PIN14
- GPIO\_PIN15

#### Returns:

One of the following:

- GPIO\_INPUT\_PIN\_HIGH
- GPIO\_INPUT\_PIN\_LOW

indicating the status of the pin

## 15.2.2.5 uint16\_t GPIO\_getInterruptStatus (uint8\_t selectedPort, uint16\_t selectedPins)

This function gets the interrupt status of the selected pin.

This function gets the interrupt status of the selected pin. Note that only Port 1, 2, A have this capability.

#### **Code Metrics:**

| Compiler                               | Optimization  | Code Size |
|----------------------------------------|---------------|-----------|
| TI Compiler 4.2.1                      | None          | 56        |
| TI Compiler 4.2.1<br>TI Compiler 4.2.1 | Size<br>Speed | 24<br>24  |
| <u>'</u>                               |               |           |
| IAR 5.51.6<br>IAR 5.51.6               | None<br>Size  | 36<br>14  |
| IAR 5.51.6                             | Speed         | 30        |
| MSPGCC 4.8.0                           | None          | 64        |
| MSPGCC 4.8.0                           | Size          | 28        |
| MSPGCC 4.8.0                           | Speed         | 28        |

**selectedPort** is the selected port. Valid values are:

- GPIO\_PORT\_P1
- GPIO\_PORT\_P2
- GPIO\_PORT\_PA

selectedPins is the specified pin in the selected port. Mask value is the logical OR of any of the following:

- GPIO PIN0
- GPIO\_PIN1
- GPIO\_PIN2
- GPIO\_PIN3
- GPIO\_PIN4
- GPIO\_PIN5
- GPIO\_PIN6
- GPIO\_PIN7
- GPIO\_PIN8
- GPIO\_PIN9
- GPIO\_PIN10
- GPIO PIN11
- GPIO\_PIN12
- GPIO\_PIN13
- GPIO\_PIN14 ■ GPIO\_PIN15

#### Returns:

Logical OR of any of the following:

- GPIO\_PIN0
- GPIO\_PIN1
- GPIO\_PIN2
- **GPIO PIN3**
- GPIO\_PIN4
- GPIO\_PIN5
- GPIO\_PIN6
- GPIO\_PIN7
- GPIO\_PIN8 ■ GPIO\_PIN9
- GPIO\_PIN10
- GPIO\_PIN11
- GPIO\_PIN12
- GPIO\_PIN13 ■ GPIO\_PIN14
- GPIO PIN15

indicating the interrupt status of the selected pins [Default: 0]

# 15.2.2.6 void GPIO\_interruptEdgeSelect (uint8\_t selectedPort, uint16\_t selectedPins, uint8 t edgeSelect)

This function selects on what edge the port interrupt flag should be set for a transition.

This function selects on what edge the port interrupt flag should be set for a transition. Values for edgeSelect should be GPIO\_LOW\_TO\_HIGH\_TRANSITION or GPIO\_HIGH\_TO\_LOW\_TRANSITION.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 82        |
| TI Compiler 4.2.1 | Size         | 32        |
| TI Compiler 4.2.1 | Speed        | 32        |
| IAR 5.51.6        | None         | 56        |
| IAR 5.51.6        | Size         | 24        |
| IAR 5.51.6        | Speed        | 32        |
| MSPGCC 4.8.0      | None         | 118       |
| MSPGCC 4.8.0      | Size         | 48        |
| MSPGCC 4.8.0      | Speed        | 40        |

#### Parameters:

selectedPort is the selected port. Valid values are:

- GPIO\_PORT\_P1
- GPIO PORT P2
- GPIO PORT P3
- GPIO\_PORT\_P4
- GPIO\_PORT\_P5
- GPIO PORT P6
- GPIO\_PORT\_P7
- GPIO\_PORT\_P8
- GPIO PORT P9
- GPIO\_PORT\_P10
- GPIO\_PORT\_P11
- GPIO\_PORT\_PA
- GPIO\_PORT\_PB
- GPIO\_PORT\_PC
- GPIO\_PORT\_PD
- GPIO\_PORT\_PE
- GPIO\_PORT\_PF
- GPIO\_PORT\_PJ

selectedPins is the specified pin in the selected port. Mask value is the logical OR of any of the following:

- GPIO\_PIN0
- GPIO\_PIN1
- GPIO\_PIN2
- GPIO\_PIN3
- GPIO\_PIN4
- GPIO\_PIN5
- GPIO\_PIN6
- GPIO\_PIN7
- GPIO\_PIN8 ■ GPIO PIN9
- GPIO\_PIN10
- = 0010\_111110
- GPIO\_PIN11 ■ GPIO\_PIN12
- GPIO PIN13
- GPIO\_PIN14

#### ■ GPIO\_PIN15

edgeSelect specifies what transition sets the interrupt flag Valid values are:

- GPIO\_HIGH\_TO\_LOW\_TRANSITION
- GPIO\_LOW\_TO\_HIGH\_TRANSITION

Modified bits of PxIES register.

#### Returns:

None

## 15.2.2.7 void GPIO setAsInputPin (uint8 t selectedPort, uint16 t selectedPins)

This function configures the selected Pin as input pin.

This function selected pins on a selected port as input pins.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 100       |
| TI Compiler 4.2.1 | Size         | 36        |
| TI Compiler 4.2.1 | Speed        | 36        |
| IAR 5.51.6        | None         | 64        |
| IAR 5.51.6        | Size         | 44        |
| IAR 5.51.6        | Speed        | 60        |
| MSPGCC 4.8.0      | None         | 160       |
| MSPGCC 4.8.0      | Size         | 40        |
| MSPGCC 4.8.0      | Speed        | 40        |

#### Parameters:

**selectedPort** is the selected port. Valid values are:

- GPIO\_PORT\_P1
- GPIO\_PORT\_P2
- GPIO\_PORT\_P3
- GPIO PORT P4
- GPIO\_PORT\_P5
- GPIO\_PORT\_P6
- GPIO\_PORT\_P7
- GPIO\_PORT\_P8
- GPIO\_PORT\_P9
- GPIO\_PORT\_P10
- GPIO\_PORT\_P11
- GPIO\_PORT\_PA
- GPIO\_PORT\_PB
- GPIO PORT PC
- GPIO\_PORT\_PD
- GPIO\_PORT\_PE
- GPIO\_PORI\_PE
- GPIO\_PORT\_PF
- GPIO\_PORT\_PJ

selectedPins is the specified pin in the selected port. Mask value is the logical OR of any of the following:

- GPIO PIN0
- GPIO\_PIN1
- GPIO\_PIN2
- GPIO\_PIN3
- GPIO PIN4
- GPIO\_PIN5

- GPIO\_PIN6
- GPIO\_PIN7
- GPIO\_PIN8
- GPIO\_PIN9
- GPIO\_PIN10
- GPIO\_PIN11
- GPIO\_PIN12
- GPIO\_PIN13
- GPIO\_PIN14
- GPIO\_PIN15

Modified bits of PxDIR register, bits of PxREN register and bits of PxSEL register.

#### Returns:

None

# 15.2.2.8 void GPIO\_setAsInputPinWithPullDownResistor (uint8\_t selectedPort, uint16\_t selectedPins)

This function sets the selected Pin in input Mode with Pull Down resistor.

This function sets the selected Pin in input Mode with Pull Down resistor.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 112       |
| TI Compiler 4.2.1 | Size         | 42        |
| TI Compiler 4.2.1 | Speed        | 42        |
| IAR 5.51.6        | None         | 72        |
| IAR 5.51.6        | Size         | 22        |
| IAR 5.51.6        | Speed        | 70        |
| MSPGCC 4.8.0      | None         | 180       |
| MSPGCC 4.8.0      | Size         | 46        |
| MSPGCC 4.8.0      | Speed        | 46        |

#### Parameters:

selectedPort is the selected port. Valid values are:

- GPIO\_PORT\_P1
- GPIO\_PORT\_P2
- GPIO PORT P3
- GPIO\_PORT\_P4
- GPIO\_PORT\_P5
- GPIO PORT P6
- GPIO PORT P7
- GPIO\_PORT\_P8
- GPIO\_PORT\_P9
- GPIO PORT P10
- GPIO\_PORT\_P11
- GPIO\_PORT\_PA
- GPIO\_PORT\_PB
- GPIO\_PORT\_PC
- GPIO\_PORT\_PD
- GPIO\_PORT\_PE
- GPIO\_PORT\_PF
- GPIO\_PORT\_PJ

selectedPins is the specified pin in the selected port. Mask value is the logical OR of any of the following:

- GPIO\_PIN0
- GPIO\_PIN1
- GPIO\_PIN2
- GPIO\_PIN3
- GPIO\_PIN4
- GPIO\_PIN5
- GPIO\_PIN6
- GPIO\_PIN7
- GPIO\_PIN8
- GPIO\_PIN9
- GPIO\_PIN10
- GPIO\_PIN11
- GPIO\_PIN12
- GPIO\_PIN13
- GPIO\_PIN14
- GPIO\_PIN15

Modified bits of PxDIR register, bits of PxOUT register and bits of PxREN register.

#### Returns:

None

# 15.2.2.9 void GPIO\_setAsInputPinWithPullUpResistor (uint8\_t selectedPort, uint16\_t selectedPins)

This function sets the selected Pin in input Mode with Pull Up resistor.

This function sets the selected Pin in input Mode with Pull Up resistor.

#### **Code Metrics:**

| Compiler                               | Optimization  | Code Size |
|----------------------------------------|---------------|-----------|
| TI Compiler 4.2.1                      | None          | 112       |
| TI Compiler 4.2.1<br>TI Compiler 4.2.1 | Size<br>Speed | 42<br>42  |
| IAR 5.51.6                             | None          | 72        |
| IAR 5.51.6                             | Size          | 16        |
| IAR 5.51.6                             | Speed         | 64        |
| MSPGCC 4.8.0                           | None          | 176       |
| MSPGCC 4.8.0                           | Size          | 46        |
| MSPGCC 4.8.0                           | Speed         | 46        |

#### Parameters:

selectedPort is the selected port. Valid values are:

- GPIO\_PORT\_P1
- GPIO\_PORT\_P2
- GPIO\_PORT\_P3
- GPIO\_PORT\_P4
- GPIO\_PORT\_P5
- GPIO\_PORT\_P6
- GPIO\_PORT\_P7
- GPIO\_PORT\_P8 ■ GPIO PORT P9
- GPIO\_PORT\_P10
- GPIO\_PORT\_P11

- GPIO\_PORT\_PA
- GPIO\_PORT\_PB
- GPIO\_PORT\_PC
- GPIO\_PORT\_PD
- GPIO\_PORT\_PE
- GPIO\_PORT\_PF
- GPIO\_PORT\_PJ

selectedPins is the specified pin in the selected port. Mask value is the logical OR of any of the following:

- GPIO\_PIN0
- GPIO\_PIN1
- GPIO PIN2
- GPIO PIN3
- GPIO\_PIN4
- GPIO\_PIN5
- GPIO PIN6
- GPIO\_PIN7
- GPIO\_PIN8
- GPIO\_PIN9
- GPIO\_PIN10
- GPIO\_PIN11
- GPIO PIN12
- GPIO\_PIN13
- GPIO\_PIN14
- GPIO\_PIN15

Modified bits of PxDIR register, bits of PxOUT register and bits of PxREN register.

#### Returns:

None

## 15.2.2.10 void GPIO\_setAsOutputPin (uint8\_t selectedPort, uint16\_t selectedPins)

This function configures the selected Pin as output pin.

This function selected pins on a selected port as output pins.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 86        |
| TI Compiler 4.2.1 | Size         | 34        |
| TI Compiler 4.2.1 | Speed        | 34        |
| IAR 5.51.6        | None         | 54        |
| IAR 5.51.6        | Size         | 12        |
| IAR 5.51.6        | Speed        | 48        |
| MSPGCC 4.8.0      | None         | 130       |
| MSPGCC 4.8.0      | Size         | 38        |
| MSPGCC 4.8.0      | Speed        | 38        |

#### Parameters:

selectedPort is the selected port. Valid values are:

- GPIO\_PORT\_P1
- GPIO\_PORT\_P2
- GPIO\_PORT\_P3
- GPIO PORT P4
- GPIO\_PORT\_P5

- GPIO\_PORT\_P6
- GPIO PORT P7
- GPIO PORT P8
- GPIO PORT P9
- GPIO\_PORT\_P10
- GPIO\_PORT\_P11
- GPIO\_PORT\_PA
- GPIO\_PORT\_PB
- GPIO\_PORT\_PC
- **GPIO PORT PD**
- **GPIO PORT PE**
- **■** GPIO PORT PF
- GPIO PORT PJ

selectedPins is the specified pin in the selected port. Mask value is the logical OR of any of the following:

- GPIO\_PIN0
- GPIO\_PIN1
- GPIO PIN2
- GPIO\_PIN3
- GPIO PIN4
- **GPIO PIN5**
- GPIO PIN6
- GPIO\_PIN7
- **GPIO PIN8**
- GPIO\_PIN9
- GPIO\_PIN10
- GPIO PIN11
- GPIO\_PIN12
- GPIO\_PIN13
- GPIO\_PIN14
- GPIO\_PIN15

Modified bits of PxDIR register and bits of PxSEL register.

#### Returns:

None

# 15.2.2.11 void GPIO\_setAsPeripheralModuleFunctionInputPin (uint8\_t selectedPort, uint16\_t selectedPins, uint8\_t mode)

This function configures the peripheral module function in the input direction for the selected pin for either primary, secondary or ternary module function modes.

This function configures the peripheral module function in the input direction for the selected pin for either primary, secondary or ternary module function modes. Accepted values for mode are GPIO\_PRIMARY\_MODULE\_FUNCTION, GPIO\_SECONDARY\_MODULE\_FUNCTION, and GPIO\_TERNARY\_MODULE\_FUNCTION

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 168       |
| TI Compiler 4.2.1 | Size         | 64        |
| TI Compiler 4.2.1 | Speed        | 68        |
| IAR 5.51.6        | None         | 118       |
| IAR 5.51.6        | Size         | 74        |
| IAR 5.51.6        | Speed        | 102       |
| MSPGCC 4.8.0      | None         | 260       |
| MSPGCC 4.8.0      | Size         | 76        |
| MSPGCC 4.8.0      | Speed        | 78        |
|                   |              |           |

**selectedPort** is the selected port. Valid values are:

- GPIO PORT P1
- GPIO\_PORT\_P2
- GPIO\_PORT\_P3
- GPIO PORT P4
- GPIO\_PORT\_P5
- GPIO\_PORT\_P6
- GPIO\_PORT\_P7
- GPIO\_PORT\_P8
- GPIO PORT P9
- GPIO PORT P10
- GPIO\_PORT\_P11
- GPIO\_PORT\_PA
- GPIO PORT PB
- GPIO PORT PC
- GPIO\_PORT\_PD
- GPIO\_PORT\_PE
- = GFIO\_FOITI\_FE
- GPIO\_PORT\_PF
- GPIO\_PORT\_PJ

selectedPins is the specified pin in the selected port. Mask value is the logical OR of any of the following:

- GPIO PIN0
- GPIO\_PIN1
- GPIO PIN2
- **GPIO PIN3**
- GPIO\_PIN4
- GPIO\_PIN5
- GPIO\_PIN6
- GPIO PIN7
- GPIO\_PIN8
- GPIO\_PIN9 ■ GPIO\_PIN10
- GPIO\_PIN11
- GPIO\_PIN12
- GPIO\_PIN13
- GPIO\_PIN14
- GPIO\_PIN15

mode is the specified mode that the pin should be configured for the module function. Valid values are:

- GPIO\_PRIMARY\_MODULE\_FUNCTION
- **GPIO SECONDARY MODULE FUNCTION**
- GPIO\_TERNARY\_MODULE\_FUNCTION

Modified bits of PxDIR register and bits of PxSEL register.

#### Returns:

None

# 15.2.2.12 void GPIO\_setAsPeripheralModuleFunctionOutputPin (uint8\_t selectedPort, uint16 t selectedPins, uint8 t mode)

This function configures the peripheral module function in the output direction for the selected pin for either primary, secondary or ternary module function modes.

This function configures the peripheral module function in the output direction for the selected pin for either primary, secondary or ternary module function modes. Accepted values for mode are GPIO\_PRIMARY\_MODULE\_FUNCTION, GPIO\_SECONDARY\_MODULE\_FUNCTION, and GPIO\_TERNARY\_MODULE\_FUNCTION

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 168       |
| TI Compiler 4.2.1 | Size         | 60        |
| TI Compiler 4.2.1 | Speed        | 64        |
| IAR 5.51.6        | None         | 118       |
| IAR 5.51.6        | Size         | 74        |
| IAR 5.51.6        | Speed        | 86        |
| MSPGCC 4.8.0      | None         | 256       |
| MSPGCC 4.8.0      | Size         | 72        |
| MSPGCC 4.8.0      | Speed        | 74        |

#### Parameters:

selectedPort is the selected port. Valid values are:

- GPIO\_PORT\_P1
- GPIO\_PORT\_P2
- GPIO\_PORT\_P3
- GPIO\_PORT\_P4
- GPIO\_PORT\_P5
- GPIO\_PORT\_P6
- GPIO\_PORT\_P7
- GPIO\_PORT\_P8
- GPIO\_PORT\_P9
- GPIO\_PORT\_P10
- GPIO\_PORT\_P11
- GPIO\_PORT\_PA
- GPIO\_PORT\_PB
- GPIO\_PORT\_PC
- GPIO\_PORT\_PD
- GPIO\_PORT\_PE
- GPIO\_PORT\_PF
- GPIO\_PORT\_PJ

**selectedPins** is the specified pin in the selected port. Mask value is the logical OR of any of the following:

- GPIO\_PIN0
- GPIO\_PIN1
- **GPIO PIN2**
- GPIO\_PIN3
- GPIO\_PIN4
- GPIO\_PIN5 ■ GPIO\_PIN6
- GPIO\_PIN7
- GPIO\_PIN7 ■ GPIO\_PIN8
- GPIO\_PIN9
- GPIO\_PIN10
- GPIO\_PIN11
- GPIO\_PIN12
- GPIO\_PIN13
- GPIO PIN14
- GPIO\_PIN15

mode is the specified mode that the pin should be configured for the module function. Valid values are:

- GPIO\_PRIMARY\_MODULE\_FUNCTION
- GPIO\_SECONDARY\_MODULE\_FUNCTION
- GPIO\_TERNARY\_MODULE\_FUNCTION

Modified bits of PxDIR register and bits of PxSEL register.

#### Returns:

None

## 15.2.2.13 void GPIO\_setOutputHighOnPin (uint8\_t selectedPort, uint16\_t selectedPins)

This function sets output HIGH on the selected Pin.

This function sets output HIGH on the selected port's pin.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 58        |
| TI Compiler 4.2.1 | Size         | 22        |
| TI Compiler 4.2.1 | Speed        | 22        |
| IAR 5.51.6        | None         | 34        |
| IAR 5.51.6        | Size         | 6         |
| IAR 5.51.6        | Speed        | 22        |
| MSPGCC 4.8.0      | None         | 72        |
| MSPGCC 4.8.0      | Size         | 26        |
| MSPGCC 4.8.0      | Speed        | 26        |

#### Parameters:

selectedPort is the selected port. Valid values are:

- GPIO\_PORT\_P1
- GPIO\_PORT\_P2
- GPIO PORT P3
- GPIO\_PORT\_P4
- GPIO\_PORT\_P5
- GPIO\_PORT\_P6
- GPIO\_PORT\_P7
- GPIO\_PORT\_P8
- GPIO\_PORT\_P9
- GPIO\_PORT\_P10
- GPIO\_PORT\_P11
- GPIO\_PORT\_PA
- GPIO\_PORT\_PB
- GPIO\_PORT\_PC
- GPIO\_PORT\_PD
- GPIO\_PORT\_PE
- GPIO\_PORT\_PF
- GPIO PORT PJ

selectedPins is the specified pin in the selected port. Mask value is the logical OR of any of the following:

- GPIO\_PIN0
- GPIO PIN1
- GPIO\_PIN2
- GPIO\_PIN3
- GPIO\_PIN4
- GPIO\_PIN5
- GPIO\_PIN6 ■ GPIO\_PIN7
- GPIO\_PIN8
- GPIO\_PIN9
- GPIO\_PIN10
- GPIO\_PIN11
- GPIO\_PIN12
- GPIO\_PIN13
- GPIO\_PIN14
- GPIO\_PIN15

Modified bits of PxOUT register.

#### Returns:

None

## 15.2.2.14 void GPIO setOutputLowOnPin (uint8 t selectedPort, uint16 t selectedPins)

This function sets output LOW on the selected Pin.

This function sets output LOW on the selected port's pin.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 58        |
| TI Compiler 4.2.1 | Size         | 22        |
| TI Compiler 4.2.1 | Speed        | 22        |
| IAR 5.51.6        | None         | 34        |
| IAR 5.51.6        | Size         | 8         |
| IAR 5.51.6        | Speed        | 24        |
| MSPGCC 4.8.0      | None         | 76        |
| MSPGCC 4.8.0      | Size         | 26        |
| MSPGCC 4.8.0      | Speed        | 26        |

#### Parameters:

**selectedPort** is the selected port. Valid values are:

- GPIO\_PORT\_P1
- GPIO PORT P2
- GPIO\_PORT\_P3
- GPIO\_PORT\_P4
- GPIO\_PORT\_P5
- GPIO\_PORT\_P6
- GPIO\_PORT\_P7
- GPIO PORT P8
- GPIO\_PORT\_P9
- GPIO\_PORT\_P10
- GPIO\_PORT\_P11
- GPIO\_PORT\_PA
- GPIO\_PORT\_PB
- GPIO\_PORT\_PC
- GPIO\_PORT\_PD
- GPIO\_PORT\_PE
- GPIO\_PORT\_PF
- GPIO\_PORT\_PJ

selectedPins is the specified pin in the selected port. Mask value is the logical OR of any of the following:

- GPIO\_PIN0
- GPIO\_PIN1
- GPIO\_PIN2
- GPIO\_PIN3
- GPIO\_PIN4
- GPIO\_PIN5
- GPIO\_PIN6
- GPIO\_PIN7
- GPIO\_PIN8
- GPIO PIN9
- GPIO\_PIN10

- GPIO\_PIN11
- GPIO\_PIN12
- GPIO\_PIN13
- GPIO\_PIN14
- GPIO\_PIN15

Modified bits of PxOUT register.

#### Returns:

None

## 15.2.2.15 void GPIO\_toggleOutputOnPin (uint8\_t selectedPort, uint16\_t selectedPins)

This function toggles the output on the selected Pin.

This function toggles the output on the selected port's pin.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 58        |
| TI Compiler 4.2.1 | Size         | 22        |
| TI Compiler 4.2.1 | Speed        | 22        |
| IAR 5.51.6        | None         | 34        |
| IAR 5.51.6        | Size         | 12        |
| IAR 5.51.6        | Speed        | 28        |
| MSPGCC 4.8.0      | None         | 72        |
| MSPGCC 4.8.0      | Size         | 26        |
| MSPGCC 4.8.0      | Speed        | 26        |

## Parameters:

selectedPort is the selected port. Valid values are:

- GPIO\_PORT\_P1
- GPIO\_PORT\_P2
- GPIO\_PORT\_P3
- GPIO\_PORT\_P4
- GPIO\_PORT\_P5
- GPIO\_PORT\_P6
- GPIO\_PORT\_P7
- GPIO\_PORT\_P8
- GPIO\_PORT\_P9
- GPIO\_PORT\_P10
- GPIO\_PORT\_P11
- GPIO\_PORT\_PA
- GPIO\_PORT\_PB
- GPIO\_PORT\_PC
- GPIO\_PORT\_PD
- GPIO\_PORT\_PE
- GPIO\_PORT\_PF
- GPIO\_PORT\_PJ

selectedPins is the specified pin in the selected port. Mask value is the logical OR of any of the following:

- GPIO\_PIN0
- GPIO\_PIN1
- GPIO\_PIN2
- GPIO PIN3
- GPIO\_PIN4

- GPIO\_PIN5
- GPIO\_PIN6
- GPIO\_PIN7
- GPIO\_PIN8
- GPIO\_PIN9
- GPIO\_PIN10
- GPIO\_PIN11
- GPIO\_PIN12
- GPIO\_PIN13 ■ GPIO PIN14
- GPIO\_PIN15

Modified bits of PxOUT register.

#### Returns:

None

## 15.3 Programming Example

The following example shows how to use the GPIO API. A trigger is generated on a hi "TO" low transition on P1.4 (pulled-up input pin), which will generate P1\_ISR. In the ISR, we toggle P1.0 (output pin).

```
//Set P1.0 to output direction
{\tt GPIO\_setAsOutputPin}\,(
    GPIO_PORT_P1,
    GPIO_PIN0
    );
//Enable P1.4 internal resistance as pull-Up resistance
GPIO_setAsInputPinWithPullUpresistor(
    GPIO_PORT_P1,
    GPIO_PIN4
    );
//P1.4 interrupt enabled
GPIO_enableInterrupt(
    GPIO_PORT_P1,
    GPIO_PIN4
    );
//P1.4 Hi/Lo edge
GPIO_interruptEdgeSelect(
   GPIO_PORT_P1,
   GPIO_PIN4,
    GPIO_HIGH_TO_LOW_TRANSITION
//P1.4 IFG cleared
GPIO_clearInterruptFlag(
    GPIO_PORT_P1,
   GPIO_PIN4
   );
//Enter LPM4 w/interrupt
__bis_SR_register(LPM4_bits + GIE);
```

```
//For debugger
   __no_operation();
//*********************************
//
//This is the PORT1_VECTOR interrupt vector service routine
//
___interrupt void Port_1 (void) {
#pragma vector=PORT1_VECTOR
   //P1.0 = toggle
   GPIO_toggleOutputOnPin(
       GPIO_PORT_P1,
       GPIO_PIN0
       );
   //P1.4 IFG cleared
   GPIO_clearInterruptFlag(
       GPIO_PORT_P1,
       GPIO_PIN4
       );
}
```

## 16 Memory Protection Unit (MPU)

| Introduction        | .10 | 36 |
|---------------------|-----|----|
| API Functions       | 10  | 38 |
| Programming Example | .13 | 75 |

## 16.1 Introduction

The MPU protects against accidental writes to designated read-only memory segments or execution of code from a constant memory segment memory. Clearing the MPUENA bit disables the MPU, making the complete memory accessible for read, write, and execute operations. After a BOR, the complete memory is accessible without restrictions for read, write, and execute operations.

MPU features include:

- Main memory can be configured up to three segments of variable size
- Access rights for each segment can be set independently
- Information memory can have its access rights set independently
- All MPU registers are protected from access by password

This driver is contained in mpu.c, with mpu.h containing the API definitions for use by applications.

Т

he following code metrics were performed with the TI Compiler 4.2.1 compiler, IAR 5.51.6 compiler and MSPGCC 4.8.0 compiler with different optimization settings. Users may see different code sizes depending on their project settings so it is best to perform your benchmarks within your project. These sizes contain all functions of the peripheral but only functions that are used will be linked into the application and added to the total code size. To see individual API code metrics see the specific API below.

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 1262      |
| TI Compiler 4.2.1 | Size         | 816       |
| TI Compiler 4.2.1 | Speed        | 834       |
| IAR 5.51.6        | None         | 1114      |
| IAR 5.51.6        | Size         | 698       |
| IAR 5.51.6        | Speed        | 844       |
| MSPGCC 4.8.0      | None         | 2228      |
| MSPGCC 4.8.0      | Size         | 962       |
| MSPGCC 4.8.0      | Speed        | 1380      |

## 16.2 API Functions

## **Functions**

- uint16\_t MPU\_clearAllInterruptFlags (uint16\_t baseAddress)
- uint16\_t MPU\_clearInterruptFlag (uint16\_t baseAddress, uint16\_t memAccFlag)
- void MPU\_createThreeSegments (uint16\_t baseAddress, uint16\_t seg1boundary, uint16\_t seg2boundary, uint8\_t seg1accmask, uint8\_t seg2accmask, uint8\_t seg3accmask)
- void MPU\_disablePUCOnViolation (uint16\_t baseAddress, uint16\_t segment)
- void MPU enablePUCOnViolation (uint16 t baseAddress, uint16 t segment)
- uint16\_t MPU\_getInterruptStatus (uint16\_t baseAddress, uint16\_t memAccFlag)
- void MPU\_initInfoSegment (uint16\_t baseAddress, uint8\_t accmask)
- void MPU initThreeSegments (uint16 t baseAddress, MPU initThreeSegmentsParam \*param)

- void MPU\_initTwoSegments (uint16\_t baseAddress, uint16\_t seg1boundary, uint8\_t seg1accmask, uint8\_t seg2accmask)
- void MPU start (uint16 t baseAddress)

## 16.2.1 Detailed Description

The MPU API is broken into three groups of functions: those that handle initialization, those that deal with memory segmentation and access rights definition, and those that handle interrupts. Please note that write access to all MPU registers is disabled after calling any MPU API.

The MPU initialization function is

■ MPU\_start()

The MPU memory segmentation and access right definition functions are

- MPU\_initTwoSegments()
- MPU\_initThreeSegments()
- MPU\_initInfoSegment()

The MPU interrupt handler functions

- MPU\_enablePUCOnViolation()
- MPU getInterruptStatus()
- MPU\_clearInterruptFlag()
- MPU\_clearAllInterruptFlags()

## 16.2.2 Function Documentation

## 16.2.2.1 uint16 t MPU clearAllInterruptFlags (uint16 t baseAddress)

Clears all Memory Segment Access Violation Interrupt Flags.

#### Code Metrics:

| Optimization | Code Size                                                      |
|--------------|----------------------------------------------------------------|
| None         | 48                                                             |
| Size         | 32                                                             |
| Speed        | 32                                                             |
| None         | 40                                                             |
| Size         | 24                                                             |
| Speed        | 34                                                             |
| None         | 60                                                             |
| Size         | 32                                                             |
| Speed        | 32                                                             |
|              | None<br>Size<br>Speed<br>None<br>Size<br>Speed<br>None<br>Size |

#### Parameters:

baseAddress is the base address of the MPU module.

Modified bits of MPUCTL1 register.

#### Returns:

Logical OR of any of the following:

- MPU\_SEG\_1\_ACCESS\_VIOLATION is set if an access violation in Main Memory Segment 1 is detected
- MPU\_SEG\_2\_ACCESS\_VIOLATION is set if an access violation in Main Memory Segment 2 is detected

- MPU\_SEG\_3\_ACCESS\_VIOLATION is set if an access violation in Main Memory Segment 3 is detected
- MPU\_SEG\_INFO\_ACCESS\_VIOLATION is set if an access violation in User Information Memory Segment is detected

indicating the status of the interrupt flags.

## 16.2.2.2 uint16 t MPU clearInterruptFlag (uint16 t baseAddress, uint16 t memAccFlag)

Clears the masked interrupt flags.

Returns the memory segment violation flag status requested by the user or if user is providing a bit mask value, the function will return a value indicating if all flags were cleared.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 52        |
| TI Compiler 4.2.1 | Size         | 28        |
| TI Compiler 4.2.1 | Speed        | 28        |
| IAR 5.51.6        | None         | 36        |
| IAR 5.51.6        | Size         | 20        |
| IAR 5.51.6        | Speed        | 30        |
| MSPGCC 4.8.0      | None         | 76        |
| MSPGCC 4.8.0      | Size         | 28        |
| MSPGCC 4.8.0      | Speed        | 28        |

#### Parameters:

baseAddress is the base address of the MPU module.

memAccFlag is the is the memory access violation flag. Mask value is the logical OR of any of the following:

- MPU\_SEG\_1\_ACCESS\_VIOLATION is set if an access violation in Main Memory Segment 1 is detected
- MPU SEG 2 ACCESS VIOLATION is set if an access violation in Main Memory Segment 2 is detected ■ MPU SEG 3 ACCESS VIOLATION - is set if an access violation in Main Memory Segment 3 is detected
- MPU\_SEG\_INFO\_ACCESS\_VIOLATION is set if an access violation in User Information Memory Segment is detected

#### Returns:

Logical OR of any of the following:

- MPU\_SEG\_1\_ACCESS\_VIOLATION is set if an access violation in Main Memory Segment 1 is detected
- MPU\_SEG\_2\_ACCESS\_VIOLATION is set if an access violation in Main Memory Segment 2 is detected
- MPU\_SEG\_3\_ACCESS\_VIOLATION is set if an access violation in Main Memory Segment 3 is detected
- MPU\_SEG\_INFO\_ACCESS\_VIOLATION is set if an access violation in User Information Memory Segment is detected

indicating the status of the masked flags.

## 16.2.2.3 void MPU createThreeSegments (uint16 t baseAddress, uint16 t seg1boundary, uint16 t seg2boundary, uint8 t seg1accmask, uint8 t seg2accmask, uint8 t seg3accmask)

DEPRECATED - Initializes MPU with three memory segments.

This function creates three memory segments in FRAM allowing the user to set access right to each segment. To set the correct value for seg1boundary, the user must consult the Device Family User's Guide and provide the MPUSBx value corresponding to the memory address where the user wants to create the partition. Consult the "Segment Border Setting" section in the User's Guide to find the options available for MPUSBx.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 88        |
| TI Compiler 4.2.1 | Size         | 68        |
| TI Compiler 4.2.1 | Speed        | 68        |
| IAR 5.51.6        | None         | 72        |
| IAR 5.51.6        | Size         | 62        |
| IAR 5.51.6        | Speed        | 62        |
| MSPGCC 4.8.0      | None         | 84        |
| MSPGCC 4.8.0      | Size         | 40        |
| MSPGCC 4.8.0      | Speed        | 404       |

baseAddress is the base address of the MPU module.

seg1boundary Valid values can be found in the Family User's Guide

seg2boundary Valid values can be found in the Family User's Guide

seg1accmask is the bit mask of access right for memory segment 1. Mask value is the logical OR of any of the following:

- MPU READ Read rights
- MPU\_WRITE Write rights
- MPU\_EXEC Execute rights
- MPU\_NO\_READ\_WRITE\_EXEC no read/write/execute rights

seg2accmask is the bit mask of access right for memory segment 2. Mask value is the logical OR of any of the following:

- MPU READ Read rights
- MPU\_WRITE Write rights
- MPU\_EXEC Execute rights
- MPU\_NO\_READ\_WRITE\_EXEC no read/write/execute rights

**seg3accmask** is the bit mask of access right for memory segment 3. Mask value is the logical OR of any of the following:

- MPU\_READ Read rights
- MPU\_WRITE Write rights
- MPU\_EXEC Execute rights
- MPU\_NO\_READ\_WRITE\_EXEC no read/write/execute rights

Modified bits of MPUSAM register, bits of MPUSEG register and bits of MPUCTL0 register.

#### Returns:

None

## 16.2.2.4 void MPU\_disablePUCOnViolation (uint16\_t baseAddress, uint16\_t segment)

The following function disables PUC generation when an access violation has Occurred on the memory segment selected by the user.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 44        |
| TI Compiler 4.2.1 | Size         | 20        |
| TI Compiler 4.2.1 | Speed        | 20        |
| IAR 5.51.6        | None         | 32        |
| IAR 5.51.6        | Size         | 10        |
| IAR 5.51.6        | Speed        | 22        |
| MSPGCC 4.8.0      | None         | 70        |
| MSPGCC 4.8.0      | Size         | 20        |
| MSPGCC 4.8.0      | Speed        | 20        |

baseAddress is the base address of the MPU module.

**segment** is the bit mask of memory segment that will NOT generate a PUC when an access violation occurs. Mask value is the logical OR of any of the following:

- MPU\_FIRST\_SEG PUC generation on first memory segment
- MPU\_SECOND\_SEG PUC generation on second memory segment
- MPU\_THIRD\_SEG PUC generation on third memory segment
- MPU INFO SEG PUC generation on user information memory segment

Modified bits of MPUSAM register and bits of MPUCTL0 register.

#### Returns:

None

## 16.2.2.5 void MPU\_enablePUCOnViolation (uint16\_t baseAddress, uint16\_t segment)

The following function enables PUC generation when an access violation has Occurred on the memory segment selected by the user.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 44        |
| TI Compiler 4.2.1 | Size         | 20        |
| TI Compiler 4.2.1 | Speed        | 20        |
| IAR 5.51.6        | None         | 32        |
| IAR 5.51.6        | Size         | 10        |
| IAR 5.51.6        | Speed        | 22        |
| MSPGCC 4.8.0      | None         | 66        |
| MSPGCC 4.8.0      | Size         | 20        |
| MSPGCC 4.8.0      | Speed        | 20        |

#### Parameters:

baseAddress is the base address of the MPU module.

**segment** is the bit mask of memory segment that will generate a PUC when an access violation occurs. Mask value is the logical OR of any of the following:

- MPU\_FIRST\_SEG PUC generation on first memory segment
- MPU\_SECOND\_SEG PUC generation on second memory segment
- MPU\_THIRD\_SEG PUC generation on third memory segment
- MPU\_INFO\_SEG PUC generation on user information memory segment

Modified bits of MPUSAM register and bits of MPUCTL0 register.

#### Returns:

None

## 16.2.2.6 uint16 t MPU getInterruptStatus (uint16 t baseAddress, uint16 t memAccFlag)

Returns the memory segment violation flag status requested by the user.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 20        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 8         |
| IAR 5.51.6        | Size         | 8         |
| IAR 5.51.6        | Speed        | 8         |
| MSPGCC 4.8.0      | None         | 24        |
| MSPGCC 4.8.0      | Size         | 8         |
| MSPGCC 4.8.0      | Speed        | 8         |

baseAddress is the base address of the MPU module.

memAccFlag is the is the memory access violation flag. Mask value is the logical OR of any of the following:

- MPU\_SEG\_1\_ACCESS\_VIOLATION is set if an access violation in Main Memory Segment 1 is detected
- MPU\_SEG\_2\_ACCESS\_VIOLATION is set if an access violation in Main Memory Segment 2 is detected
- MPU\_SEG\_3\_ACCESS\_VIOLATION is set if an access violation in Main Memory Segment 3 is detected
- MPU\_SEG\_INFO\_ACCESS\_VIOLATION is set if an access violation in User Information Memory Segment is detected

#### Returns:

Logical OR of any of the following:

- MPU\_SEG\_1\_ACCESS\_VIOLATION is set if an access violation in Main Memory Segment 1 is detected
- MPU SEG 2 ACCESS VIOLATION is set if an access violation in Main Memory Segment 2 is detected
- MPU\_SEG\_3\_ACCESS\_VIOLATION is set if an access violation in Main Memory Segment 3 is detected
- MPU\_SEG\_INFO\_ACCESS\_VIOLATION is set if an access violation in User Information Memory Segment is detected

indicating the status of the masked flags.

## 16.2.2.7 void MPU initInfoSegment (uint16 t baseAddress, uint8 t accmask)

Initializes user information memory segment.

This function initializes user information memory segment with specified access rights.

#### Code Metrics:

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 164       |
| TI Compiler 4.2.1 | Size         | 112       |
| TI Compiler 4.2.1 | Speed        | 112       |
| IAR 5.51.6        | None         | 150       |
| IAR 5.51.6        | Size         | 90        |
| IAR 5.51.6        | Speed        | 120       |
| MSPGCC 4.8.0      | None         | 314       |
| MSPGCC 4.8.0      | Size         | 136       |
| MSPGCC 4.8.0      | Speed        | 144       |

#### Parameters:

baseAddress is the base address of the MPU module.

accmask is the bit mask of access right for user information memory segment. Mask value is the logical OR of any of the following:

- MPU READ Read rights
- MPU\_WRITE Write rights
- MPU\_EXEC Execute rights
- MPU\_NO\_READ\_WRITE\_EXEC no read/write/execute rights

Modified bits of MPUSAM register and bits of MPUCTL0 register.

#### Returns:

None

# 16.2.2.8 void MPU\_initThreeSegments (uint16\_t baseAddress, MPU initThreeSegmentsParam \* param)

Initializes MPU with three memory segments.

This function creates three memory segments in FRAM allowing the user to set access right to each segment. To set the correct value for seg1boundary, the user must consult the Device Family User's Guide and provide the MPUSBx value corresponding to the memory address where the user wants to create the partition. Consult the "Segment Border Setting" section in the User's Guide to find the options available for MPUSBx.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 454       |
| TI Compiler 4.2.1 | Size         | 300       |
| TI Compiler 4.2.1 | Speed        | 318       |
| IAR 5.51.6        | None         | 426       |
| IAR 5.51.6        | Size         | 270       |
| IAR 5.51.6        | Speed        | 274       |
| MSPGCC 4.8.0      | None         | 884       |
| MSPGCC 4.8.0      | Size         | 396       |
| MSPGCC 4.8.0      | Speed        | 424       |

#### Parameters:

**baseAddress** is the base address of the MPU module. **param** is the pointer to struct for initializing three segments.

Modified bits of MPUSAM register, bits of MPUSEG register and bits of MPUCTL0 register.

#### Returns:

None

# 16.2.2.9 void MPU\_initTwoSegments (uint16\_t baseAddress, uint16\_t seg1boundary, uint8 t seg1accmask, uint8 t seg2accmask)

Initializes MPU with two memory segments.

This function creates two memory segments in FRAM allowing the user to set access right to each segment. To set the correct value for seg1boundary, the user must consult the Device Family User's Guide and provide the MPUSBx value corresponding to the memory address where the user wants to create the partition. Consult the "Segment Border Setting" section in the User's Guide to find the options available for MPUSBx.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 320       |
| TI Compiler 4.2.1 | Size         | 212       |
| TI Compiler 4.2.1 | Speed        | 212       |
| IAR 5.51.6        | None         | 296       |
| IAR 5.51.6        | Size         | 194       |
| IAR 5.51.6        | Speed        | 262       |
| MSPGCC 4.8.0      | None         | 618       |
| MSPGCC 4.8.0      | Size         | 266       |
| MSPGCC 4.8.0      | Speed        | 284       |

baseAddress is the base address of the MPU module.

seg1boundary Valid values can be found in the Family User's Guide

seg1accmask is the bit mask of access right for memory segment 1. Mask value is the logical OR of any of the following:

- MPU\_READ Read rights
- MPU\_WRITE Write rights
- MPU\_EXEC Execute rights
- MPU\_NO\_READ\_WRITE\_EXEC no read/write/execute rights

**seg2accmask** is the bit mask of access right for memory segment 2 Mask value is the logical OR of any of the following:

- MPU\_READ Read rights
- MPU\_WRITE Write rights
- MPU\_EXEC Execute rights
- MPU\_NO\_READ\_WRITE\_EXEC no read/write/execute rights

Modified bits of MPUSAM register, bits of MPUSEG register and bits of MPUCTL0 register.

#### Returns:

None

## 16.2.2.10 void MPU\_start (uint16\_t baseAddress)

The following function enables the MPU module in the device.

This function needs to be called once all memory segmentation has been done. If this function is not called the MPU module will not be activated.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 28        |
| TI Compiler 4.2.1 | Size         | 16        |
| TI Compiler 4.2.1 | Speed        | 16        |
| IAR 5.51.6        | None         | 22        |
| IAR 5.51.6        | Size         | 10        |
| IAR 5.51.6        | Speed        | 10        |
| MSPGCC 4.8.0      | None         | 32        |
| MSPGCC 4.8.0      | Size         | 16        |
| MSPGCC 4.8.0      | Speed        | 16        |

#### Parameters:

baseAddress is the base address of the MPU module.

Modified bits of MPUCTL0 register.

#### Returns:

None

## 16.3 Programming Example

The following example shows some MPU operations using the APIs

//Initialize struct for three segments configuration
MPU\_initThreeSegmentsParam threeSegParam;
threeSegParam.seg1boundary = 0x04;

```
threeSegParam.seg1boundary = 0x08;
threeSegParam.seg1accmask = MPU_READ|MPU_WRITE|MPU_EXEC;
threeSegParam.seg2accmask = MPU_READ;
threeSegParam.seg3accmask = MPU_READ|MPU_WRITE|MPU_EXEC;

//Define memory segment boundaries and set access right for each memory segment
MPU_initThreeSegments(MPU_BASE, &threeSegParam);

// Configures MPU to generate a PUC on access violation on the second segment
MPU_enablePUCOnViolation(MPU_BASE, MPU_SECOND_SEG);

//Enables the MPU module
MPU_start(MPU_BASE);
```

## 17 32-Bit Hardware Multiplier (MPY32)

| Introduction        | 177 |
|---------------------|-----|
| API Functions       | 177 |
| Programming Example |     |

## 17.1 Introduction

The 32-Bit Hardware Multiplier (MPY32) API provides a set of functions for using the MSP430Ware MPY32 modules. Functions are provided to setup the MPY32 modules, set the operand registers, and obtain the results.

The MPY32 Modules does not generate any interrupts.

This driver is contained in mpy32.c, with mpy32.h containing the API definitions for use by applications.

Т

he following code metrics were performed with the TI Compiler 4.2.1 compiler, IAR 5.51.6 compiler and MSPGCC 4.8.0 compiler with different optimization settings. Users may see different code sizes depending on their project settings so it is best to perform your benchmarks within your project. These sizes contain all functions of the peripheral but only functions that are used will be linked into the application and added to the total code size. To see individual API code metrics see the specific API below.

| Compiler                                  | Optimization          | Code Size         |
|-------------------------------------------|-----------------------|-------------------|
| TI Compiler 4.2.1<br>TI Compiler 4.2.1    | None<br>Size          | 578<br>294        |
| TI Compiler 4.2.1  IAR 5.51.6  IAR 5.51.6 | Speed<br>None<br>Size | 294<br>404<br>250 |
| MSPGCC 4.8.0                              | Speed<br>None         | 1702              |
| MSPGCC 4.8.0<br>MSPGCC 4.8.0              | Size<br>Speed         | 644<br>642        |

## 17.2 API Functions

## **Functions**

- void MPY32\_clearCarryBitValue (void)
- void MPY32\_disableFractionalMode (void)
- void MPY32\_disableSaturationMode (void)
- void MPY32 enableFractionalMode (void)
- void MPY32\_enableSaturationMode (void)
- uint16\_t MPY32\_getCarryBitValue (void)
- uint8 t MPY32 getFractionalMode (void)
- uint64\_t MPY32\_getResult (void)
- uint16\_t MPY32\_getResult16Bit (void)
- uint32\_t MPY32\_getResult24Bit (void)
- uint32\_t MPY32\_getResult32Bit (void)
- uint64 MPY32\_getResult64Bit (void)
- uint8\_t MPY32\_getResult8Bit (void)
- uint8\_t MPY32\_getSaturationMode (void)
- uint16 t MPY32 getSumExtension (void)
- void MPY32 preloadResult (uint64 t result)
- void MPY32\_setOperandOne16Bit (uint8\_t multiplicationType, uint16\_t operand)

- void MPY32\_setOperandOne24Bit (uint8\_t multiplicationType, uint32\_t operand)
- void MPY32\_setOperandOne32Bit (uint8\_t multiplicationType, uint32\_t operand)
- void MPY32\_setOperandOne8Bit (uint8\_t multiplicationType, uint8\_t operand)
- void MPY32\_setOperandTwo16Bit (uint16\_t operand)
- void MPY32\_setOperandTwo24Bit (uint32\_t operand)
- void MPY32\_setOperandTwo32Bit (uint32\_t operand)
- void MPY32\_setOperandTwo8Bit (uint8\_t operand)
- void MPY32\_setWriteDelay (uint16\_t writeDelaySelect)

## 17.2.1 Detailed Description

The MPY32 API is broken into three groups of functions: those that control the settings, those that set the operand registers, and those that return the results, sum extension, and carry bit value.

The settings are handled by

- MPY32\_setWriteDelay()
- MPY32\_enableSaturationMode()
- MPY32\_disableSaturationMode()
- MPY32 enableFractionalMode()
- MPY32\_disableFractionalMode()
- MPY32 preloadResult()

The operand registers are set by

- MPY32\_setOperandOne8Bit()
- MPY32\_setOperandOne16Bit()
- MPY32\_setOperandOne24Bit()
- MPY32\_setOperandOne32Bit()
- MPY32\_setOperandTwo8Bit()
- MPY32\_setOperandTwo16Bit()
- MPY32\_setOperandTwo24Bit()
- MPY32 setOperandTwo32Bit()

The results can be returned by

- MPY32\_getResult()
- MPY32\_getSumExtension()
- MPY32\_getCarryBitValue()
- MPY32\_getSaturationMode()
- MPY32\_getFractionalMode()

## 17.2.2 Function Documentation

## 17.2.2.1 void MPY32\_clearCarryBitValue (void)

Clears the Carry Bit of the last multiplication operation.

This function clears the Carry Bit of the MPY module

**Code Metrics:** 

| Compiler                                                    | Optimization          | Code Size    |
|-------------------------------------------------------------|-----------------------|--------------|
| TI Compiler 4.2.1<br>TI Compiler 4.2.1<br>TI Compiler 4.2.1 | None<br>Size<br>Speed | 6<br>6       |
| IAR 5.51.6<br>IAR 5.51.6<br>IAR 5.51.6                      | None<br>Size<br>Speed | 6 6          |
| MSPGCC 4.8.0<br>MSPGCC 4.8.0<br>MSPGCC 4.8.0                | None<br>Size<br>Speed | 18<br>6<br>6 |

The value of the MPY32 module Carry Bit 0x0 or 0x1.

## 17.2.2.2 void MPY32\_disableFractionalMode (void)

Disables Fraction Mode.

This function disables fraction mode.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 6         |
| TI Compiler 4.2.1 | Size         | 6         |
| TI Compiler 4.2.1 | Speed        | 6         |
| IAR 5.51.6        | None         | 6         |
| IAR 5.51.6        | Size         | 6         |
| IAR 5.51.6        | Speed        | 6         |
| MSPGCC 4.8.0      | None         | 22        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |

## Returns:

None

## 17.2.2.3 void MPY32\_disableSaturationMode (void)

Disables Saturation Mode.

This function disables saturation mode, which allows the raw result of the MPY result registers to be returned.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 6         |
| TI Compiler 4.2.1 | Size         | 6         |
| TI Compiler 4.2.1 | Speed        | 6         |
| IAR 5.51.6        | None         | 6         |
| IAR 5.51.6        | Size         | 6         |
| IAR 5.51.6        | Speed        | 6         |
| MSPGCC 4.8.0      | None         | 22        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |

## Returns:

None

## 17.2.2.4 void MPY32\_enableFractionalMode (void)

Enables Fraction Mode.

This function enables fraction mode.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 6         |
| TI Compiler 4.2.1 | Size         | 6         |
| TI Compiler 4.2.1 | Speed        | 6         |
| IAR 5.51.6        | None         | 6         |
| IAR 5.51.6        | Size         | 6         |
| IAR 5.51.6        | Speed        | 6         |
| MSPGCC 4.8.0      | None         | 22        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |

#### Returns:

None

## 17.2.2.5 void MPY32\_enableSaturationMode (void)

Enables Saturation Mode.

This function enables saturation mode. When this is enabled, the result read out from the MPY result registers is converted to the most-positive number in the case of an overflow, or the most-negative number in the case of an underflow. Please note, that the raw value in the registers does not reflect the result returned, and if the saturation mode is disabled, then the raw value of the registers will be returned instead.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 6         |
| TI Compiler 4.2.1 | Size         | 6         |
| TI Compiler 4.2.1 | Speed        | 6         |
| IAR 5.51.6        | None         | 6         |
| IAR 5.51.6        | Size         | 6         |
| IAR 5.51.6        | Speed        | 6         |
| MSPGCC 4.8.0      | None         | 22        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |
|                   |              |           |

## Returns:

None

## 17.2.2.6 uint16\_t MPY32\_getCarryBitValue (void)

Returns the Carry Bit of the last multiplication operation.

This function returns the Carry Bit of the MPY module, which either gives the sign after a signed operation or shows a carry after a multiply- and- accumulate operation.

## **Code Metrics:**

| Compiler                               | Optimization | Code Size |
|----------------------------------------|--------------|-----------|
| TI Compiler 4.2.1<br>TI Compiler 4.2.1 | None<br>Size | 8         |
| TI Compiler 4.2.1                      | Speed        | 8         |
| IAR 5.51.6                             | None         | 8         |
| IAR 5.51.6                             | Size         | 8         |
| IAR 5.51.6                             | Speed        | 8         |
| MSPGCC 4.8.0                           | None         | 10        |
| MSPGCC 4.8.0                           | Size         | 8         |
| MSPGCC 4.8.0                           | Speed        | 8         |

The value of the MPY32 module Carry Bit 0x0 or 0x1.

## 17.2.2.7 uint8\_t MPY32\_getFractionalMode (void)

Gets the Fractional Mode.

This function gets the current fractional mode.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 8         |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 8         |
| IAR 5.51.6        | Size         | 8         |
| IAR 5.51.6        | Speed        | 8         |
| MSPGCC 4.8.0      | None         | 16        |
| MSPGCC 4.8.0      | Size         | 8         |
| MSPGCC 4.8.0      | Speed        | 8         |

## Returns:

Gets the fractional mode Return one of the following:

- MPY32\_FRACTIONAL\_MODE\_DISABLED
- MPY32\_FRACTIONAL\_MODE\_ENABLED
  Gets the Fractional Mode

## 17.2.2.8 uint64\_t MPY32\_getResult (void)

Returns an 64-bit result of the last multiplication operation.

This function returns all 64 bits of the result registers

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 114       |
| TI Compiler 4.2.1 | Size         | 42        |
| TI Compiler 4.2.1 | Speed        | 42        |
| IAR 5.51.6        | None         | 102       |
| IAR 5.51.6        | Size         | 22        |
| IAR 5.51.6        | Speed        | 22        |
| MSPGCC 4.8.0      | None         | 694       |
| MSPGCC 4.8.0      | Size         | 242       |
| MSPGCC 4.8.0      | Speed        | 240       |

The 64-bit result is returned as a uint64\_t type

## 17.2.2.9 uint16\_t MPY32\_getResult16Bit (void)

Deprecated - Returns an 16-bit result of the last multiplication operation.

This function returns the 16 least significant bits of the result registers. This can improve efficiency if the operation has no more than a 16-bit result.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 6         |
| TI Compiler 4.2.1 | Size         | 6         |
| TI Compiler 4.2.1 | Speed        | 6         |
| IAR 5.51.6        | None         | 6         |
| IAR 5.51.6        | Size         | 2         |
| IAR 5.51.6        | Speed        | 2         |
| MSPGCC 4.8.0      | None         | 8         |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |

#### Returns:

The 16-bit result of the last multiplication operation.

## 17.2.2.10 uint32 t MPY32 getResult24Bit (void)

Deprecated - Returns an 24-bit result of the last multiplication operation.

This function returns the 24 least significant bits of the result registers. This can improve efficiency if the operation has no more than an 24-bit result.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 36        |
| TI Compiler 4.2.1 | Size         | 14        |
| TI Compiler 4.2.1 | Speed        | 14        |
| IAR 5.51.6        | None         | 22        |
| IAR 5.51.6        | Size         | 2         |
| IAR 5.51.6        | Speed        | 2         |
| MSPGCC 4.8.0      | None         | 72        |
| MSPGCC 4.8.0      | Size         | 30        |
| MSPGCC 4.8.0      | Speed        | 30        |

## Returns:

The 24-bit result of the last multiplication operation.

## 17.2.2.11 uint32\_t MPY32\_getResult32Bit (void)

Deprecated - Returns an 32-bit result of the last multiplication operation.

This function returns a 32-bit result of the last multiplication operation, which is the maximum amount of bits of a  $16 \times 16$  operation.

## **Code Metrics:**

| Compiler                               | Optimization  | Code Size |
|----------------------------------------|---------------|-----------|
| TI Compiler 4.2.1                      | None          | 36        |
| TI Compiler 4.2.1<br>TI Compiler 4.2.1 | Size<br>Speed | 14<br>14  |
| IAR 5.51.6                             | None          | 22        |
| IAR 5.51.6<br>IAR 5.51.6               | Size<br>Speed | 0<br>0    |
| MSPGCC 4.8.0                           | None          | 72        |
| MSPGCC 4.8.0                           | Size          | 30        |
| MSPGCC 4.8.0                           | Speed         | 30        |

The 32-bit result of the last multiplication operation.

## 17.2.2.12 uint64 MPY32\_getResult64Bit (void)

Deprecated - Returns an 64-bit result of the last multiplication operation.

This function returns all 64 bits of the result registers. The way this is passed is with 4 integers contained within a uint16 struct.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 42        |
| TI Compiler 4.2.1 | Size         | 42        |
| TI Compiler 4.2.1 | Speed        | 42        |
| IAR 5.51.6        | None         | 52        |
| IAR 5.51.6        | Size         | 52        |
| IAR 5.51.6        | Speed        | 52        |
| MSPGCC 4.8.0      | None         | 82        |
| MSPGCC 4.8.0      | Size         | 32        |
| MSPGCC 4.8.0      | Speed        | 32        |

## Returns:

The 64-bit result separated into 4 uint16\_ts in a uint16 struct

## 17.2.2.13 uint8\_t MPY32\_getResult8Bit (void)

Deprecated - Returns an 8-bit result of the last multiplication operation.

This function returns the 8 least significant bits of the result registers. This can improve efficiency if the operation has no more than an 8-bit result.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 6         |
| TI Compiler 4.2.1 | Size         | 6         |
| TI Compiler 4.2.1 | Speed        | 6         |
| IAR 5.51.6        | None         | 6         |
| IAR 5.51.6        | Size         | 6         |
| IAR 5.51.6        | Speed        | 6         |
| MSPGCC 4.8.0      | None         | 10        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |

The 8-bit result of the last multiplication operation.

## 17.2.2.14 uint8\_t MPY32\_getSaturationMode (void)

Gets the Saturation Mode.

This function gets the current saturation mode.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 8         |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 8         |
| IAR 5.51.6        | Size         | 8         |
| IAR 5.51.6        | Speed        | 8         |
| MSPGCC 4.8.0      | None         | 16        |
| MSPGCC 4.8.0      | Size         | 8         |
| MSPGCC 4.8.0      | Speed        | 8         |

#### Returns:

Gets the Saturation Mode Return one of the following:

- MPY32\_SATURATION\_MODE\_DISABLED
- MPY32\_SATURATION\_MODE\_ENABLED
  Gets the Saturation Mode

## 17.2.2.15 uint16\_t MPY32\_getSumExtension (void)

Returns the Sum Extension of the last multiplication operation.

This function returns the Sum Extension of the MPY module, which either gives the sign after a signed operation or shows a carry after a multiply- and-accumulate operation. The Sum Extension acts as a check for overflows or underflows.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 6         |
| TI Compiler 4.2.1 | Size         | 6         |
| TI Compiler 4.2.1 | Speed        | 6         |
| IAR 5.51.6        | None         | 6         |
| IAR 5.51.6        | Size         | 6         |
| IAR 5.51.6        | Speed        | 6         |
| MSPGCC 4.8.0      | None         | 8         |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |

#### Returns:

The value of the MPY32 module Sum Extension.

## 17.2.2.16 void MPY32\_preloadResult (uint64\_t result)

Preloads the result register.

This function Preloads the result register

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 52        |
| TI Compiler 4.2.1 | Size         | 18        |
| TI Compiler 4.2.1 | Speed        | 18        |
| IAR 5.51.6        | None         | 18        |
| IAR 5.51.6        | Size         | 18        |
| IAR 5.51.6        | Speed        | 18        |
| MSPGCC 4.8.0      | None         | 198       |
| MSPGCC 4.8.0      | Size         | 78        |
| MSPGCC 4.8.0      | Speed        | 78        |

#### Returns:

None

## 17.2.2.17 void MPY32 setOperandOne16Bit (uint8 t multiplicationType, uint16 t operand)

Sets an 16-bit value into operand 1.

This function sets the first operand for multiplication and determines what type of operation should be performed. Once the second operand is set, then the operation will begin.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 22        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 12        |
| IAR 5.51.6        | Size         | 12        |
| IAR 5.51.6        | Speed        | 12        |
| MSPGCC 4.8.0      | None         | 26        |
| MSPGCC 4.8.0      | Size         | 10        |
| MSPGCC 4.8.0      | Speed        | 10        |

## Parameters:

multiplicationType is the type of multiplication to perform once the second operand is set. Valid values are:

- MPY32\_MULTIPLY\_UNSIGNED
- MPY32 MULTIPLY SIGNED
- MPY32\_MULTIPLYACCUMULATE\_UNSIGNED
- MPY32\_MULTIPLYACCUMULATE\_SIGNED

operand is the 16-bit value to load into the 1st operand.

#### Returns:

None

## 17.2.2.18 void MPY32\_setOperandOne24Bit (uint8\_t multiplicationType, uint32\_t operand)

Sets an 24-bit value into operand 1.

This function sets the first operand for multiplication and determines what type of operation should be performed. Once the second operand is set, then the operation will begin.

#### **Code Metrics:**

| Compiler                      | Optimization  | Code Size |
|-------------------------------|---------------|-----------|
| TI Compiler 4.2.1             | None          | 46        |
| TI Compiler 4.2.1             | Size          | 16        |
| TI Compiler 4.2.1  IAR 5.51.6 | Speed<br>None | 16<br>24  |
| IAR 5.51.6                    | Size          | 10        |
| IAR 5.51.6                    | Speed         | 22        |
| MSPGCC 4.8.0                  | None          | 84        |
| MSPGCC 4.8.0                  | Size          | 38        |
| MSPGCC 4.8.0                  | Speed         | 38        |

#### Parameters:

multiplicationType is the type of multiplication to perform once the second operand is set. Valid values are:

- MPY32\_MULTIPLY\_UNSIGNED
- MPY32\_MULTIPLY\_SIGNED
- MPY32\_MULTIPLYACCUMULATE\_UNSIGNED
- MPY32\_MULTIPLYACCUMULATE\_SIGNED

operand is the 24-bit value to load into the 1st operand.

#### Returns:

None

## 17.2.2.19 void MPY32\_setOperandOne32Bit (uint8\_t multiplicationType, uint32\_t operand)

Sets an 32-bit value into operand 1.

This function sets the first operand for multiplication and determines what type of operation should be performed. Once the second operand is set, then the operation will begin.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 44        |
| TI Compiler 4.2.1 | Size         | 16        |
| TI Compiler 4.2.1 | Speed        | 16        |
| IAR 5.51.6        | None         | 24        |
| IAR 5.51.6        | Size         | 10        |
| IAR 5.51.6        | Speed        | 22        |
| MSPGCC 4.8.0      | None         | 82        |
| MSPGCC 4.8.0      | Size         | 38        |
| MSPGCC 4.8.0      | Speed        | 38        |

#### Parameters:

multiplicationType is the type of multiplication to perform once the second operand is set. Valid values are:

- MPY32\_MULTIPLY\_UNSIGNED
- MPY32\_MULTIPLY\_SIGNED
- MPY32 MULTIPLYACCUMULATE UNSIGNED
- MPY32\_MULTIPLYACCUMULATE\_SIGNED

operand is the 32-bit value to load into the 1st operand.

#### Returns:

None

## 17.2.2.20 void MPY32\_setOperandOne8Bit (uint8\_t multiplicationType, uint8\_t operand)

Sets an 8-bit value into operand 1.

This function sets the first operand for multiplication and determines what type of operation should be performed. Once the second operand is set, then the operation will begin.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 22        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 12        |
| IAR 5.51.6        | Size         | 12        |
| IAR 5.51.6        | Speed        | 12        |
| MSPGCC 4.8.0      | None         | 26        |
| MSPGCC 4.8.0      | Size         | 10        |
| MSPGCC 4.8.0      | Speed        | 10        |

## Parameters:

multiplicationType is the type of multiplication to perform once the second operand is set. Valid values are:

- MPY32\_MULTIPLY\_UNSIGNED
- MPY32\_MULTIPLY\_SIGNED
- MPY32\_MULTIPLYACCUMULATE\_UNSIGNED
- MPY32\_MULTIPLYACCUMULATE\_SIGNED

operand is the 8-bit value to load into the 1st operand.

## Returns:

None

## 17.2.2.21 void MPY32 setOperandTwo16Bit (uint16 t operand)

Sets an 16-bit value into operand 2, which starts the multiplication.

This function sets the second operand of the multiplication operation and starts the operation.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 14        |
| TI Compiler 4.2.1 | Size         | 6         |
| TI Compiler 4.2.1 | Speed        | 6         |
| IAR 5.51.6        | None         | 6         |
| IAR 5.51.6        | Size         | 6         |
| IAR 5.51.6        | Speed        | 6         |
| MSPGCC 4.8.0      | None         | 18        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |

#### Parameters:

operand is the 16-bit value to load into the 2nd operand.

None

## 17.2.2.22 void MPY32\_setOperandTwo24Bit (uint32\_t operand)

Sets an 24-bit value into operand 2, which starts the multiplication.

This function sets the second operand of the multiplication operation and starts the operation.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 22        |
| TI Compiler 4.2.1 | Size         | 10        |
| TI Compiler 4.2.1 | Speed        | 10        |
| IAR 5.51.6        | None         | 10        |
| IAR 5.51.6        | Size         | 10        |
| IAR 5.51.6        | Speed        | 10        |
| MSPGCC 4.8.0      | None         | 56        |
| MSPGCC 4.8.0      | Size         | 18        |
| MSPGCC 4.8.0      | Speed        | 18        |

#### Parameters:

operand is the 24-bit value to load into the 2nd operand.

## Returns:

None

## 17.2.2.23 void MPY32\_setOperandTwo32Bit (uint32\_t operand)

Sets an 32-bit value into operand 2, which starts the multiplication.

This function sets the second operand of the multiplication operation and starts the operation.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 22        |
| TI Compiler 4.2.1 | Size         | 10        |
| TI Compiler 4.2.1 | Speed        | 10        |
| IAR 5.51.6        | None         | 10        |
| IAR 5.51.6        | Size         | 10        |
| IAR 5.51.6        | Speed        | 10        |
| MSPGCC 4.8.0      | None         | 54        |
| MSPGCC 4.8.0      | Size         | 18        |
| MSPGCC 4.8.0      | Speed        | 18        |

## Parameters:

operand is the 32-bit value to load into the 2nd operand.

## Returns:

None

## 17.2.2.24 void MPY32 setOperandTwo8Bit (uint8 t operand)

Sets an 8-bit value into operand 2, which starts the multiplication.

This function sets the second operand of the multiplication operation and starts the operation.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 14        |
| TI Compiler 4.2.1 | Size         | 6         |
| TI Compiler 4.2.1 | Speed        | 6         |
| IAR 5.51.6        | None         | 6         |
| IAR 5.51.6        | Size         | 6         |
| IAR 5.51.6        | Speed        | 6         |
| MSPGCC 4.8.0      | None         | 20        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |

#### Parameters:

operand is the 8-bit value to load into the 2nd operand.

#### Returns:

None

## 17.2.2.25 void MPY32\_setWriteDelay (uint16\_t writeDelaySelect)

Sets the write delay setting for the MPY32 module.

This function sets up a write delay to the MPY module's registers, which holds any writes to the registers until all calculations are complete. There are two different settings, one which waits for 32-bit results to be ready, and one which waits for 64-bit results to be ready. This prevents unpredicatble results if registers are changed before the results are ready.

## Code Metrics:

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 20        |
| TI Compiler 4.2.1 | Size         | 12        |
| TI Compiler 4.2.1 | Speed        | 12        |
| IAR 5.51.6        | None         | 12        |
| IAR 5.51.6        | Size         | 12        |
| IAR 5.51.6        | Speed        | 12        |
| MSPGCC 4.8.0      | None         | 44        |
| MSPGCC 4.8.0      | Size         | 16        |
| MSPGCC 4.8.0      | Speed        | 16        |
|                   |              |           |

## Parameters:

writeDelaySelect delays the write to any MPY32 register until the selected bit size of result has been written. Valid values are:

- MPY32\_WRITEDELAY\_OFF [Default] writes are not delayed
- MPY32\_WRITEDELAY\_32BIT writes are delayed until a 32-bit result is available in the result registers
- MPY32\_WRITEDELAY\_64BIT writes are delayed until a 64-bit result is available in the result registers Modified bits are MPYDLY32 and MPYDLYWRTEN of MPY32CTL0 register.

#### Returns:

None

## 17.3 Programming Example

The following example shows how to initialize and use the MPY32 API to calculate a 16-bit by 16-bit unsigned multiplication operation.

# 18 Power Management Module (PMM)

| Introduction        | 191 |
|---------------------|-----|
| API Functions       | 191 |
| Programming Example | 197 |

## 18.1 Introduction

The PMM manages all functions related to the power supply and its supervision for the device. Its primary functions are first to generate a supply voltage for the core logic, and second, provide several mechanisms for the supervision of the voltage applied to the device (DVCC).

The PMM uses an integrated low-dropout voltage regulator (LDO) to produce a secondary core voltage (VCORE) from the primary one applied to the device (DVCC). In general, VCORE supplies the CPU, memories, and the digital modules, while DVCC supplies the I/Os and analog modules. The VCORE output is maintained using a dedicated voltage reference. The input or primary side of the regulator is referred to as its high side. The output or secondary side is referred to as its low side.

Т

he following code metrics were performed with the TI Compiler 4.2.1 compiler, IAR 5.51.6 compiler and MSPGCC 4.8.0 compiler with different optimization settings. Users may see different code sizes depending on their project settings so it is best to perform your benchmarks within your project. These sizes contain all functions of the peripheral but only functions that are used will be linked into the application and added to the total code size. To see individual API code metrics see the specific API below.

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 184       |
| TI Compiler 4.2.1 | Size         | 168       |
| TI Compiler 4.2.1 | Speed        | 172       |
| IAR 5.51.6        | None         | 168       |
| IAR 5.51.6        | Size         | 112       |
| IAR 5.51.6        | Speed        | 130       |
| MSPGCC 4.8.0      | None         | 420       |
| MSPGCC 4.8.0      | Size         | 204       |
| MSPGCC 4.8.0      | Speed        | 204       |

## 18.2 API Functions

## **Functions**

- void PMM\_clearInterrupt (uint16\_t mask)
- void PMM disableSVSH (void)
- void PMM disableSVSL (void)
- void PMM\_enableSVSH (void)
- void PMM enableSVSL (void)
- uint16 t PMM getInterruptStatus (uint16 t mask)
- void PMM\_regOff (void)
- void PMM\_regOn (void)
- void PMM trigBOR (void)
- void PMM\_trigPOR (void)
- void PMM\_unlockLPM5 (void)

## 18.2.1 Detailed Description

PMM\_enableSVSH() / PMM\_disableSVSH() If disabled on FR57xx, High-side SVS (SVSH) is disabled in LPM4.5. SVSH is always enabled in active mode and LPM0/1/2/3/4 and LPM3.5. If enabled, SVSH is always enabled. Note: this API has different functionality depending on the part.

PMM\_enableSVSL() / PMM\_disableSVSL() If disabled, Low-side SVS (SVSL) is disabled in low power modes. SVSL is always enabled in active mode and LPM0. If enabled, SVSL is enabled in LPM0/1/2. SVSL is always enabled in AM and always disabled in LPM3/4 and LPM3.5/4.5.

PMM\_regOff() / PMM\_regOn() If off, Regulator is turned off when going to LPM3/4. System enters LPM3.5 or LPM4.5, respectively. If on, Regulator remains on when going into LPM3/4

PMM\_clearInterrupt() Clear selected or all interrupt flags for the PMM

PMM\_getInterruptStatus() Returns interrupt status of the selected flag in the PMM module

**PMM\_lockLPM5()** / **PMM\_unlockLPM5()** If unlocked, LPMx.5 configuration is not locked and defaults to its reset condition. if locked, LPMx.5 configuration remains locked. Pin state is held during LPMx.5 entry and exit.

This driver is contained in pmm.c, with pmm.h containing the API definitions for use by applications.

## 18.2.2 Function Documentation

## 18.2.2.1 void PMM clearInterrupt (uint16 t mask)

Clears interrupt flags for the PMM.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 24        |
| TI Compiler 4.2.1 | Size         | 16        |
| TI Compiler 4.2.1 | Speed        | 16        |
| IAR 5.51.6        | None         | 16        |
| IAR 5.51.6        | Size         | 10        |
| IAR 5.51.6        | Speed        | 12        |
| MSPGCC 4.8.0      | None         | 48        |
| MSPGCC 4.8.0      | Size         | 20        |
| MSPGCC 4.8.0      | Speed        | 20        |
|                   |              |           |

#### Parameters:

mask is the mask for specifying the required flag Mask value is the logical OR of any of the following:

- PMM\_BOR\_INTERRUPT Software BOR interrupt
- PMM\_RST\_INTERRUPT RESET pin interrupt
- PMM\_POR\_INTERRUPT Software POR interrupt
- PMM\_SVSH\_INTERRUPT SVS high side interrupt
- PMM\_SVSL\_INTERRUPT SVS low side interrupt, not available for FR58xx/59xx
- PMM\_LPM5\_INTERRUPT LPM5 indication
- PMM\_ALL All interrupts

Modified bits of PMMCTL0 register and bits of PMMIFG register.

#### Returns:

None

## 18.2.2.2 void PMM\_disableSVSH (void)

Disables the high-side SVS circuitry.

Modified bits of PMMCTL0 register.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 18        |
| TI Compiler 4.2.1 | Size         | 18        |
| TI Compiler 4.2.1 | Speed        | 18        |
| IAR 5.51.6        | None         | 18        |
| IAR 5.51.6        | Size         | 12        |
| IAR 5.51.6        | Speed        | 14        |
| MSPGCC 4.8.0      | None         | 42        |
| MSPGCC 4.8.0      | Size         | 22        |
| MSPGCC 4.8.0      | Speed        | 22        |

## Returns:

None

## 18.2.2.3 void PMM\_disableSVSL (void)

Disables the low-side SVS circuitry.

Modified bits of PMMCTL0 register.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 18        |
| TI Compiler 4.2.1 | Size         | 18        |
| TI Compiler 4.2.1 | Speed        | 18        |
| IAR 5.51.6        | None         | 18        |
| IAR 5.51.6        | Size         | 12        |
| IAR 5.51.6        | Speed        | 14        |
| MSPGCC 4.8.0      | None         | 42        |
| MSPGCC 4.8.0      | Size         | 22        |
| MSPGCC 4.8.0      | Speed        | 22        |

## Returns:

None

## 18.2.2.4 void PMM\_enableSVSH (void)

Enables the high-side SVS circuitry.

Modified bits of PMMCTL0 register.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 18        |
| TI Compiler 4.2.1 | Size         | 18        |
| TI Compiler 4.2.1 | Speed        | 18        |
| IAR 5.51.6        | None         | 18        |
| IAR 5.51.6        | Size         | 12        |
| IAR 5.51.6        | Speed        | 14        |
| MSPGCC 4.8.0      | None         | 42        |
| MSPGCC 4.8.0      | Size         | 22        |
| MSPGCC 4.8.0      | Speed        | 22        |

None

## 18.2.2.5 void PMM\_enableSVSL (void)

Enables the low-side SVS circuitry.

Modified bits of PMMCTL0 register.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 18        |
| TI Compiler 4.2.1 | Size         | 18        |
| TI Compiler 4.2.1 | Speed        | 18        |
| IAR 5.51.6        | None         | 18        |
| IAR 5.51.6        | Size         | 12        |
| IAR 5.51.6        | Speed        | 14        |
| MSPGCC 4.8.0      | None         | 42        |
| MSPGCC 4.8.0      | Size         | 22        |
| MSPGCC 4.8.0      | Speed        | 22        |

#### Returns:

None

## 18.2.2.6 uint16\_t PMM\_getInterruptStatus (uint16\_t *mask*)

Returns interrupt status.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 14        |
| TI Compiler 4.2.1 | Size         | 6         |
| TI Compiler 4.2.1 | Speed        | 10        |
| IAR 5.51.6        | None         | 6         |
| IAR 5.51.6        | Size         | 6         |
| IAR 5.51.6        | Speed        | 6         |
| MSPGCC 4.8.0      | None         | 18        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |

## Parameters:

mask is the mask for specifying the required flag Mask value is the logical OR of any of the following:

- PMM\_BOR\_INTERRUPT Software BOR interrupt
- PMM\_RST\_INTERRUPT RESET pin interrupt
- PMM\_POR\_INTERRUPT Software POR interrupt
- PMM\_SVSH\_INTERRUPT SVS high side interrupt
- PMM\_SVSL\_INTERRUPT SVS low side interrupt, not available for FR58xx/59xx
- PMM LPM5 INTERRUPT LPM5 indication
- PMM\_ALL All interrupts

## Returns:

Logical OR of any of the following:

■ PMM\_BOR\_INTERRUPT Software BOR interrupt

- PMM\_RST\_INTERRUPT RESET pin interrupt
- PMM\_POR\_INTERRUPT Software POR interrupt
- PMM\_SVSH\_INTERRUPT SVS high side interrupt
- PMM\_SVSL\_INTERRUPT SVS low side interrupt, not available for FR58xx/59xx
- PMM\_LPM5\_INTERRUPT LPM5 indication
- PMM\_ALL All interrupts indicating the status of the selected interrupt flags

## 18.2.2.7 void PMM\_regOff (void)

Turns OFF the low-dropout voltage regulator (LDO) when going into LPM3/4, thus the system will enter LPM3.5 or LPM4.5 respectively.

Modified bits of PMMCTL0 register.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 18        |
| TI Compiler 4.2.1 | Size         | 18        |
| TI Compiler 4.2.1 | Speed        | 18        |
| IAR 5.51.6        | None         | 18        |
| IAR 5.51.6        | Size         | 12        |
| IAR 5.51.6        | Speed        | 14        |
| MSPGCC 4.8.0      | None         | 42        |
| MSPGCC 4.8.0      | Size         | 22        |
| MSPGCC 4.8.0      | Speed        | 22        |

## Returns:

None

## 18.2.2.8 void PMM\_regOn (void)

Makes the low-dropout voltage regulator (LDO) remain ON when going into LPM 3/4.

Modified bits of PMMCTL0 register.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 18        |
| TI Compiler 4.2.1 | Size         | 18        |
| TI Compiler 4.2.1 | Speed        | 18        |
| IAR 5.51.6        | None         | 18        |
| IAR 5.51.6        | Size         | 10        |
| IAR 5.51.6        | Speed        | 12        |
| MSPGCC 4.8.0      | None         | 42        |
| MSPGCC 4.8.0      | Size         | 22        |
| MSPGCC 4.8.0      | Speed        | 22        |

## Returns:

None

## 18.2.2.9 void PMM\_trigBOR (void)

Calling this function will trigger a software Brown Out Rest (BOR).

Modified bits of PMMCTL0 register.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 16        |
| TI Compiler 4.2.1 | Size         | 16        |
| TI Compiler 4.2.1 | Speed        | 16        |
| IAR 5.51.6        | None         | 16        |
| IAR 5.51.6        | Size         | 10        |
| IAR 5.51.6        | Speed        | 12        |
| MSPGCC 4.8.0      | None         | 40        |
| MSPGCC 4.8.0      | Size         | 20        |
| MSPGCC 4.8.0      | Speed        | 20        |

## Returns:

None

## 18.2.2.10 void PMM\_trigPOR (void)

Calling this function will trigger a software Power On Reset (POR).

Modified bits of PMMCTL0 register.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 16        |
| TI Compiler 4.2.1 | Size         | 16        |
| TI Compiler 4.2.1 | Speed        | 16        |
| IAR 5.51.6        | None         | 16        |
| IAR 5.51.6        | Size         | 10        |
| IAR 5.51.6        | Speed        | 12        |
| MSPGCC 4.8.0      | None         | 40        |
| MSPGCC 4.8.0      | Size         | 20        |
| MSPGCC 4.8.0      | Speed        | 20        |

## Returns:

None

## 18.2.2.11 void PMM\_unlockLPM5 (void)

Unlock LPM5.

LPMx.5 configuration is not locked and defaults to its reset condition. Disable the GPIO power-on default high-impedance mode to activate previously configured port settings.

## **Code Metrics:**

// Clear reset flag

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 6         |
| TI Compiler 4.2.1 | Size         | 6         |
| TI Compiler 4.2.1 | Speed        | 6         |
| IAR 5.51.6        | None         | 6         |
| IAR 5.51.6        | Size         | 6         |
| IAR 5.51.6        | Speed        | 6         |
| MSPGCC 4.8.0      | None         | 22        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |

Returns:

None

## 18.3 Programming Example

The following example shows some pmm operations using the APIs

```
//Unlock the GPIO pins.
Base Address of Comparator D,
By default, the pins are unlocked unless waking
up from an LPMx.5 state in which case all \ensuremath{\mathsf{GPIO}}
are previously locked.
   PMM_unlockLPM5 (PMM_BASE);
         //Get Interrupt Status from the PMMIFG register.
           /\star Base Address of Comparator D,
mask:
       PMM_PMMBORIFG
       PMM_PMMRSTIFG,
       PMM_PMMPORIFG,
       PMM_SVSLIFG,
       PMM_SVSHIFG
       PMM_PMMLPM5IFG,
return STATUS_SUCCESS (0x01) or STATUS_FAIL (0x00)
       if (PMM_getInterruptStatus(PMM_BASE, PMM_PMMLPM5IFG)) // Was this device in LPMx.5 mode before
         //Clear Interrupt Flag from the PMMIFG register.
               /* Base Address of Comparator D,
mask:
       PMM_PMMBORIFG
       PMM_PMMRSTIFG,
       PMM_PMMPORIFG,
       PMM_SVSLIFG,
       PMM_SVSHIFG
       PMM_PMMLPM5IFG,
       PMM_ALL
               PMM_clearInterrupt(PMM_BASE, PMM_PMMLPM5IFG);
                                                                                  // Clear the LPMx.5 flag
       if (PMM_getInterruptStatus(PMM_BASE, PMM_PMMRSTIFG))
                                                                 // Was this reset triggered by the Reset :
```

2014-06-25

PMM\_clearInterrupt(PMM\_BASE, PMM\_PMMRSTIFG);

```
__delay_cycles(1000000);
         //Lock GPIO output states (before triggering a BOR)
Base Address of Comparator D,
Forces all GPIO to retain their output
states during a reset.
               */
       PMM_lockLPM5 (PMM_BASE);
        //Trigger a software Brown Out Reset (BOR)
Base Address of Comparator D,
Forces the devices to perform a BOR.
               */
      PMM_trigBOR(PMM_BASE);
                                                                                        // Software trigge
       if (PMM_getInterruptStatus(PMM_BASE, PMM_PMMBORIFG))
                                                             // Was this reset triggered by the BOR fla
               PMM_clearInterrupt(PMM_BASE, PMM_PMMBORIFG);
                                                                                // Clear BOR flag
       __delay_cycles(1000000);
       PMM_lockLPM5 (PMM_BASE);
        //Disable SVSH
              /*
Base Address of Comparator D,
High-side\ SVS\ (SVSH)\ is\ disabled\ in\ LPM4.5.\ SVSH\ is
always enabled in active mode and LPM0/1/2/3/4 and LPM3.5.
       PMM_disableSVSH(PMM_BASE);
        //Disable SVSL
Base Address of Comparator D,
Low-side SVS (SVSL) is disabled in low power modes.
{\tt SVSL} is always enabled in active mode and {\tt LPM0}\,.
               */
       PMM_disableSVSL(PMM_BASE);
        //Disable Regulator
              /*
Base Address of Comparator D,
Regulator is turned off when going to LPM3/4.
System enters LPM3.5 or LPM4.5, respectively.
              */
      PMM_regOff(PMM_BASE);
       __bis_SR_register(LPM4_bits); // Enter LPM4.5, This automatically locks
                                                                  //(if not locked already) all GPIO pins
                                                                  // and will set the LPM5 flag and set
                                                                  // in the PM5CTLO register upon wake up
   while (1)
       __no_operation();
                            // Don't sleep
```

## 19 Internal Reference (REF)

| Introduction        | 199 |
|---------------------|-----|
| API Functions       | 199 |
| Programming Example | 205 |

## 19.1 Introduction

The Internal Reference (REF) API provides a set of functions for using the MSP430Ware REF modules. Functions are provided to setup and enable use of the Reference voltage, enable or disable the internal temperature sensor, and view the status of the inner workings of the REF module.

The reference module (REF) is responsible for generation of all critical reference voltages that can be used by various analog peripherals in a given device. These include but are not limited to the ADC12\_B and COMP\_B modules, dependent upon the particular device. The heart of the reference system is the bandgap from which all other references are derived by unity or non-inverting gain stages. The REFGEN sub-system consists of the bandgap, the bandgap bias, and the non-inverting buffer stage which generates the three primary voltage reference available in the system, namely 1.5 V, 2.0 V, and 2.5 V. In addition, when enabled, a buffered bandgap voltage is also available.

This driver is contained in ref.c, with ref.h containing the API definitions for use by applications.

Т

he following code metrics were performed with the TI Compiler 4.2.1 compiler, IAR 5.51.6 compiler and MSPGCC 4.8.0 compiler with different optimization settings. Users may see different code sizes depending on their project settings so it is best to perform your benchmarks within your project. These sizes contain all functions of the peripheral but only functions that are used will be linked into the application and added to the total code size. To see individual API code metrics see the specific API below.

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 178       |
| TI Compiler 4.2.1 | Size         | 72        |
| TI Compiler 4.2.1 | Speed        | 72        |
| IAR 5.51.6        | None         | 84        |
| IAR 5.51.6        | Size         | 54        |
| IAR 5.51.6        | Speed        | 54        |
| MSPGCC 4.8.0      | None         | 266       |
| MSPGCC 4.8.0      | Size         | 68        |
| MSPGCC 4.8.0      | Speed        | 68        |

## 19.2 API Functions

## **Functions**

- void REF\_disableReferenceVoltage (uint16\_t baseAddress)
- void REF\_disableTempSensor (uint16\_t baseAddress)
- void REF\_enableReferenceVoltage (uint16\_t baseAddress)
- void REF\_enableTempSensor (uint16\_t baseAddress)
- uint16\_t REF\_getBandgapMode (uint16\_t baseAddress)
- bool REF isBandgapActive (uint16 t baseAddress)
- bool REF\_isRefGenActive (uint16\_t baseAddress)
- uint16\_t REF\_isRefGenBusy (uint16\_t baseAddress)
- void REF\_setReferenceVoltage (uint16\_t baseAddress, uint8\_t referenceVoltageSelect)

## 19.2.1 Detailed Description

The REF API is broken into three groups of functions: those that deal with the reference voltage, those that handle the internal temperature sensor, and those that return the status of the REF module.

The reference voltage of the REF module is handled by

- REF\_setReferenceVoltage()
- REF\_enableReferenceVoltage()
- REF\_disableReferenceVoltage()

The internal temperature sensor is handled by

- REF\_disableTempSensor()
- REF\_enableTempSensor()

The status of the REF module is handled by

- REF\_getBandgapMode()
- REF\_isBandgapActive()
- REF\_isRefGenBusy()
- REF isRefGen()

## 19.2.2 Function Documentation

## 19.2.2.1 void REF\_disableReferenceVoltage (uint16\_t baseAddress)

Disables the reference voltage.

This function is used to disable the generated reference voltage. Please note, if the

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 16        |
| TI Compiler 4.2.1 | Size         | 6         |
| TI Compiler 4.2.1 | Speed        | 6         |
| IAR 5.51.6        | None         | 8         |
| IAR 5.51.6        | Size         | 6         |
| IAR 5.51.6        | Speed        | 6         |
| MSPGCC 4.8.0      | None         | 26        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |

## Parameters:

baseAddress is the base address of the REF module.

Modified bits are REFON of REFCTL0 register.

## Returns:

None

## 19.2.2.2 void REF\_disableTempSensor (uint16\_t baseAddress)

Disables the internal temperature sensor to save power consumption.

This function is used to turn off the internal temperature sensor to save on power consumption. The temperature sensor is enabled by default. Please note, that giving ADC12 module control over the REF module, the state of the temperature sensor is dependent on the controls of the ADC12 module. Please note, if the REF\_isRefGenBusy() returns REF\_BUSY, this function will have no effect.

## **Code Metrics:**

| Compiler                               | Optimization  | Code Size |
|----------------------------------------|---------------|-----------|
| TI Compiler 4.2.1<br>TI Compiler 4.2.1 | None<br>Size  | 16<br>6   |
| TI Compiler 4.2.1                      | Speed         | 6         |
| IAR 5.51.6                             | None          | 8         |
| IAR 5.51.6<br>IAR 5.51.6               | Size<br>Speed | 6<br>6    |
|                                        | <u>'</u>      |           |
| MSPGCC 4.8.0<br>MSPGCC 4.8.0           | None<br>Size  | 26<br>6   |
| MSPGCC 4.8.0                           | Speed         | 6         |

## Parameters:

baseAddress is the base address of the REF module.

Modified bits are **REFTCOFF** of **REFCTL0** register.

## Returns:

None

## 19.2.2.3 void REF\_enableReferenceVoltage (uint16\_t baseAddress)

Enables the reference voltage to be used by peripherals.

This function is used to enable the generated reference voltage to be used other peripherals or by an output pin, if enabled. Please note, that giving ADC12 module control over the REF module, the state of the reference voltage is dependent on the controls of the ADC12 module. Please note, if the REF\_isRefGenBusy() returns REF\_BUSY, this function will have no effect.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 16        |
| TI Compiler 4.2.1 | Size         | 6         |
| TI Compiler 4.2.1 | Speed        | 6         |
| IAR 5.51.6        | None         | 8         |
| IAR 5.51.6        | Size         | 6         |
| IAR 5.51.6        | Speed        | 6         |
| MSPGCC 4.8.0      | None         | 26        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |

#### Parameters:

baseAddress is the base address of the REF module.

Modified bits are  $\ensuremath{\text{REFON}}$  of  $\ensuremath{\text{REFCTL0}}$  register.

## Returns:

None

## 19.2.2.4 void REF enableTempSensor (uint16 t baseAddress)

Enables the internal temperature sensor.

This function is used to turn on the internal temperature sensor to use by other peripherals. The temperature sensor is enabled by default. Please note, if the REF\_isRefGenBusy() returns REF\_BUSY, this function will have no effect.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 16        |
| TI Compiler 4.2.1 | Size         | 6         |
| TI Compiler 4.2.1 | Speed        | 6         |
| IAR 5.51.6        | None         | 8         |
| IAR 5.51.6        | Size         | 6         |
| IAR 5.51.6        | Speed        | 6         |
| MSPGCC 4.8.0      | None         | 26        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |

#### Parameters:

baseAddress is the base address of the REF module.

Modified bits are REFTCOFF of REFCTL0 register.

#### Returns:

None

## 19.2.2.5 uint16\_t REF\_getBandgapMode (uint16\_t baseAddress)

Returns the bandgap mode of the REF module.

This function is used to return the bandgap mode of the REF module, requested by the peripherals using the bandgap. If a peripheral requests static mode, then the bandgap mode will be static for all modules, whereas if all of the peripherals using the bandgap request sample mode, then that will be the mode returned. Sample mode allows the bandgap to be active only when necessary to save on power consumption, static mode requires the bandgap to be active until no peripherals are using it anymore.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 18        |
| TI Compiler 4.2.1 | Size         | 10        |
| TI Compiler 4.2.1 | Speed        | 10        |
| IAR 5.51.6        | None         | 8         |
| IAR 5.51.6        | Size         | 8         |
| IAR 5.51.6        | Speed        | 8         |
| MSPGCC 4.8.0      | None         | 18        |
| MSPGCC 4.8.0      | Size         | 8         |
| MSPGCC 4.8.0      | Speed        | 8         |

## Parameters:

**baseAddress** is the base address of the REF module.

#### Returns:

One of the following:

- REF\_STATICMODE if the bandgap is operating in static mode
- REF\_SAMPLEMODE if the bandgap is operating in sample mode bandgap mode of the REF module

## 19.2.2.6 bool REF\_isBandgapActive (uint16\_t baseAddress)

Returns the active status of the bandgap in the REF module.

This function is used to return the active status of the bandgap in the REF module. If the bandgap is in use by a peripheral, then the status will be seen as active.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 24        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 12        |
| IAR 5.51.6        | Size         | 2         |
| IAR 5.51.6        | Speed        | 2         |
| MSPGCC 4.8.0      | None         | 34        |
| MSPGCC 4.8.0      | Size         | 8         |
| MSPGCC 4.8.0      | Speed        | 8         |

#### Parameters:

baseAddress is the base address of the REF module.

#### Returns

One of the following:

- REF\_ACTIVE if active
- REF\_INACTIVE if not active indicating the bandgap active status of the module

## 19.2.2.7 bool REF\_isRefGenActive (uint16\_t baseAddress)

Returns the active status of the reference generator in the REF module.

This function is used to return the active status of the reference generator in the REF module. If the ref. generator is on and ready to use, then the status will be seen as active.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 24        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 12        |
| IAR 5.51.6        | Size         | 0         |
| IAR 5.51.6        | Speed        | 0         |
| MSPGCC 4.8.0      | None         | 34        |
| MSPGCC 4.8.0      | Size         | 8         |
| MSPGCC 4.8.0      | Speed        | 8         |

## Parameters:

baseAddress is the base address of the REF module.

## Returns:

One of the following:

- REF\_ACTIVE if active
- REF\_INACTIVE if not active indicating the reference generator active status of the module

## 19.2.2.8 uint16\_t REF\_isRefGenBusy (uint16\_t baseAddress)

Returns the busy status of the reference generator in the REF module.

This function is used to return the busy status of the reference generator in the REF module. If the ref. generator is in use by a peripheral, then the status will be seen as busy.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 18        |
| TI Compiler 4.2.1 | Size         | 10        |
| TI Compiler 4.2.1 | Speed        | 10        |
| IAR 5.51.6        | None         | 8         |
| IAR 5.51.6        | Size         | 8         |
| IAR 5.51.6        | Speed        | 8         |
| MSPGCC 4.8.0      | None         | 18        |
| MSPGCC 4.8.0      | Size         | 8         |
| MSPGCC 4.8.0      | Speed        | 8         |

#### Parameters:

baseAddress is the base address of the REF module.

## Returns:

One of the following:

- REF\_NOTBUSY if the reference generator is not being used
- REF\_BUSY if the reference generator is being used, disallowing changes to be made to the REF module controls indicating the reference generator busy status of the module

# 19.2.2.9 void REF\_setReferenceVoltage (uint16\_t baseAddress, uint8\_t referenceVoltageSelect)

Sets the reference voltage for the voltage generator.

This function sets the reference voltage generated by the voltage generator to be used by other peripherals. This reference voltage will only be valid while the REF module is in control. Please note, if the REF\_isRefGenBusy() returns REF\_BUSY, this function will have no effect.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 30        |
| TI Compiler 4.2.1 | Size         | 12        |
| TI Compiler 4.2.1 | Speed        | 12        |
| IAR 5.51.6        | None         | 12        |
| IAR 5.51.6        | Size         | 12        |
| IAR 5.51.6        | Speed        | 12        |
| MSPGCC 4.8.0      | None         | 58        |
| MSPGCC 4.8.0      | Size         | 12        |
| MSPGCC 4.8.0      | Speed        | 12        |

## Parameters:

baseAddress is the base address of the REF module.

reference Voltage Select is the desired voltage to generate for a reference voltage. Valid values are:

- REF\_VREF1\_5V [Default]
- REF VREF2 0V
- REF VREF2 5V

Modified bits are REFVSEL of REFCTL0 register.

Returns: None

## 19.3 Programming Example

The following example shows how to initialize and use the REF API with the ADC12 module to use as a positive reference to the analog signal input.

# 20 Real-Time Clock (RTC\_B)

| Introduction        | 206 |
|---------------------|-----|
| API Functions       |     |
| Programming Example |     |

## 20.1 Introduction

The Real Time Clock (RTC\_B) API provides a set of functions for using the MSP430Ware RTC\_B modules. Functions are provided to calibrate the clock, initialize the RTC modules in calendar mode, and setup conditions for, and enable, interrupts for the RTC modules. If an RTC\_B module is used, then prescale counters are also initialized.

The RTC\_B module provides the ability to keep track of the current time and date in calendar mode.

The RTC\_B module generates multiple interrupts. There are 2 interrupts that can be defined in calendar mode, and 1 interrupt for user-configured event, as well as an interrupt for each prescaler.

This driver is contained in  $rtc_b.c$ , with  $rtc_b.h$  containing the API definitions for use by applications.

Т

he following code metrics were performed with the TI Compiler 4.2.1 compiler, IAR 5.51.6 compiler and MSPGCC 4.8.0 compiler with different optimization settings. Users may see different code sizes depending on their project settings so it is best to perform your benchmarks within your project. These sizes contain all functions of the peripheral but only functions that are used will be linked into the application and added to the total code size. To see individual API code metrics see the specific API below.

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 1096      |
| TI Compiler 4.2.1 | Size         | 570       |
| TI Compiler 4.2.1 | Speed        | 568       |
| IAR 5.51.6        | None         | 840       |
| IAR 5.51.6        | Size         | 674       |
| IAR 5.51.6        | Speed        | 708       |
| MSPGCC 4.8.0      | None         | 1822      |
| MSPGCC 4.8.0      | Size         | 648       |
| MSPGCC 4.8.0      | Speed        | 652       |

## 20.2 API Functions

## **Functions**

- void RTC\_B\_calendarInit (uint16\_t baseAddress, Calendar CalendarTime, uint16\_t formatSelect)
- void RTC\_B\_clearInterrupt (uint16\_t baseAddress, uint8\_t interruptFlagMask)
- void RTC\_B\_configureCalendarAlarm (uint16\_t baseAddress, RTC\_B\_configureCalendarAlarmParam \*param)
- uint16 t RTC B convertBCDToBinary (uint16 t baseAddress, uint16 t valueToConvert)
- uint16 t RTC B convertBinaryToBCD (uint16 t baseAddress, uint16 t valueToConvert)
- void RTC\_B\_definePrescaleEvent (uint16\_t baseAddress, uint8\_t prescaleSelect, uint8\_t prescaleEventDivider)
- void RTC\_B\_disableInterrupt (uint16\_t baseAddress, uint8\_t interruptMask)
- void RTC\_B\_enableInterrupt (uint16\_t baseAddress, uint8\_t interruptMask)
- Calendar RTC\_B\_getCalendarTime (uint16\_t baseAddress)
- uint8\_t RTC\_B\_getInterruptStatus (uint16\_t baseAddress, uint8\_t interruptFlagMask)
- uint8 t RTC B getPrescaleValue (uint16 t baseAddress, uint8 t prescaleSelect)
- void RTC\_B\_holdClock (uint16\_t baseAddress)
- void RTC\_B\_initCalendar (uint16\_t baseAddress, Calendar \*CalendarTime, uint16\_t formatSelect)

- void RTC\_B\_setCalendarAlarm (uint16\_t baseAddress, uint8\_t minutesAlarm, uint8\_t hoursAlarm, uint8\_t dayOfWeekAlarm, uint8\_t dayOfMonthAlarm)
- void RTC B setCalendarEvent (uint16 t baseAddress, uint16 t eventSelect)
- void RTC B setCalibrationData (uint16 t baseAddress, uint8 t offsetDirection, uint8 t offsetValue)
- void RTC\_B\_setCalibrationFrequency (uint16\_t baseAddress, uint16\_t frequencySelect)
- void RTC\_B\_setPrescaleValue (uint16\_t baseAddress, uint8\_t prescaleSelect, uint8\_t prescaleCounterValue)
- void RTC\_B\_startClock (uint16\_t baseAddress)

## 20.2.1 Detailed Description

The RTC\_B API is broken into 5 groups of functions: clock settings, calender mode, prescale counter, interrupt condition setup/enable functions and data conversion.

The RTC\_B clock settings are handled by

- RTC\_B\_startClock()
- RTC\_B\_holdClock()
- RTC\_B\_setCalibrationFrequency()
- RTC\_B\_setCalibrationData()

The RTC B calender mode is initialized and handled by

- RTC\_B\_initCalendar()
- RTC\_B\_configureCalendarAlarm()
- RTC\_B\_getCalendarTime()

The RTC\_B prescale counter is handled by

- RTC\_B\_getPrescaleValue()
- RTC\_B\_setPrescaleValue()

The RTC\_B interrupts are handled by

- RTC B definePrescaleEvent()
- RTC B setCalendarEvent()
- RTC\_B\_enableInterrupt()
- RTC\_B\_disableInterrupt()
- RTC\_B\_getInterruptStatus()
- RTC\_B\_clearInterrupt()

The RTC B conversions are handled by

- RTC B convertBCDToBinary()
- RTC\_B\_convertBinaryToBCD()

## 20.2.2 Function Documentation

# 20.2.2.1 void RTC\_B\_calendarInit (uint16\_t baseAddress, Calendar CalendarTime, uint16 t formatSelect)

Deprecated - Initializes the settings to operate the RTC in calendar mode.

This function initializes the Calendar mode of the RTC module.

**Code Metrics:** 

| Optimization | Code Size                                                      |
|--------------|----------------------------------------------------------------|
| None         | 126                                                            |
| Size         | 84                                                             |
| Speed        | 84                                                             |
| None         | 108                                                            |
| Size         | 90                                                             |
| Speed        | 104                                                            |
| None         | 218                                                            |
| Size         | 126                                                            |
| Speed        | 126                                                            |
|              | None<br>Size<br>Speed<br>None<br>Size<br>Speed<br>None<br>Size |

#### Parameters:

baseAddress is the base address of the RTC\_B module.

CalendarTime is the structure containing the values for the Calendar to be initialized to. Valid values should be of type Calendar and should contain the following members and corresponding values: Seconds between 0-59 Minutes between 0-59 Hours between 0-24 DayOfWeek between 0-6 DayOfMonth between 0-31 Year between 0-4095 NOTE: Values beyond the ones specified may result in erratic behavior.

formatSelect is the format for the Calendar registers to use. Valid values are:

- RTC\_B\_FORMAT\_BINARY [Default]
- RTC\_B\_FORMAT\_BCD

Modified bits are RTCBCD of RTCCTL1 register.

#### Returns:

None

## 20.2.2.2 void RTC B clearInterrupt (uint16 t baseAddress, uint8 t interruptFlagMask)

Clears selected RTC interrupt flags.

This function clears the RTC interrupt flag is cleared, so that it no longer asserts.

#### Code Metrics:

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 70        |
| TI Compiler 4.2.1 | Size         | 34        |
| TI Compiler 4.2.1 | Speed        | 34        |
| IAR 5.51.6        | None         | 44        |
| IAR 5.51.6        | Size         | 42        |
| IAR 5.51.6        | Speed        | 42        |
| MSPGCC 4.8.0      | None         | 144       |
| MSPGCC 4.8.0      | Size         | 36        |
| MSPGCC 4.8.0      | Speed        | 36        |

#### Parameters:

baseAddress is the base address of the RTC\_B module.

interruptFlagMask is a bit mask of the interrupt flags to be cleared. Mask value is the logical OR of any of the following:

- RTC\_B\_TIME\_EVENT\_INTERRUPT asserts when counter overflows in counter mode or when Calendar event condition defined by defineCalendarEvent() is met.
- RTC\_B\_CLOCK\_ALARM\_INTERRUPT asserts when alarm condition in Calendar mode is met.
- RTC\_B\_CLOCK\_READ\_READY\_INTERRUPT asserts when Calendar registers are settled.
- RTC\_B\_PRESCALE\_TIMER0\_INTERRUPT asserts when Prescaler 0 event condition is met.
- RTC\_B\_PRESCALE\_TIMER1\_INTERRUPT asserts when Prescaler 1 event condition is met.
- RTC\_B\_OSCILLATOR\_FAULT\_INTERRUPT asserts if there is a problem with the 32kHz oscillator, while the RTC is running.

#### Returns:

None

# 20.2.2.3 void RTC\_B\_configureCalendarAlarm (uint16\_t baseAddress, RTC B configureCalendarAlarmParam \* param)

Sets and Enables the desired Calendar Alarm settings.

This function sets a Calendar interrupt condition to assert the RTCAIFG interrupt flag. The condition is a logical and of all of the parameters. For example if the minutes and hours alarm is set, then the interrupt will only assert when the minutes AND the hours change to the specified setting. Use the RTC\_B\_ALARM\_OFF for any alarm settings that should not be apart of the alarm condition.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 78        |
| TI Compiler 4.2.1 | Size         | 48        |
| TI Compiler 4.2.1 | Speed        | 48        |
| IAR 5.51.6        | None         | 72        |
| IAR 5.51.6        | Size         | 68        |
| IAR 5.51.6        | Speed        | 68        |
| MSPGCC 4.8.0      | None         | 116       |
| MSPGCC 4.8.0      | Size         | 48        |
| MSPGCC 4.8.0      | Speed        | 48        |

#### Parameters:

**baseAddress** is the base address of the RTC\_B module. **param** is the pointer to struct for calendar alarm configuration.

## Returns:

None

# 20.2.2.4 uint16\_t RTC\_B\_convertBCDToBinary (uint16\_t baseAddress, uint16\_t valueToConvert)

Convert the given BCD value to binary format.

This function converts BCD values to binary format. This API uses the hardware registers to perform the conversion rather than a software method.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 26        |
| TI Compiler 4.2.1 | Size         | 12        |
| TI Compiler 4.2.1 | Speed        | 12        |
| IAR 5.51.6        | None         | 18        |
| IAR 5.51.6        | Size         | 6         |
| IAR 5.51.6        | Speed        | 6         |
| MSPGCC 4.8.0      | None         | 36        |
| MSPGCC 4.8.0      | Size         | 12        |
| MSPGCC 4.8.0      | Speed        | 12        |

#### Parameters:

baseAddress is the base address of the RTC\_B module.
valueToConvert is the raw value in BCD format to convert to Binary.

Modified bits are **BCD2BIN** of **BCD2BIN** register.

#### Returns:

The binary version of the input parameter

# 20.2.2.5 uint16\_t RTC\_B\_convertBinaryToBCD (uint16\_t baseAddress, uint16\_t valueToConvert)

Convert the given binary value to BCD format.

This function converts binary values to BCD format. This API uses the hardware registers to perform the conversion rather than a software method.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 26        |
| TI Compiler 4.2.1 | Size         | 12        |
| TI Compiler 4.2.1 | Speed        | 12        |
| IAR 5.51.6        | None         | 18        |
| IAR 5.51.6        | Size         | 4         |
| IAR 5.51.6        | Speed        | 4         |
| MSPGCC 4.8.0      | None         | 36        |
| MSPGCC 4.8.0      | Size         | 12        |
| MSPGCC 4.8.0      | Speed        | 12        |

## Parameters:

baseAddress is the base address of the RTC B module.

valueToConvert is the raw value in Binary format to convert to BCD. Modified bits are BIN2BCD of BIN2BCD register.

#### Returns:

The BCD version of the valueToConvert parameter

# 20.2.2.6 void RTC\_B\_definePrescaleEvent (uint16\_t baseAddress, uint8\_t prescaleSelect, uint8\_t prescaleEventDivider)

Sets up an interrupt condition for the selected Prescaler.

This function sets the condition for an interrupt to assert based on the individual prescalers.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 46        |
| TI Compiler 4.2.1 | Size         | 20        |
| TI Compiler 4.2.1 | Speed        | 18        |
| IAR 5.51.6        | None         | 28        |
| IAR 5.51.6        | Size         | 18        |
| IAR 5.51.6        | Speed        | 18        |
| MSPGCC 4.8.0      | None         | 84        |
| MSPGCC 4.8.0      | Size         | 20        |
| MSPGCC 4.8.0      | Speed        | 20        |

## Parameters:

baseAddress is the base address of the RTC\_B module.

prescaleSelect is the prescaler to define an interrupt for. Valid values are:

- RTC\_B\_PRESCALE\_0
- RTC\_B\_PRESCALE\_1

prescaleEventDivider is a divider to specify when an interrupt can occur based on the clock source of the selected prescaler. (Does not affect timer of the selected prescaler). Valid values are:

■ RTC B PSEVENTDIVIDER 2 [Default]

- RTC\_B\_PSEVENTDIVIDER\_4
- RTC B PSEVENTDIVIDER 8
- RTC\_B\_PSEVENTDIVIDER\_16
- RTC\_B\_PSEVENTDIVIDER\_32
- RTC\_B\_PSEVENTDIVIDER\_64
- RTC\_B\_PSEVENTDIVIDER\_128
- RTC\_B\_PSEVENTDIVIDER\_256
   Modified bits are RTxIP of RTCPSxCTL register.

None

## 20.2.2.7 void RTC\_B\_disableInterrupt (uint16\_t baseAddress, uint8\_t interruptMask)

Disables selected RTC interrupt sources.

This function disables the selected RTC interrupt source. Only the sources that are enabled can be reflected to the processor interrupt; disabled sources have no effect on the processor.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 66        |
| TI Compiler 4.2.1 | Size         | 36        |
| TI Compiler 4.2.1 | Speed        | 36        |
| IAR 5.51.6        | None         | 44        |
| IAR 5.51.6        | Size         | 38        |
| IAR 5.51.6        | Speed        | 38        |
| MSPGCC 4.8.0      | None         | 148       |
| MSPGCC 4.8.0      | Size         | 36        |
| MSPGCC 4.8.0      | Speed        | 36        |

#### Parameters:

baseAddress is the base address of the RTC\_B module.

interruptMask is a bit mask of the interrupts to disable. Mask value is the logical OR of any of the following:

- RTC\_B\_TIME\_EVENT\_INTERRUPT asserts when counter overflows in counter mode or when Calendar event condition defined by defineCalendarEvent() is met.
- RTC\_B\_CLOCK\_ALARM\_INTERRUPT asserts when alarm condition in Calendar mode is met.
- RTC B CLOCK READ READY INTERRUPT asserts when Calendar registers are settled.
- RTC\_B\_PRESCALE\_TIMERO\_INTERRUPT asserts when Prescaler 0 event condition is met.
- RTC\_B\_PRESCALE\_TIMER1\_INTERRUPT asserts when Prescaler 1 event condition is met.
- RTC\_B\_OSCILLATOR\_FAULT\_INTERRUPT asserts if there is a problem with the 32kHz oscillator, while the RTC is running.

#### Returns:

None

## 20.2.2.8 void RTC\_B\_enableInterrupt (uint16\_t baseAddress, uint8\_t interruptMask)

Enables selected RTC interrupt sources.

This function enables the selected RTC interrupt source. Only the sources that are enabled can be reflected to the processor interrupt; disabled sources have no effect on the processor. Does not clear interrupt flags.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 66        |
| TI Compiler 4.2.1 | Size         | 32        |
| TI Compiler 4.2.1 | Speed        | 32        |
| IAR 5.51.6        | None         | 44        |
| IAR 5.51.6        | Size         | 38        |
| IAR 5.51.6        | Speed        | 38        |
| MSPGCC 4.8.0      | None         | 136       |
| MSPGCC 4.8.0      | Size         | 36        |
| MSPGCC 4.8.0      | Speed        | 36        |

#### Parameters:

baseAddress is the base address of the RTC\_B module.

interruptMask is a bit mask of the interrupts to enable. Mask value is the logical OR of any of the following:

- RTC\_B\_TIME\_EVENT\_INTERRUPT asserts when counter overflows in counter mode or when Calendar event condition defined by defineCalendarEvent() is met.
- RTC\_B\_CLOCK\_ALARM\_INTERRUPT asserts when alarm condition in Calendar mode is met.
- RTC\_B\_CLOCK\_READ\_READY\_INTERRUPT asserts when Calendar registers are settled.
- RTC\_B\_PRESCALE\_TIMERO\_INTERRUPT asserts when Prescaler 0 event condition is met.
- RTC\_B\_PRESCALE\_TIMER1\_INTERRUPT asserts when Prescaler 1 event condition is met.
- RTC\_B\_OSCILLATOR\_FAULT\_INTERRUPT asserts if there is a problem with the 32kHz oscillator, while the RTC is running.

## Returns:

None

## 20.2.2.9 Calendar RTC\_B\_getCalendarTime (uint16\_t baseAddress)

Returns the Calendar Time stored in the Calendar registers of the RTC.

This function returns the current Calendar time in the form of a Calendar structure. The RTCRDY polling is used in this function to prevent reading invalid time.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 80        |
| TI Compiler 4.2.1 | Size         | 68        |
| TI Compiler 4.2.1 | Speed        | 68        |
| IAR 5.51.6        | None         | 104       |
| IAR 5.51.6        | Size         | 104       |
| IAR 5.51.6        | Speed        | 104       |
| MSPGCC 4.8.0      | None         | 148       |
| MSPGCC 4.8.0      | Size         | 68        |
| MSPGCC 4.8.0      | Speed        | 68        |

## Parameters:

baseAddress is the base address of the RTC\_B module.

## Returns:

A Calendar structure containing the current time.

# 20.2.2.10 uint8\_t RTC\_B\_getInterruptStatus (uint16\_t baseAddress, uint8\_t interruptFlagMask)

Returns the status of the selected interrupts flags.

This function returns the status of the interrupt flag for the selected channel.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 86        |
| TI Compiler 4.2.1 | Size         | 40        |
| TI Compiler 4.2.1 | Speed        | 40        |
| IAR 5.51.6        | None         | 54        |
| IAR 5.51.6        | Size         | 44        |
| IAR 5.51.6        | Speed        | 44        |
| MSPGCC 4.8.0      | None         | 142       |
| MSPGCC 4.8.0      | Size         | 50        |
| MSPGCC 4.8.0      | Speed        | 54        |

#### Parameters:

baseAddress is the base address of the RTC B module.

interruptFlagMask is a bit mask of the interrupt flags to return the status of. Mask value is the logical OR of any of the following:

- RTC\_B\_TIME\_EVENT\_INTERRUPT asserts when counter overflows in counter mode or when Calendar event condition defined by defineCalendarEvent() is met.
- RTC B CLOCK ALARM INTERRUPT asserts when alarm condition in Calendar mode is met.
- RTC B CLOCK READ READY INTERRUPT asserts when Calendar registers are settled.
- RTC\_B\_PRESCALE\_TIMER0\_INTERRUPT asserts when Prescaler 0 event condition is met.
- RTC B PRESCALE TIMER1 INTERRUPT asserts when Prescaler 1 event condition is met.
- RTC\_B\_OSCILLATOR\_FAULT\_INTERRUPT asserts if there is a problem with the 32kHz oscillator, while the RTC is running.

#### Returns:

Logical OR of any of the following:

- RTC\_B\_TIME\_EVENT\_INTERRUPT asserts when counter overflows in counter mode or when Calendar event condition defined by defineCalendarEvent() is met.
- RTC\_B\_CLOCK\_ALARM\_INTERRUPT asserts when alarm condition in Calendar mode is met.
- RTC\_B\_CLOCK\_READ\_READY\_INTERRUPT asserts when Calendar registers are settled.
- RTC\_B\_PRESCALE\_TIMERO\_INTERRUPT asserts when Prescaler 0 event condition is met.
- RTC\_B\_PRESCALE\_TIMER1\_INTERRUPT asserts when Prescaler 1 event condition is met.
- RTC\_B\_OSCILLATOR\_FAULT\_INTERRUPT asserts if there is a problem with the 32kHz oscillator, while the RTC is running.

indicating the status of the masked interrupts

## 20.2.2.11 uint8\_t RTC\_B\_getPrescaleValue (uint16\_t baseAddress, uint8\_t prescaleSelect)

Returns the selected prescaler value.

This function returns the value of the selected prescale counter register. Note that the counter value should be held by calling RTC\_B\_holdClock() before calling this API.

## Code Metrics:

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 40        |
| TI Compiler 4.2.1 | Size         | 24        |
| TI Compiler 4.2.1 | Speed        | 24        |
| IAR 5.51.6        | None         | 30        |
| IAR 5.51.6        | Size         | 28        |
| IAR 5.51.6        | Speed        | 28        |
| MSPGCC 4.8.0      | None         | 58        |
| MSPGCC 4.8.0      | Size         | 36        |
| MSPGCC 4.8.0      | Speed        | 28        |

baseAddress is the base address of the RTC\_B module.

prescaleSelect is the prescaler to obtain the value of. Valid values are:

- RTC\_B\_PRESCALE\_0
- RTC\_B\_PRESCALE\_1

#### Returns:

The value of the specified prescaler count register

## 20.2.2.12 void RTC\_B\_holdClock (uint16\_t baseAddress)

Holds the RTC.

This function sets the RTC main hold bit to disable RTC functionality.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 20        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 12        |
| IAR 5.51.6        | Size         | 10        |
| IAR 5.51.6        | Speed        | 10        |
| MSPGCC 4.8.0      | None         | 32        |
| MSPGCC 4.8.0      | Size         | 8         |
| MSPGCC 4.8.0      | Speed        | 8         |

## Parameters:

baseAddress is the base address of the RTC\_B module.

## Returns:

None

# 20.2.2.13 void RTC\_B\_initCalendar (uint16\_t baseAddress, Calendar \* CalendarTime, uint16\_t formatSelect)

Initializes the settings to operate the RTC in calendar mode.

This function initializes the Calendar mode of the RTC module.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 130       |
| TI Compiler 4.2.1 | Size         | 58        |
| TI Compiler 4.2.1 | Speed        | 58        |
| IAR 5.51.6        | None         | 106       |
| IAR 5.51.6        | Size         | 88        |
| IAR 5.51.6        | Speed        | 102       |
| MSPGCC 4.8.0      | None         | 220       |
| MSPGCC 4.8.0      | Size         | 58        |
| MSPGCC 4.8.0      | Speed        | 58        |

## Parameters:

baseAddress is the base address of the RTC\_B module.

CalendarTime is the pointer to the structure containing the values for the Calendar to be initialized to. Valid values should be of type pointer to Calendar and should contain the following members and corresponding values:

Seconds between 0-59 Minutes between 0-59 Hours between 0-24 DayOfWeek between 0-6 DayOfMonth between 0-31 Year between 0-4095 NOTE: Values beyond the ones specified may result in erratic behavior.

formatSelect is the format for the Calendar registers to use. Valid values are:

- RTC\_B\_FORMAT\_BINARY [Default]
- RTC\_B\_FORMAT\_BCD Modified bits are RTCBCD of RTCCTL1 register.

## Returns:

None

# 20.2.2.14 void RTC\_B\_setCalendarAlarm (uint16\_t baseAddress, uint8\_t minutesAlarm, uint8\_t hoursAlarm, uint8\_t dayOfWeekAlarm, uint8\_t dayOfMonthAlarm)

DEPRECATED - Sets and Enables the desired Calendar Alarm settings.

This function sets a Calendar interrupt condition to assert the RTCAIFG interrupt flag. The condition is a logical and of all of the parameters. For example if the minutes and hours alarm is set, then the interrupt will only assert when the minutes AND the hours change to the specified setting. Use the RTC\_B\_ALARM\_OFF for any alarm settings that should not be apart of the alarm condition.

#### **Code Metrics:**

| Compiler                                                    | Optimization          | Code Size      |
|-------------------------------------------------------------|-----------------------|----------------|
| TI Compiler 4.2.1<br>TI Compiler 4.2.1<br>TI Compiler 4.2.1 | None<br>Size          | 78<br>32<br>32 |
| IAR 5.51.6<br>IAR 5.51.6                                    | Speed<br>None<br>Size | 64<br>54       |
| MSPGCC 4.8.0                                                | Speed<br>None         | 72             |
| MSPGCC 4.8.0<br>MSPGCC 4.8.0                                | Size<br>Speed         | 30<br>38       |

### Parameters:

baseAddress is the base address of the RTC\_B module.

*minutesAlarm* is the alarm condition for the minutes. Valid values are:

- RTC\_B\_ALARMCONDITION\_OFF [Default]
- An integer between 0-59

hoursAlarm is the alarm condition for the hours. Valid values are:

- RTC\_B\_ALARMCONDITION\_OFF [Default]
- An integer between 0-24

dayOfWeekAlarm is the alarm condition for the day of week. Valid values are:

- RTC\_B\_ALARMCONDITION\_OFF [Default]
- An integer between 0-6

dayOfMonthAlarm is the alarm condition for the day of the month. Valid values are:

- RTC\_B\_ALARMCONDITION\_OFF [Default]
- An integer between 0-31

## Returns:

None

## 20.2.2.15 void RTC B setCalendarEvent (uint16 t baseAddress, uint16 t eventSelect)

Sets a single specified Calendar interrupt condition.

This function sets a specified event to assert the RTCTEVIFG interrupt. This interrupt is independent from the Calendar alarm interrupt.

## **Code Metrics:**

| Compiler                     | Optimization  | Code Size |
|------------------------------|---------------|-----------|
| TI Compiler 4.2.1            | None<br>Size  | 30<br>12  |
| TI Compiler 4.2.1            | Speed         | 12        |
| IAR 5.51.6                   | None          | 12        |
| IAR 5.51.6<br>IAR 5.51.6     | Size<br>Speed | 0         |
|                              | <u>'</u>      |           |
| MSPGCC 4.8.0<br>MSPGCC 4.8.0 | None<br>Size  | 48<br>12  |
| MSPGCC 4.8.0                 | Speed         | 12        |

#### Parameters:

baseAddress is the base address of the RTC B module.

eventSelect is the condition selected. Valid values are:

- RTC\_B\_CALENDAREVENT\_MINUTECHANGE assert interrupt on every minute
- RTC\_B\_CALENDAREVENT\_HOURCHANGE assert interrupt on every hour
- RTC\_B\_CALENDAREVENT\_NOON assert interrupt when hour is 12
- RTC\_B\_CALENDAREVENT\_MIDNIGHT assert interrupt when hour is 0 Modified bits are RTCTEV of RTCCTL register.

## Returns:

None

# 20.2.2.16 void RTC\_B\_setCalibrationData (uint16\_t baseAddress, uint8\_t offsetDirection, uint8\_t offsetValue)

Sets the specified calibration for the RTC.

This function sets the calibration offset to make the RTC as accurate as possible. The offsetDirection can be either +4-ppm or -2-ppm, and the offsetValue should be from 1-63 and is multiplied by the direction setting (i.e. +4-ppm \* 8 (offsetValue) = +32-ppm). Please note, when measuring the frequency after setting the calibration, you will only see a change on the 1Hz frequency.

### Code Metrics:

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 30        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 18        |
| IAR 5.51.6        | Size         | 4         |
| IAR 5.51.6        | Speed        | 4         |
| MSPGCC 4.8.0      | None         | 38        |
| MSPGCC 4.8.0      | Size         | 8         |
| MSPGCC 4.8.0      | Speed        | 8         |

### Parameters:

baseAddress is the base address of the RTC\_B module.

offsetDirection is the direction that the calibration offset will go. Valid values are:

- RTC\_B\_CALIBRATION\_DOWN2PPM calibrate at steps of -2
- RTC\_B\_CALIBRATION\_UP4PPM calibrate at steps of +4 Modified bits are RTCCALS of RTCCTL2 register.

offsetValue is the value that the offset will be a factor of; a valid value is any integer from 1-63. Modified bits are RTCCAL of RTCCTL2 register.

#### Returns:

None

# 20.2.2.17 void RTC\_B\_setCalibrationFrequency (uint16\_t baseAddress, uint16\_t frequencySelect)

Allows and Sets the frequency output to RTCCLK pin for calibration measurement.

This function sets a frequency to measure at the RTCCLK output pin. After testing the set frequency, the calibration could be set accordingly.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 34        |
| TI Compiler 4.2.1 | Size         | 14        |
| TI Compiler 4.2.1 | Speed        | 14        |
| IAR 5.51.6        | None         | 20        |
| IAR 5.51.6        | Size         | 4         |
| IAR 5.51.6        | Speed        | 4         |
| MSPGCC 4.8.0      | None         | 56        |
| MSPGCC 4.8.0      | Size         | 14        |
| MSPGCC 4.8.0      | Speed        | 14        |

## Parameters:

baseAddress is the base address of the RTC\_B module.

frequencySelect is the frequency output to RTCCLK. Valid values are:

- RTC\_B\_CALIBRATIONFREQ\_OFF [Default] turn off calibration output
- RTC\_B\_CALIBRATIONFREQ\_512HZ output signal at 512Hz for calibration
- RTC\_B\_CALIBRATIONFREQ\_256HZ output signal at 256Hz for calibration
- RTC\_B\_CALIBRATIONFREQ\_1HZ output signal at 1Hz for calibration Modified bits are RTCCALF of RTCCTL3 register.

### Returns:

None

# 20.2.2.18 void RTC\_B\_setPrescaleValue (uint16\_t baseAddress, uint8\_t prescaleSelect, uint8\_t prescaleCounterValue)

Sets the selected prescaler value.

This function sets the prescale counter value. Before setting the prescale counter, it should be held by calling RTC\_B\_holdClock().

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 44        |
| TI Compiler 4.2.1 | Size         | 20        |
| TI Compiler 4.2.1 | Speed        | 20        |
| IAR 5.51.6        | None         | 32        |
| IAR 5.51.6        | Size         | 24        |
| IAR 5.51.6        | Speed        | 24        |
| MSPGCC 4.8.0      | None         | 58        |
| MSPGCC 4.8.0      | Size         | 30        |
| MSPGCC 4.8.0      | Speed        | 30        |

baseAddress is the base address of the RTC\_B module.

prescaleSelect is the prescaler to set the value for. Valid values are:

- RTC\_B\_PRESCALE\_0
- RTC\_B\_PRESCALE\_1

prescaleCounterValue is the specified value to set the prescaler to. Valid values are any integer between 0-255 Modified bits are RTxPS of RTxPS register.

#### Returns:

None

## 20.2.2.19 void RTC\_B\_startClock (uint16\_t baseAddress)

Starts the RTC.

This function clears the RTC main hold bit to allow the RTC to function.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 20        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 12        |
| IAR 5.51.6        | Size         | 10        |
| IAR 5.51.6        | Speed        | 10        |
| MSPGCC 4.8.0      | None         | 32        |
| MSPGCC 4.8.0      | Size         | 8         |
| MSPGCC 4.8.0      | Speed        | 8         |

## Parameters:

baseAddress is the base address of the RTC\_B module.

## Returns:

None

# 20.3 Programming Example

The following example shows how to initialize and use the RTC API to setup Calender Mode with the current time and various interrupts.

```
//Initialize calendar struct
Calendar currentTime;
currentTime.Seconds = 0x00;
```

```
currentTime.Minutes
                        = 0x13;
   currentTime.Hours
   currentTime.DayOfWeek = 0x03;
   currentTime.DayOfMonth = 0x20;
                      = 0x07:
   currentTime.Month
   currentTime.Year
                        = 0x2011;
   //Initialize alarm struct
   RTC_B_configureCalendarAlarmParam alarmParam;
   alarmParam.minutesAlarm = 0x00;
   alarmParam.hoursAlarm = 0x17;
   alarmParam.dayOfWeekAlarm = RTC_B_ALARMCONDITION_OFF;
   alarmParam.dayOfMonthAlarm = 0x05;
   //Initialize Calendar Mode of RTC_B
   /*
Base Address of the RTC_B
Pass in current time, initialized above
Use BCD as Calendar Register Format
   RTC_B_initCalendar(RTC_B_BASE,
       &currentTime,
       RTC_B_FORMAT_BCD);
   //Setup Calendar Alarm for 5:00pm on the 5th day of the month.
   //Note: Does not specify day of the week.
   RTC_B_setCalendarAlarm(RTC_B_BASE, &alarmParam);
   //Specify an interrupt to assert every minute
   RTC_B_setCalendarEvent(RTC_B_BASE,
      RTC_B_CALENDAREVENT_MINUTECHANGE);
   //Enable interrupt for RTC_B Ready Status, which asserts when the RTC_B
   //Calendar registers are ready to read.
   //Also, enable interrupts for the Calendar alarm and Calendar event.
   RTC_B_enableInterrupt(RTC_B_BASE,
       RTC_B_CLOCK_READ_READY_INTERRUPT +
      RTC_B_TIME_EVENT_INTERRUPT +
      RTC_B_CLOCK_ALARM_INTERRUPT);
   //Start RTC_B Clock
   RTC_B_startClock(RTC_B_BASE);
   //Enter LPM3 mode with interrupts enabled
   __bis_SR_register(LPM3_bits + GIE);
   __no_operation();
```

# 21 SFR Module

| Introduction        | 220 |
|---------------------|-----|
| API Functions       | 220 |
| Programming Example |     |

# 21.1 Introduction

The Special Function Registers API provides a set of functions for using the MSP430Ware SFR module. Functions are provided to enable and disable interrupts and control the  $\sim$ RST/NMI pin

The SFR module can enable interrupts to be generated from other peripherals of the device.

This driver is contained in sfr.c, with sfr.h containing the API definitions for use by applications.

т

he following code metrics were performed with the TI Compiler 4.2.1 compiler, IAR 5.51.6 compiler and MSPGCC 4.8.0 compiler with different optimization settings. Users may see different code sizes depending on their project settings so it is best to perform your benchmarks within your project. These sizes contain all functions of the peripheral but only functions that are used will be linked into the application and added to the total code size. To see individual API code metrics see the specific API below.

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 114       |
| TI Compiler 4.2.1 | Size         | 58        |
| TI Compiler 4.2.1 | Speed        | 60        |
| IAR 5.51.6        | None         | 56        |
| IAR 5.51.6        | Size         | 42        |
| IAR 5.51.6        | Speed        | 42        |
| MSPGCC 4.8.0      | None         | 316       |
| MSPGCC 4.8.0      | Size         | 68        |
| MSPGCC 4.8.0      | Speed        | 68        |

# 21.2 API Functions

## **Functions**

- void SFR clearInterrupt (uint8 t interruptFlagMask)
- void SFR\_disableInterrupt (uint8\_t interruptMask)
- void SFR\_enableInterrupt (uint8\_t interruptMask)
- uint8 t SFR getInterruptStatus (uint8 t interruptFlagMask)
- void SFR\_setNMIEdge (uint16\_t edgeDirection)
- void SFR\_setResetNMIPinFunction (uint8\_t resetPinFunction)
- void SFR setResetPinPullResistor (uint16 t pullResistorSetup)

# 21.2.1 Detailed Description

The SFR API is broken into 2 groups: the SFR interrupts and the SFR  $\sim$ RST/NMI pin control

The SFR interrupts are handled by

- SFR\_enableInterrupt()
- SFR\_disableInterrupt()

- SFR\_getInterruptStatus()
- SFR\_clearInterrupt()

The SFR ~RST/NMI pin is controlled by

- SFR\_setResetPinPullResistor()
- SFR\_setNMIEdge()
- SFR\_setResetNMIPinFunction()

## 21.2.2 Function Documentation

## 21.2.2.1 void SFR clearInterrupt (uint8 t interruptFlagMask)

Clears the selected SFR interrupt flags.

This function clears the status of the selected SFR interrupt flags.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 14        |
| TI Compiler 4.2.1 | Size         | 6         |
| TI Compiler 4.2.1 | Speed        | 6         |
| IAR 5.51.6        | None         | 6         |
| IAR 5.51.6        | Size         | 6         |
| IAR 5.51.6        | Speed        | 6         |
| MSPGCC 4.8.0      | None         | 46        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |

## Parameters:

interruptFlagMask is the bit mask of interrupt flags that will be cleared. Mask value is the logical OR of any of the following:

- SFR\_JTAG\_OUTBOX\_INTERRUPT JTAG outbox interrupt
- SFR\_JTAG\_INBOX\_INTERRUPT JTAG inbox interrupt
- SFR\_NMI\_PIN\_INTERRUPT NMI pin interrupt, if NMI function is chosen
- SFR\_VACANT\_MEMORY\_ACCESS\_INTERRUPT Vacant memory access interrupt
- SFR\_OSCILLATOR\_FAULT\_INTERRUPT Oscillator fault interrupt
- SFR WATCHDOG INTERVAL TIMER INTERRUPT Watchdog interval timer interrupt

## Returns:

None

## 21.2.2.2 void SFR\_disableInterrupt (uint8\_t interruptMask)

Disables selected SFR interrupt sources.

This function disables the selected SFR interrupt sources. Only the sources that are enabled can be reflected to the processor interrupt; disabled sources have no effect on the processor.

## **Code Metrics:**

| Compiler                               | Optimization          | Code Size |
|----------------------------------------|-----------------------|-----------|
| TI Compiler 4.2.1                      | None                  | 14        |
| TI Compiler 4.2.1                      | Size                  | 6         |
| TI Compiler 4.2.1                      | Speed                 | 6         |
| IAR 5.51.6<br>IAR 5.51.6<br>IAR 5.51.6 | None<br>Size<br>Speed | 6 6       |
| MSPGCC 4.8.0                           | None                  | 46        |
| MSPGCC 4.8.0                           | Size                  | 6         |
| MSPGCC 4.8.0                           | Speed                 | 6         |

interruptMask is the bit mask of interrupts that will be disabled. Mask value is the logical OR of any of the following:

- SFR\_JTAG\_OUTBOX\_INTERRUPT JTAG outbox interrupt
- SFR\_JTAG\_INBOX\_INTERRUPT JTAG inbox interrupt
- SFR\_NMI\_PIN\_INTERRUPT NMI pin interrupt, if NMI function is chosen
- SFR VACANT MEMORY ACCESS INTERRUPT Vacant memory access interrupt
- SFR OSCILLATOR FAULT INTERRUPT Oscillator fault interrupt
- SFR\_WATCHDOG\_INTERVAL\_TIMER\_INTERRUPT Watchdog interval timer interrupt

### Returns:

None

## 21.2.2.3 void SFR enableInterrupt (uint8 t *interruptMask*)

Enables selected SFR interrupt sources.

This function enables the selected SFR interrupt sources. Only the sources that are enabled can be reflected to the processor interrupt; disabled sources have no effect on the processor. Does not clear interrupt flags.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 14        |
| TI Compiler 4.2.1 | Size         | 6         |
| TI Compiler 4.2.1 | Speed        | 6         |
| IAR 5.51.6        | None         | 6         |
| IAR 5.51.6        | Size         | 6         |
| IAR 5.51.6        | Speed        | 6         |
| MSPGCC 4.8.0      | None         | 32        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |

## Parameters:

interruptMask is the bit mask of interrupts that will be enabled. Mask value is the logical OR of any of the following:

- SFR\_JTAG\_OUTBOX\_INTERRUPT JTAG outbox interrupt
- SFR JTAG INBOX INTERRUPT JTAG inbox interrupt
- SFR\_NMI\_PIN\_INTERRUPT NMI pin interrupt, if NMI function is chosen
- SFR\_VACANT\_MEMORY\_ACCESS\_INTERRUPT Vacant memory access interrupt
- SFR OSCILLATOR FAULT INTERRUPT Oscillator fault interrupt
- SFR\_WATCHDOG\_INTERVAL\_TIMER\_INTERRUPT Watchdog interval timer interrupt

### Returns:

None

## 21.2.2.4 uint8 t SFR getInterruptStatus (uint8 t interruptFlagMask)

Returns the status of the selected SFR interrupt flags.

This function returns the status of the selected SFR interrupt flags in a bit mask format matching that passed into the interruptFlagMask parameter.

#### Code Metrics:

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 16        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 10        |
| IAR 5.51.6        | None         | 6         |
| IAR 5.51.6        | Size         | 6         |
| IAR 5.51.6        | Speed        | 6         |
| MSPGCC 4.8.0      | None         | 26        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |

#### Parameters:

interruptFlagMask is the bit mask of interrupt flags that the status of should be returned. Mask value is the logical OR of any of the following:

- SFR JTAG OUTBOX INTERRUPT JTAG outbox interrupt
- SFR JTAG INBOX INTERRUPT JTAG inbox interrupt
- SFR NMI PIN INTERRUPT NMI pin interrupt, if NMI function is chosen
- SFR VACANT MEMORY ACCESS INTERRUPT Vacant memory access interrupt
- SFR OSCILLATOR FAULT INTERRUPT Oscillator fault interrupt
- SFR WATCHDOG INTERVAL TIMER INTERRUPT Watchdog interval timer interrupt

## Returns:

A bit mask of the status of the selected interrupt flags. Return Logical OR of any of the following:

- SFR\_JTAG\_OUTBOX\_INTERRUPT JTAG outbox interrupt
- SFR JTAG INBOX INTERRUPT JTAG inbox interrupt
- SFR\_NMI\_PIN\_INTERRUPT NMI pin interrupt, if NMI function is chosen
- SFR VACANT MEMORY ACCESS INTERRUPT Vacant memory access interrupt
- SFR\_OSCILLATOR\_FAULT\_INTERRUPT Oscillator fault interrupt
- SFR\_WATCHDOG\_INTERVAL\_TIMER\_INTERRUPT Watchdog interval timer interrupt indicating the status of the masked interrupts

## 21.2.2.5 void SFR setNMIEdge (uint16 t edgeDirection)

Sets the edge direction that will assert an NMI from a signal on the ~RST/NMI pin if NMI function is active.

This function sets the edge direction that will assert an NMI from a signal on the ~RST/NMI pin if the NMI function is active. To activate the NMI function of the ~RST/NMI use the SFR\_setResetNMIPinFunction() passing SFR\_RESETPINFUNC\_NMI into the resetPinFunction parameter.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 18        |
| TI Compiler 4.2.1 | Size         | 10        |
| TI Compiler 4.2.1 | Speed        | 10        |
| IAR 5.51.6        | None         | 10        |
| IAR 5.51.6        | Size         | 6         |
| IAR 5.51.6        | Speed        | 6         |
| MSPGCC 4.8.0      | None         | 56        |
| MSPGCC 4.8.0      | Size         | 14        |
| MSPGCC 4.8.0      | Speed        | 14        |

edgeDirection is the direction that the signal on the ~RST/NMI pin should go to signal an interrupt, if enabled. Valid values are:

- SFR\_NMI\_RISINGEDGE [Default]
- SFR\_NMI\_FALLINGEDGE

  Modified bits are SYSNMIIES of SFRRPCR register.

## Returns:

None

## 21.2.2.6 void SFR setResetNMIPinFunction (uint8 t resetPinFunction)

Sets the function of the  $\sim$ RST/NMI pin.

This function sets the functionality of the  $\sim$ RST/NMI pin, whether in reset mode which will assert a reset if a low signal is observed on that pin, or an NMI which will assert an interrupt from an edge of the signal dependent on the setting of the edgeDirection parameter in SFR\_setNMIEdge().

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 18        |
| TI Compiler 4.2.1 | Size         | 10        |
| TI Compiler 4.2.1 | Speed        | 10        |
| IAR 5.51.6        | None         | 10        |
| IAR 5.51.6        | Size         | 4         |
| IAR 5.51.6        | Speed        | 4         |
| MSPGCC 4.8.0      | None         | 52        |
| MSPGCC 4.8.0      | Size         | 14        |
| MSPGCC 4.8.0      | Speed        | 14        |
|                   |              |           |

## Parameters:

resetPinFunction is the function that the  $\sim$ RST/NMI pin should take on. Valid values are:

- SFR\_RESETPINFUNC\_RESET [Default]
- SFR\_RESETPINFUNC\_NMI Modified bits are SYSNMI of SFRRPCR register.

## Returns:

None

## 21.2.2.7 void SFR setResetPinPullResistor (uint16 t pullResistorSetup)

Sets the pull-up/down resistor on the  $\sim$ RST/NMI pin.

This function sets the pull-up/down resistors on the  $\sim$ RST/NMI pin to the settings from the pullResistorSetup parameter.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 20        |
| TI Compiler 4.2.1 | Size         | 12        |
| TI Compiler 4.2.1 | Speed        | 12        |
| IAR 5.51.6        | None         | 12        |
| IAR 5.51.6        | Size         | 8         |
| IAR 5.51.6        | Speed        | 8         |
| MSPGCC 4.8.0      | None         | 58        |
| MSPGCC 4.8.0      | Size         | 16        |
| MSPGCC 4.8.0      | Speed        | 16        |

pullResistorSetup is the selection of how the pull-up/down resistor on the  $\sim$ RST/NMI pin should be setup or disabled. Valid values are:

- SFR\_RESISTORDISABLE
- SFR\_RESISTORENABLE\_PULLUP [Default]
- SFR\_RESISTORENABLE\_PULLDOWN

  Modified bits are SYSRSTUP and SYSRSTRE of SFRRPCR register.

## Returns:

None

# 21.3 Programming Example

The following example shows how to initialize and use the SFR API

# 22 SYS Module

| Introduction        | 226 |
|---------------------|-----|
| API Functions       |     |
| Programming Example |     |

# 22.1 Introduction

The System Control (SYS) API provides a set of functions for using the MSP430Ware SYS module. Functions are provided to control various SYS controls, setup the BSL, and control the JTAG Mailbox.

This driver is contained in sys.c, with sys.h containing the API definitions for use by applications.

Т

he following code metrics were performed with the TI Compiler 4.2.1 compiler, IAR 5.51.6 compiler and MSPGCC 4.8.0 compiler with different optimization settings. Users may see different code sizes depending on their project settings so it is best to perform your benchmarks within your project. These sizes contain all functions of the peripheral but only functions that are used will be linked into the application and added to the total code size. To see individual API code metrics see the specific API below.

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 268       |
| TI Compiler 4.2.1 | Size         | 160       |
| TI Compiler 4.2.1 | Speed        | 162       |
| IAR 5.51.6        | None         | 178       |
| IAR 5.51.6        | Size         | 150       |
| IAR 5.51.6        | Speed        | 150       |
| MSPGCC 4.8.0      | None         | 618       |
| MSPGCC 4.8.0      | Size         | 196       |
| MSPGCC 4.8.0      | Speed        | 196       |

# 22.2 API Functions

## **Functions**

- void SYS\_clearJTAGMailboxFlagStatus (uint8\_t mailboxFlagMask)
- void SYS\_disableBSLMemory (void)
- void SYS\_disableBSLProtect (void)
- void SYS\_disableRAMBasedInterruptVectors (void)
- void SYS\_enableBSLMemory (void)
- void SYS\_enableBSLProtect (void)
- void SYS\_enableDedicatedJTAGPins (void)
- void SYS\_enablePMMAccessProtect (void)
- void SYS\_enableRAMBasedInterruptVectors (void)
- uint8 t SYS getBSLEntryIndication (void)
- uint16\_t SYS\_getJTAGInboxMessage16Bit (uint8\_t inboxSelect)
- uint32\_t SYS\_getJTAGInboxMessage32Bit (void)
- uint8 t SYS getJTAGMailboxFlagStatus (uint8 t mailboxFlagMask)
- void SYS\_JTAGMailboxInit (uint8\_t mailboxSizeSelect, uint8\_t autoClearInboxFlagSelect)
- void SYS\_setBSLSize (uint8\_t BSLSizeSelect)
- void SYS\_setJTAGOutgoingMessage16Bit (uint8\_t outboxSelect, uint16\_t outgoingMessage)
- void SYS\_setJTAGOutgoingMessage32Bit (uint32\_t outgoingMessage)
- void SYS\_setRAMAssignedToBSL (uint8\_t BSLRAMAssignment)

# 22.2.1 Detailed Description

The SYS API is broken into 3 groups: the various SYS controls, the BSL controls, and the JTAG mailbox controls.

The various SYS controls are handled by

- SYS\_enableDedicatedJTAGPins()
- SYS\_getBSLEntryIndication()
- SYS\_enablePMMAccessProtect()
- SYS\_enableRAMBasedInterruptVectors()
- SYS\_disableRAMBasedInterruptVectors()

The BSL controls are handled by

- SYS\_enableBSLProtect()
- SYS\_disableBSLProtect()
- SYS\_disableBSLMemory()
- SYS\_enableBSLMemory()
- SYS\_setRAMAssignedToBSL()
- SYS\_setBSLSize()

The JTAG Mailbox controls are handled by

- SYS\_JTAGMailboxInit()
- SYS\_getJTAGMailboxFlagStatus()
- SYS\_getJTAGInboxMessage16Bit()
- SYS\_getJTAGInboxMessage32Bit()
- SYS\_setJTAGOutgoingMessage16Bit()
- SYS\_setJTAGOutgoingMessage32Bit()
- SYS\_clearJTAGMailboxFlagStatus()

## 22.2.2 Function Documentation

## 22.2.2.1 void SYS clearJTAGMailboxFlagStatus (uint8 t mailboxFlagMask)

Clears the status of the selected JTAG Mailbox flags.

This function clears the selected JTAG Mailbox flags.

## **Code Metrics:**

| Compiler                      | Optimization  | Code Size |
|-------------------------------|---------------|-----------|
| TI Compiler 4.2.1             | None          | 14        |
| TI Compiler 4.2.1             | Size          | 6         |
| TI Compiler 4.2.1  IAR 5.51.6 | Speed<br>None | 6         |
| IAR 5.51.6                    | Size          | 6         |
| IAR 5.51.6                    | Speed         | 6         |
| MSPGCC 4.8.0                  | None          | 46        |
| MSPGCC 4.8.0                  | Size          | 6         |
| MSPGCC 4.8.0                  | Speed         | 6         |

## Parameters:

mailboxFlagMask is the bit mask of JTAG mailbox flags that the status of should be cleared. Mask value is the logical OR of any of the following:

- SYS\_JTAGOUTBOX\_FLAG0 flag for JTAG outbox 0
- SYS\_JTAGOUTBOX\_FLAG1 flag for JTAG outbox 1
- SYS\_JTAGINBOX\_FLAG0 flag for JTAG inbox 0
- SYS\_JTAGINBOX\_FLAG1 flag for JTAG inbox 1

## Returns:

None

## 22.2.2.2 void SYS\_disableBSLMemory (void)

Disables BSL memory.

This function disables BSL memory, which makes BSL memory act like vacant memory.

## **Code Metrics:**

| Compiler                                     | Optimization          | Code Size    |
|----------------------------------------------|-----------------------|--------------|
| TI Compiler 4.2.1<br>TI Compiler 4.2.1       | None<br>Size          | 8            |
| TI Compiler 4.2.1  IAR 5.51.6                | Speed<br>None         | 8            |
| IAR 5.51.6<br>IAR 5.51.6                     | Size<br>Speed         | 8            |
| MSPGCC 4.8.0<br>MSPGCC 4.8.0<br>MSPGCC 4.8.0 | None<br>Size<br>Speed | 20<br>8<br>8 |

## Returns:

None

## 22.2.2.3 void SYS\_disableBSLProtect (void)

Disables BSL memory protection.

This function disables protection on the BSL memory.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 8         |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 8         |
| IAR 5.51.6        | Size         | 8         |
| IAR 5.51.6        | Speed        | 8         |
| MSPGCC 4.8.0      | None         | 20        |
| MSPGCC 4.8.0      | Size         | 8         |
| MSPGCC 4.8.0      | Speed        | 8         |

## Returns:

None

## 22.2.2.4 void SYS\_disableRAMBasedInterruptVectors (void)

Disables RAM-based Interrupt Vectors.

This function disables the interrupt vectors from being generated at the top of the RAM.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 6         |
| TI Compiler 4.2.1 | Size         | 6         |
| TI Compiler 4.2.1 | Speed        | 6         |
| IAR 5.51.6        | None         | 6         |
| IAR 5.51.6        | Size         | 6         |
| IAR 5.51.6        | Speed        | 6         |
| MSPGCC 4.8.0      | None         | 22        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |

## Returns:

None

## 22.2.2.5 void SYS\_enableBSLMemory (void)

Enables BSL memory.

This function enables BSL memory, which allows BSL memory to be addressed

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 8         |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 8         |
| IAR 5.51.6        | Size         | 8         |
| IAR 5.51.6        | Speed        | 8         |
| MSPGCC 4.8.0      | None         | 20        |
| MSPGCC 4.8.0      | Size         | 8         |
| MSPGCC 4.8.0      | Speed        | 8         |

## Returns:

None

## 22.2.2.6 void SYS\_enableBSLProtect (void)

Enables BSL memory protection.

This function enables protection on the BSL memory, which prevents any reading, programming, or erasing of the BSL memory.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 8         |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 8         |
| IAR 5.51.6        | Size         | 8         |
| IAR 5.51.6        | Speed        | 8         |
| MSPGCC 4.8.0      | None         | 20        |
| MSPGCC 4.8.0      | Size         | 8         |
| MSPGCC 4.8.0      | Speed        | 8         |

## Returns:

None

## 22.2.2.7 void SYS\_enableDedicatedJTAGPins (void)

Sets the JTAG pins to be exclusively for JTAG until a BOR occurs.

This function sets the JTAG pins to be exclusively used for the JTAG, and not to be shared with the GPIO pins. This setting can only be cleared when a BOR occurs.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 8         |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 8         |
| IAR 5.51.6        | Size         | 8         |
| IAR 5.51.6        | Speed        | 8         |
| MSPGCC 4.8.0      | None         | 24        |
| MSPGCC 4.8.0      | Size         | 8         |
| MSPGCC 4.8.0      | Speed        | 8         |

## Returns:

None

## 22.2.2.8 void SYS\_enablePMMAccessProtect (void)

Enables PMM Access Protection.

This function enables the PMM Access Protection, which will lock any changes on the PMM control registers until a BOR occurs.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 6         |
| TI Compiler 4.2.1 | Size         | 6         |
| TI Compiler 4.2.1 | Speed        | 6         |
| IAR 5.51.6        | None         | 6         |
| IAR 5.51.6        | Size         | 6         |
| IAR 5.51.6        | Speed        | 6         |
| MSPGCC 4.8.0      | None         | 22        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |

## Returns:

None

# 22.2.2.9 void SYS\_enableRAMBasedInterruptVectors (void)

Enables RAM-based Interrupt Vectors.

This function enables RAM-base Interrupt Vectors, which means that interrupt vectors are generated with the end address at the top of RAM, instead of the top of the lower 64kB of flash.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 6         |
| TI Compiler 4.2.1 | Size         | 6         |
| TI Compiler 4.2.1 | Speed        | 6         |
| IAR 5.51.6        | None         | 6         |
| IAR 5.51.6        | Size         | 6         |
| IAR 5.51.6        | Speed        | 6         |
| MSPGCC 4.8.0      | None         | 22        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |

## Returns:

None

## 22.2.2.10 uint8\_t SYS\_getBSLEntryIndication (void)

Returns the indication of a BSL entry sequence from the Spy-Bi-Wire.

This function returns the indication of a BSL entry sequence from the Spy- Bi-Wire.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 16        |
| TI Compiler 4.2.1 | Size         | 14        |
| TI Compiler 4.2.1 | Speed        | 14        |
| IAR 5.51.6        | None         | 16        |
| IAR 5.51.6        | Size         | 12        |
| IAR 5.51.6        | Speed        | 12        |
| MSPGCC 4.8.0      | None         | 26        |
| MSPGCC 4.8.0      | Size         | 10        |
| MSPGCC 4.8.0      | Speed        | 10        |

## Returns:

One of the following:

- SYS\_BSLENTRY\_INDICATED
- SYS BSLENTRY NOTINDICATED

indicating if a BSL entry sequence was detected

## 22.2.2.11 uint16\_t SYS\_getJTAGInboxMessage16Bit (uint8\_t inboxSelect)

Returns the contents of the selected JTAG Inbox in a 16 bit format.

This function returns the message contents of the selected JTAG inbox. If the auto clear settings for the Inbox flags were set, then using this function will automatically clear the corresponding JTAG inbox flag.

### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 16        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 10        |
| IAR 5.51.6        | Size         | 10        |
| IAR 5.51.6        | Speed        | 10        |
| MSPGCC 4.8.0      | None         | 20        |
| MSPGCC 4.8.0      | Size         | 10        |
| MSPGCC 4.8.0      | Speed        | 10        |

#### Parameters:

inboxSelect is the chosen JTAG inbox that the contents of should be returned Valid values are:

- SYS JTAGINBOX 0 return contents of JTAG inbox 0
- SYS JTAGINBOX 1 return contents of JTAG inbox 1

#### Returns

The contents of the selected JTAG inbox in a 16 bit format.

## 22.2.2.12 uint32 t SYS getJTAGInboxMessage32Bit (void)

Returns the contents of JTAG Inboxes in a 32 bit format.

This function returns the message contents of both JTAG inboxes in a 32 bit format. This function should be used if 32-bit messaging has been set in the SYS\_JTAGMailboxInit() function. If the auto clear settings for the Inbox flags were set, then using this function will automatically clear both JTAG inbox flags.

### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 36        |
| TI Compiler 4.2.1 | Size         | 12        |
| TI Compiler 4.2.1 | Speed        | 12        |
| IAR 5.51.6        | None         | 22        |
| IAR 5.51.6        | Size         | 10        |
| IAR 5.51.6        | Speed        | 10        |
| MSPGCC 4.8.0      | None         | 70        |
| MSPGCC 4.8.0      | Size         | 30        |
| MSPGCC 4.8.0      | Speed        | 30        |

### Returns:

The contents of both JTAG messages in a 32 bit format.

## 22.2.2.13 uint8 t SYS getJTAGMailboxFlagStatus (uint8 t mailboxFlagMask)

Returns the status of the selected JTAG Mailbox flags.

This function will return the status of the selected JTAG Mailbox flags in bit mask format matching that passed into the mailboxFlagMask parameter.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 16        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 10        |
| IAR 5.51.6        | None         | 6         |
| IAR 5.51.6        | Size         | 6         |
| IAR 5.51.6        | Speed        | 6         |
| MSPGCC 4.8.0      | None         | 26        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |
|                   |              |           |

## Parameters:

mailboxFlagMask is the bit mask of JTAG mailbox flags that the status of should be returned. Mask value is the logical OR of any of the following:

- SYS\_JTAGOUTBOX\_FLAG0 flag for JTAG outbox 0
- SYS\_JTAGOUTBOX\_FLAG1 flag for JTAG outbox 1
- SYS\_JTAGINBOX\_FLAG0 flag for JTAG inbox 0
- SYS JTAGINBOX FLAG1 flag for JTAG inbox 1

#### Returns:

A bit mask of the status of the selected mailbox flags.

# 22.2.2.14 void SYS\_JTAGMailboxInit (uint8\_t *mailboxSizeSelect*, uint8\_t *autoClearInboxFlagSelect*)

Initializes JTAG Mailbox with selected properties.

This function sets the specified settings for the JTAG Mailbox system. The settings that can be set are the size of the JTAG messages, and the auto- clearing of the inbox flags. If the inbox flags are set to auto-clear, then the inbox flags will be cleared upon reading of the inbox message buffer, otherwise they will have to be reset by software using the SYS\_clearJTAGMailboxFlagStatus() function.

## **Code Metrics:**

| Compiler                                     | Optimization          | Code Size      |
|----------------------------------------------|-----------------------|----------------|
| TI Compiler 4.2.1                            | None<br>Size          | 30<br>14       |
| TI Compiler 4.2.1                            | Speed                 | 14             |
| IAR 5.51.6<br>IAR 5.51.6<br>IAR 5.51.6       | None<br>Size<br>Speed | 16<br>14<br>14 |
| MSPGCC 4.8.0<br>MSPGCC 4.8.0<br>MSPGCC 4.8.0 | None<br>Size<br>Speed | 74<br>18<br>18 |

## Parameters:

mailboxSizeSelect is the size of the JTAG Mailboxes, whether 16- or 32-bits. Valid values are:

- SYS\_JTAGMBSIZE\_16BIT [Default] the JTAG messages will take up only one JTAG mailbox (i. e. an outgoing message will take up only 1 outbox of the JTAG mailboxes)
- SYS\_JTAGMBSIZE\_32BIT the JTAG messages will be contained within both JTAG mailboxes (i. e. an outgoing message will take up both Outboxes of the JTAG mailboxes)

  Modified bits are JMBMODE of SYSJMBC register.

autoClearInboxFlagSelect decides how the JTAG inbox flags should be cleared, whether automatically after the corresponding outbox has been written to, or manually by software. Valid values are:

SYS\_JTAGINBOX0AUTO\_JTAGINBOX1AUTO [Default] - both JTAG inbox flags will be reset automatically when the corresponding inbox is read from.

- SYS\_JTAGINBOX0AUTO\_JTAGINBOX1SW only JTAG inbox 0 flag is reset automatically, while JTAG inbox 1 is reset with the
- SYS\_JTAGINBOX0SW\_JTAGINBOX1AUTO only JTAG inbox 1 flag is reset automatically, while JTAG inbox 0 is reset with the
- SYS\_JTAGINBOX0SW\_JTAGINBOX1SW both JTAG inbox flags will need to be reset manually by the Modified bits are JMBCLR0OFF and JMBCLR1OFF of SYSJMBC register.

## Returns:

None

## 22.2.2.15 void SYS\_setBSLSize (uint8\_t BSLSizeSelect)

Sets the size of the BSL in Flash.

This function sets the size of the BSL in Flash memory.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 20        |
| TI Compiler 4.2.1 | Size         | 12        |
| TI Compiler 4.2.1 | Speed        | 12        |
| IAR 5.51.6        | None         | 12        |
| IAR 5.51.6        | Size         | 6         |
| IAR 5.51.6        | Speed        | 6         |
| MSPGCC 4.8.0      | None         | 54        |
| MSPGCC 4.8.0      | Size         | 16        |
| MSPGCC 4.8.0      | Speed        | 16        |

### **Parameters**

BSLSizeSelect is the amount of segments the BSL should take. Valid values are:

- SYS\_BSLSIZE\_SEG3
- SYS\_BSLSIZE\_SEGS23
- SYS\_BSLSIZE\_SEGS123
- SYS\_BSLSIZE\_SEGS1234 [Default]
   Modified bits are SYSBSLSIZE of SYSBSLC register.

## Returns:

None

# 22.2.2.16 void SYS\_setJTAGOutgoingMessage16Bit (uint8\_t *outboxSelect*, uint16\_t *outgoingMessage*)

Sets a 16 bit outgoing message in to the selected JTAG Outbox.

This function sets the outgoing message in the selected JTAG outbox. The corresponding JTAG outbox flag is cleared after this function, and set after the JTAG has read the message.

## **Code Metrics:**

| Optimization | Code Size                                                      |
|--------------|----------------------------------------------------------------|
| None         | 22                                                             |
| Size         | 8                                                              |
| Speed        | 8                                                              |
| None         | 12                                                             |
| Size         | 12                                                             |
| Speed        | 12                                                             |
| None         | 26                                                             |
| Size         | 10                                                             |
| Speed        | 10                                                             |
|              | None<br>Size<br>Speed<br>None<br>Size<br>Speed<br>None<br>Size |

outboxSelect is the chosen JTAG outbox that the message should be set it. Valid values are:

- SYS\_JTAGOUTBOX\_0 set the contents of JTAG outbox 0
- SYS\_JTAGOUTBOX\_1 set the contents of JTAG outbox 1

outgoingMessage is the message to send to the JTAG.

Modified bits are MSGHI and MSGLO of SYSJMBOx register.

## Returns:

None

## 22.2.2.17 void SYS\_setJTAGOutgoingMessage32Bit (uint32\_t outgoingMessage)

Sets a 32 bit message in to both JTAG Outboxes.

This function sets the 32-bit outgoing message in both JTAG outboxes. The JTAG outbox flags are cleared after this function, and set after the JTAG has read the message.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 22        |
| TI Compiler 4.2.1 | Size         | 10        |
| TI Compiler 4.2.1 | Speed        | 10        |
| IAR 5.51.6        | None         | 10        |
| IAR 5.51.6        | Size         | 10        |
| IAR 5.51.6        | Speed        | 10        |
| MSPGCC 4.8.0      | None         | 54        |
| MSPGCC 4.8.0      | Size         | 18        |
| MSPGCC 4.8.0      | Speed        | 18        |
|                   |              |           |

## Parameters:

outgoingMessage is the message to send to the JTAG.
Modified bits are MSGHI and MSGLO of SYSJMBOx register.

## Returns:

None

## 22.2.2.18 void SYS\_setRAMAssignedToBSL (uint8\_t BSLRAMAssignment)

Sets RAM assignment to BSL area.

This function allows RAM to be assigned to BSL, based on the selection of the BSLRAMAssignment parameter.

## **Code Metrics:**

| Compiler                                     | Optimization          | Code Size      |
|----------------------------------------------|-----------------------|----------------|
| TI Compiler 4.2.1                            | None                  | 18<br>10       |
| TI Compiler 4.2.1<br>TI Compiler 4.2.1       | Size<br>Speed         | 10             |
| IAR 5.51.6<br>IAR 5.51.6<br>IAR 5.51.6       | None<br>Size<br>Speed | 10<br>6<br>6   |
| MSPGCC 4.8.0<br>MSPGCC 4.8.0<br>MSPGCC 4.8.0 | None<br>Size<br>Speed | 52<br>14<br>14 |

**BSLRAMAssignment** is the selection of if the BSL should be placed in RAM or not. Valid values are:

- SYS\_BSLRAMASSIGN\_NORAM [Default]
- SYS\_BSLRAMASSIGN\_LOWEST16BYTES Modified bits are SYSBSLR of SYSBSLC register.

## Returns:

None

# 22.3 Programming Example

The following example shows how to initialize and use the SYS API

SYS\_enableBSLProtect(SYS\_BASE);

# 23 16-Bit Timer\_A (TIMER\_A)

| Introduction        | 237 |
|---------------------|-----|
| API Functions       | 238 |
| Programming Example |     |

## 23.1 Introduction

TIMER\_A is a 16-bit timer/counter with multiple capture/compare registers. TIMER\_A can support multiple capture/compares, PWM outputs, and interval timing. TIMER\_A also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.

This peripheral API handles Timer A hardware peripheral.

TIMER A features include:

- Asynchronous 16-bit timer/counter with four operating modes
- Selectable and configurable clock source
- Up to seven configurable capture/compare registers
- Configurable outputs with pulse width modulation (PWM) capability
- Asynchronous input and output latching
- Interrupt vector register for fast decoding of all Timer interrupts

TIMER\_A can operate in 3 modes

- Continuous Mode
- Up Mode
- Down Mode

TIMER\_A Interrupts may be generated on counter overflow conditions and during capture compare events.

The TIMER\_A may also be used to generate PWM outputs. PWM outputs can be generated by initializing the compare mode with TIMER\_A\_initCompare() and the necessary parameters. The PWM may be customized by selecting a desired timer mode (continuous/up/upDown), duty cycle, output mode, timer period etc. The library also provides a simpler way to generate PWM using TIMER\_A\_generatePWM() API. However the level of customization and the kinds of PWM generated are limited in this API. Depending on how complex the PWM is and what level of customization is required, the user can use TIMER\_A\_generatePWM() or a combination of Timer\_initCompare() and timer start APIs

The TIMER\_A API provides a set of functions for dealing with the TIMER\_A module. Functions are provided to configure and control the timer, along with functions to modify timer/counter values, and to manage interrupt handling for the timer.

Control is also provided over interrupt sources and events. Interrupts can be generated to indicate that an event has been captured.

This driver is contained in TIMER\_A.c, with TIMER\_A.h containing the API definitions for use by applications.

т

he following code metrics were performed with the TI Compiler 4.2.1 compiler, IAR 5.51.6 compiler and MSPGCC 4.8.0 compiler with different optimization settings. Users may see different code sizes depending on their project settings so it is best to perform your benchmarks within your project. These sizes contain all functions of the peripheral but only functions that are used will be linked into the application and added to the total code size. To see individual API code metrics see the specific API below.

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 1992      |
| TI Compiler 4.2.1 | Size         | 1072      |
| TI Compiler 4.2.1 | Speed        | 1074      |
| IAR 5.51.6        | None         | 1500      |
| IAR 5.51.6        | Size         | 660       |
| IAR 5.51.6        | Speed        | 1094      |
| MSPGCC 4.8.0      | None         | 2716      |
| MSPGCC 4.8.0      | Size         | 1312      |
| MSPGCC 4.8.0      | Speed        | 1380      |

# 23.2 API Functions

## **Functions**

- void TIMER A clear (uint16 t baseAddress)
- void TIMER\_A\_clearCaptureCompareInterruptFlag (uint16\_t baseAddress, uint16\_t captureCompareRegister)
- void TIMER\_A\_clearTimerInterruptFlag (uint16\_t baseAddress)
- void TIMER\_A\_configureContinuousMode (uint16\_t baseAddress, uint16\_t clockSource, uint16\_t clockSourceDivider, uint16\_t timerInterruptEnable\_TAIE, uint16\_t timerClear)
- void TIMER\_A\_configureUpDownMode (uint16\_t baseAddress, uint16\_t clockSource, uint16\_t clockSourceDivider, uint16\_t timerPeriod, uint16\_t timerInterruptEnable\_TAIE, uint16\_t captureCompareInterruptEnable\_CCR0\_CCIE, uint16\_t timerClear)
- void TIMER\_A\_configureUpMode (uint16\_t baseAddress, uint16\_t clockSource, uint16\_t clockSourceDivider, uint16\_t timerPeriod, uint16\_t timerInterruptEnable\_TAIE, uint16\_t captureCompareInterruptEnable\_CCR0\_CCIE, uint16\_t timerClear)
- void TIMER\_A\_disableCaptureCompareInterrupt (uint16\_t baseAddress, uint16\_t captureCompareRegister)
- void TIMER\_A\_disableInterrupt (uint16\_t baseAddress)
- void TIMER\_A\_enableCaptureCompareInterrupt (uint16\_t baseAddress, uint16\_t captureCompareRegister)
- void TIMER A enableInterrupt (uint16 t baseAddress)
- void TIMER\_A\_generatePWM (uint16\_t baseAddress, uint16\_t clockSource, uint16\_t clockSourceDivider, uint16\_t timerPeriod, uint16\_t compareRegister, uint16\_t compareOutputMode, uint16\_t dutyCycle)
- uint16\_t TIMER\_A\_getCaptureCompareCount (uint16\_t baseAddress, uint16\_t captureCompareRegister)
- uint32\_t TIMER\_A\_getCaptureCompareInterruptStatus (uint16\_t baseAddress, uint16\_t captureCompareRegister, uint16\_t mask)
- uint16\_t TIMER\_A\_getCounterValue (uint16\_t baseAddress)
- uint32\_t TIMER\_A\_getInterruptStatus (uint16\_t baseAddress)
- uint8 t TIMER A getOutputForOutputModeOutBitValue (uint16 t baseAddress, uint16 t captureCompareRegister)
- uint8\_t TIMER\_A\_getSynchronizedCaptureCompareInput (uint16\_t baseAddress, uint16\_t captureCompareRegister, uint16\_t synchronized)
- void TIMER\_A\_initCapture (uint16\_t baseAddress, uint16\_t captureRegister, uint16\_t captureMode, uint16\_t captureInputSelect, uint16\_t synchronizeCaptureSource, uint16\_t captureInterruptEnable, uint16\_t captureOutputMode)
- void TIMER A initCaptureMode (uint16 t baseAddress, TIMER A initCaptureModeParam \*param)
- void TIMER\_A\_initCompare (uint16\_t baseAddress, uint16\_t compareRegister, uint16\_t compareInterruptEnable, uint16\_t compareOutputMode, uint16\_t compareValue)
- void TIMER\_A\_initCompareMode (uint16\_t baseAddress, TIMER\_A\_initCompareModeParam \*param)
- void TIMER\_A\_initContinuousMode (uint16\_t baseAddress, TIMER\_A\_initContinuousModeParam \*param)
- void TIMER A initUpDownMode (uint16 t baseAddress, TIMER A initUpDownModeParam \*param)
- void TIMER\_A\_initUpMode (uint16\_t baseAddress, TIMER\_A\_initUpModeParam \*param)
- void TIMER\_A\_outputPWM (uint16\_t baseAddress, TIMER\_A\_outputPWMParam \*param)
- void TIMER A setCompareValue (uint16 t baseAddress, uint16 t compareRegister, uint16 t compareValue)
- void TIMER\_A\_setOutputForOutputModeOutBitValue (uint16\_t baseAddress, uint16\_t captureCompareRegister, uint8\_t outputModeOutBitValue)
- void TIMER\_A\_startContinousMode (uint16\_t baseAddress, uint16\_t clockSource, uint16\_t clockSourceDivider, uint16\_t timerInterruptEnable\_TAIE, uint16\_t timerClear)

- void TIMER\_A\_startContinuousMode (uint16\_t baseAddress, uint16\_t clockSource, uint16\_t clockSourceDivider, uint16\_t timerInterruptEnable\_TAIE, uint16\_t timerClear)
- void TIMER A startCounter (uint16 t baseAddress, uint16 t timerMode)
- void TIMER\_A\_startUpDownMode (uint16\_t baseAddress, uint16\_t clockSource, uint16\_t clockSourceDivider, uint16\_t timerPeriod, uint16\_t timerInterruptEnable\_TAIE, uint16\_t captureCompareInterruptEnable\_CCR0\_CCIE, uint16\_t timerClear)
- void TIMER\_A\_startUpMode (uint16\_t baseAddress, uint16\_t clockSource, uint16\_t clockSourceDivider, uint16\_t timerPeriod, uint16\_t timerInterruptEnable\_TAIE, uint16\_t captureCompareInterruptEnable\_CCR0\_CCIE, uint16\_t timerClear)
- void TIMER A stop (uint16 t baseAddress)

# 23.2.1 Detailed Description

The TIMER\_A API is broken into three groups of functions: those that deal with timer configuration and control, those that deal with timer contents, and those that deal with interrupt handling.

TIMER\_A configuration and initialization is handled by

- TIMER\_A\_startCounter()
- TIMER\_A\_configureContinuousMode()
- TIMER\_A\_configureUpMode()
- TIMER\_A\_configureUpDownMode()
- TIMER\_A\_startContinuousMode()
- TIMER A startUpMode()
- TIMER\_A\_startUpDownMode()
- TIMER A initCapture()
- TIMER\_A\_initCompare()
- TIMER A clear()
- TIMER\_A\_stop()

TIMER\_A outputs are handled by

- TIMER\_A\_getSynchronizedCaptureCompareInput()
- TIMER A getOutputForOutputModeOutBitValue()
- TIMER\_A\_setOutputForOutputModeOutBitValue()
- TIMER\_A\_generatePWM()
- TIMER\_A\_getCaptureCompareCount()
- TIMER\_A\_setCompareValue()
- TIMER\_A\_getCounterValue()

The interrupt handler for the TIMER\_A interrupt is managed with

- TIMER A enableInterrupt()
- TIMER\_A\_disableInterrupt()
- TIMER\_A\_getInterruptStatus()
- TIMER\_A\_enableCaptureCompareInterrupt()
- TIMER\_A\_disableCaptureCompareInterrupt()
- TIMER\_A\_getCaptureCompareInterruptStatus()
- TIMER\_A\_clearCaptureCompareInterruptFlag()
- TIMER\_A\_clearTimerInterruptFlag()

## 23.2.2 Function Documentation

## 23.2.2.1 void TIMER\_A\_clear (uint16\_t baseAddress)

Reset/Clear the timer clock divider, count direction, count.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 16        |
| TI Compiler 4.2.1 | Size         | 6         |
| TI Compiler 4.2.1 | Speed        | 6         |
| IAR 5.51.6        | None         | 8         |
| IAR 5.51.6        | Size         | 6         |
| IAR 5.51.6        | Speed        | 6         |
| MSPGCC 4.8.0      | None         | 22        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |

#### Parameters:

baseAddress is the base address of the TIMER\_A module.

Modified bits of TAxCTL register.

#### Returns:

None

# 23.2.2.2 void TIMER\_A\_clearCaptureCompareInterruptFlag (uint16\_t baseAddress, uint16\_t captureCompareRegister)

Clears the capture-compare interrupt flag.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 20        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 10        |
| IAR 5.51.6        | Size         | 2         |
| IAR 5.51.6        | Speed        | 2         |
| MSPGCC 4.8.0      | None         | 34        |
| MSPGCC 4.8.0      | Size         | 8         |
| MSPGCC 4.8.0      | Speed        | 8         |

## Parameters:

baseAddress is the base address of the TIMER\_A module.

captureCompareRegister selects the Capture-compare register being used. Valid values are:

- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_0
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_1
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_2
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_3
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_4
- TIMER A CAPTURECOMPARE REGISTER 5
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_6

Modified bits are CCIFG of TAxCCTLn register.

#### Returns:

None

## 23.2.2.3 void TIMER A clearTimerInterruptFlag (uint16 t baseAddress)

Clears the Timer TAIFG interrupt flag.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 16        |
| TI Compiler 4.2.1 | Size         | 6         |
| TI Compiler 4.2.1 | Speed        | 6         |
| IAR 5.51.6        | None         | 8         |
| IAR 5.51.6        | Size         | 2         |
| IAR 5.51.6        | Speed        | 2         |
| MSPGCC 4.8.0      | None         | 22        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |

#### Parameters:

baseAddress is the base address of the TIMER\_A module.

Modified bits are TAIFG of TAXCTL register.

## Returns:

None

# 23.2.2.4 void TIMER\_A\_configureContinuousMode (uint16\_t baseAddress, uint16\_t clockSource, uint16\_t clockSourceDivider, uint16\_t timerInterruptEnable\_TAIE, uint16\_t timerClear)

DEPRECATED - Configures TIMER\_A in continuous mode.

This API does not start the timer. Timer needs to be started when required using the TIMER\_A\_startCounter API.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 80        |
| TI Compiler 4.2.1 | Size         | 38        |
| TI Compiler 4.2.1 | Speed        | 38        |
| IAR 5.51.6        | None         | 68        |
| IAR 5.51.6        | Size         | 16        |
| IAR 5.51.6        | Speed        | 48        |
| MSPGCC 4.8.0      | None         | 84        |
| MSPGCC 4.8.0      | Size         | 60        |
| MSPGCC 4.8.0      | Speed        | 52        |
|                   |              |           |

## Parameters:

baseAddress is the base address of the TIMER\_A module.

clockSource selects Clock source. Valid values are:

■ TIMER\_A\_CLOCKSOURCE\_EXTERNAL\_TXCLK [Default]

- TIMER\_A\_CLOCKSOURCE\_ACLK
- TIMER A CLOCKSOURCE SMCLK
- TIMER A CLOCKSOURCE INVERTED EXTERNAL TXCLK

clockSourceDivider is the desired divider for the clock source Valid values are:

- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_1 [Default]
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_2
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_3
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_4
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_5
- TIMER A CLOCKSOURCE DIVIDER 6
- TIMER A CLOCKSOURCE DIVIDER 7
- TIMER A CLOCKSOURCE DIVIDER 8
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_10
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_12
- TIMER A CLOCKSOURCE DIVIDER 14
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_16
- TIMER A CLOCKSOURCE DIVIDER 20
- TIMER A CLOCKSOURCE DIVIDER 24
- TIMER A CLOCKSOURCE DIVIDER 28
- TIMER A CLOCKSOURCE DIVIDER 32
- TIMER A CLOCKSOURCE DIVIDER 40
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_48
- TIMER A CLOCKSOURCE DIVIDER 56
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_64

timerInterruptEnable\_TAIE is to enable or disable TIMER\_A interrupt Valid values are:

- TIMER\_A\_TAIE\_INTERRUPT\_ENABLE
- TIMER\_A\_TAIE\_INTERRUPT\_DISABLE [Default]

timerClear decides if TIMER A clock divider, count direction, count need to be reset. Valid values are:

- TIMER\_A\_DO\_CLEAR
- TIMER\_A\_SKIP\_CLEAR [Default]

Modified bits of TAxCTL register.

### Returns:

None

23.2.2.5 void TIMER\_A\_configureUpDownMode (uint16\_t baseAddress, uint16\_t clockSource, uint16\_t clockSourceDivider, uint16\_t timerPeriod, uint16\_t timerInterruptEnable\_TAIE, uint16\_t captureCompareInterruptEnable CCR0 CCIE, uint16\_t timerClear)

DEPRECATED - Configures TIMER\_A in up down mode.

This API does not start the timer. Timer needs to be started when required using the TIMER A startCounter API.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 92        |
| TI Compiler 4.2.1 | Size         | 54        |
| TI Compiler 4.2.1 | Speed        | 54        |
| IAR 5.51.6        | None         | 84        |
| IAR 5.51.6        | Size         | 12        |
| IAR 5.51.6        | Speed        | 64        |
| MSPGCC 4.8.0      | None         | 104       |
| MSPGCC 4.8.0      | Size         | 72        |
| MSPGCC 4.8.0      | Speed        | 88        |

baseAddress is the base address of the TIMER A module.

clockSource selects Clock source. Valid values are:

- TIMER\_A\_CLOCKSOURCE\_EXTERNAL\_TXCLK [Default]
- TIMER A CLOCKSOURCE ACLK
- **TIMER A CLOCKSOURCE SMCLK**
- TIMER\_A\_CLOCKSOURCE\_INVERTED\_EXTERNAL\_TXCLK

clockSourceDivider is the desired divider for the clock source Valid values are:

- TIMER A CLOCKSOURCE DIVIDER 1 [Default]
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_2
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_3
- TIMER A CLOCKSOURCE DIVIDER 4
- TIMER A CLOCKSOURCE DIVIDER 5
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_6
- TIMER A CLOCKSOURCE DIVIDER 7
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_8
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_10
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_12
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_14
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_16
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_20
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_24
- TIMER A CLOCKSOURCE DIVIDER 28
- TIMER A CLOCKSOURCE DIVIDER 32
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_40
- TIMER A CLOCKSOURCE DIVIDER 48
- TIMER A CLOCKSOURCE DIVIDER 56
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_64

timerPeriod is the specified TIMER\_A period

timerInterruptEnable\_TAIE is to enable or disable TIMER\_A interrupt Valid values are:

- TIMER\_A\_TAIE\_INTERRUPT\_ENABLE
- TIMER\_A\_TAIE\_INTERRUPT\_DISABLE [Default]

captureCompareInterruptEnable\_CCR0\_CCIE is to enable or disable TIMER\_A CCR0 captureComapre interrupt. Valid values are:

- TIMER\_A\_CCIE\_CCR0\_INTERRUPT\_ENABLE
- TIMER\_A\_CCIE\_CCR0\_INTERRUPT\_DISABLE [Default]

timerClear decides if TIMER\_A clock divider, count direction, count need to be reset. Valid values are:

- TIMER\_A\_DO\_CLEAR
- TIMER\_A\_SKIP\_CLEAR [Default]

Modified bits of TAXCTL register, bits of TAXCCTL0 register and bits of TAXCCR0 register.

### Returns:

None

23.2.2.6 void TIMER\_A\_configureUpMode (uint16\_t baseAddress, uint16\_t clockSource, uint16\_t clockSourceDivider, uint16\_t timerPeriod, uint16\_t timerInterruptEnable\_TAIE, uint16\_t captureCompareInterruptEnable CCR0 CCIE, uint16\_t timerClear)

DEPRECATED - Configures TIMER A in up mode.

This API does not start the timer. Timer needs to be started when required using the TIMER\_A\_startCounter API.

### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 92        |
| TI Compiler 4.2.1 | Size         | 54        |
| TI Compiler 4.2.1 | Speed        | 54        |
| IAR 5.51.6        | None         | 84        |
| IAR 5.51.6        | Size         | 12        |
| IAR 5.51.6        | Speed        | 64        |
| MSPGCC 4.8.0      | None         | 104       |
| MSPGCC 4.8.0      | Size         | 72        |
| MSPGCC 4.8.0      | Speed        | 88        |
|                   |              |           |

baseAddress is the base address of the TIMER\_A module.

clockSource selects Clock source. Valid values are:

- TIMER A CLOCKSOURCE EXTERNAL TXCLK [Default]
- TIMER\_A\_CLOCKSOURCE\_ACLK
- TIMER\_A\_CLOCKSOURCE\_SMCLK
- TIMER A CLOCKSOURCE INVERTED EXTERNAL TXCLK

clockSourceDivider is the desired divider for the clock source Valid values are:

- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_1 [Default]
- TIMER A CLOCKSOURCE DIVIDER 2
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_3
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_4
- TIMER A CLOCKSOURCE DIVIDER 5
- TIMER A CLOCKSOURCE DIVIDER 6
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_7
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_8
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_10
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_12
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_14
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_16
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_20
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_24
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_28
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_32 ■ TIMER\_A\_CLOCKSOURCE\_DIVIDER\_40
- TIMER A CLOCKSOURCE DIVIDER 48
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_56
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_64

timerPeriod is the specified TIMER\_A period. This is the value that gets written into the CCR0. Limited to 16 bits[uint16\_t]

timerInterruptEnable\_TAIE is to enable or disable TIMER\_A interrupt Valid values are:

- **TIMER A TAIE INTERRUPT ENABLE**
- TIMER\_A\_TAIE\_INTERRUPT\_DISABLE [Default]

captureCompareInterruptEnable\_CCR0\_CCIE is to enable or disable TIMER\_A CCR0 captureComapre interrupt. Valid values are:

- TIMER\_A\_CCIE\_CCR0\_INTERRUPT\_ENABLE
- TIMER A CCIE CCR0 INTERRUPT DISABLE [Default]

timerClear decides if TIMER\_A clock divider, count direction, count need to be reset. Valid values are:

- TIMER\_A\_DO\_CLEAR
- TIMER\_A\_SKIP\_CLEAR [Default]

Modified bits of TAxCTL register, bits of TAxCCTL0 register and bits of TAxCCR0 register.

## Returns:

None

# 23.2.2.7 void TIMER\_A\_disableCaptureCompareInterrupt (uint16\_t baseAddress, uint16\_t captureCompareRegister)

Disable capture compare interrupt.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 22        |
| TI Compiler 4.2.1 | Size         | 10        |
| TI Compiler 4.2.1 | Speed        | 10        |
| IAR 5.51.6        | None         | 12        |
| IAR 5.51.6        | Size         | 10        |
| IAR 5.51.6        | Speed        | 10        |
| MSPGCC 4.8.0      | None         | 36        |
| MSPGCC 4.8.0      | Size         | 10        |
| MSPGCC 4.8.0      | Speed        | 10        |

#### Parameters:

baseAddress is the base address of the TIMER\_A module.

captureCompareRegister is the selected capture compare register Valid values are:

- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_0
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_1
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_2
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_3
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_4
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_5
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_6

Modified bits of TAxCCTLn register.

## Returns:

None

## 23.2.2.8 void TIMER\_A\_disableInterrupt (uint16\_t baseAddress)

Disable timer interrupt.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 16        |
| TI Compiler 4.2.1 | Size         | 6         |
| TI Compiler 4.2.1 | Speed        | 6         |
| IAR 5.51.6        | None         | 8         |
| IAR 5.51.6        | Size         | 6         |
| IAR 5.51.6        | Speed        | 6         |
| MSPGCC 4.8.0      | None         | 22        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |

## Parameters:

baseAddress is the base address of the TIMER\_A module.

Modified bits of TAxCTL register.

## Returns:

None

# 23.2.2.9 void TIMER\_A\_enableCaptureCompareInterrupt (uint16\_t baseAddress, uint16\_t captureCompareRegister)

Enable capture compare interrupt.

Does not clear interrupt flags

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 22        |
| TI Compiler 4.2.1 | Size         | 10        |
| TI Compiler 4.2.1 | Speed        | 10        |
| IAR 5.51.6        | None         | 12        |
| IAR 5.51.6        | Size         | 10        |
| IAR 5.51.6        | Speed        | 10        |
| MSPGCC 4.8.0      | None         | 36        |
| MSPGCC 4.8.0      | Size         | 10        |
| MSPGCC 4.8.0      | Speed        | 10        |

## Parameters:

baseAddress is the base address of the TIMER\_A module.

captureCompareRegister is the selected capture compare register Valid values are:

- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_0
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_1
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_2
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_3
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_4
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_5
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_6

Modified bits of TAxCCTLn register.

## Returns:

None

# 23.2.2.10 void TIMER\_A\_enableInterrupt (uint16\_t baseAddress)

Enable timer interrupt.

Does not clear interrupt flags

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 16        |
| TI Compiler 4.2.1 | Size         | 6         |
| TI Compiler 4.2.1 | Speed        | 6         |
| IAR 5.51.6        | None         | 8         |
| IAR 5.51.6        | Size         | 6         |
| IAR 5.51.6        | Speed        | 6         |
| MSPGCC 4.8.0      | None         | 22        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |

### Parameters:

baseAddress is the base address of the TIMER\_A module.

Modified bits of TAxCTL register.

#### Returns:

None

23.2.2.11 void TIMER\_A\_generatePWM (uint16\_t baseAddress, uint16\_t clockSource, uint16\_t clockSourceDivider, uint16\_t timerPeriod, uint16\_t compareRegister, uint16\_t compareOutputMode, uint16\_t dutyCycle)

DEPRECATED - Generate a PWM with timer running in up mode.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 88        |
| TI Compiler 4.2.1 | Size         | 50        |
| TI Compiler 4.2.1 | Speed        | 50        |
| IAR 5.51.6        | None         | 80        |
| IAR 5.51.6        | Size         | 14        |
| IAR 5.51.6        | Speed        | 68        |
| MSPGCC 4.8.0      | None         | 96        |
| MSPGCC 4.8.0      | Size         | 72        |
| MSPGCC 4.8.0      | Speed        | 76        |

#### Parameters:

baseAddress is the base address of the TIMER\_A module.

clockSource selects Clock source. Valid values are:

- TIMER A CLOCKSOURCE EXTERNAL TXCLK [Default]
- TIMER\_A\_CLOCKSOURCE\_ACLK
- TIMER\_A\_CLOCKSOURCE\_SMCLK
- TIMER\_A\_CLOCKSOURCE\_INVERTED\_EXTERNAL\_TXCLK

clockSourceDivider is the desired divider for the clock source Valid values are:

- TIMER A CLOCKSOURCE DIVIDER 1 [Default]
- TIMER A CLOCKSOURCE DIVIDER 2
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_3
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_4
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_5
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_6
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_7
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_8
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_10
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_12
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_14
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_16
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_20
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_24
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_28
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_32
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_40 ■ TIMER\_A\_CLOCKSOURCE\_DIVIDER\_48
- TIMER\_A\_CLOCKSOURCE DIVIDER 56
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_64

timerPeriod selects the desired timer period

compareRegister selects the compare register being used. Refer to datasheet to ensure the device has the capture compare register being used. Valid values are:

- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_0
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_1
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_2
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_3
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_4
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_5
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_6

compareOutputMode specifies the output mode. Valid values are:

- TIMER\_A\_OUTPUTMODE\_OUTBITVALUE [Default]
- **TIMER A OUTPUTMODE SET**
- **TIMER A OUTPUTMODE TOGGLE RESET**
- TIMER\_A\_OUTPUTMODE\_SET\_RESET
- TIMER\_A\_OUTPUTMODE\_TOGGLE
- **TIMER A OUTPUTMODE RESET**
- TIMER\_A\_OUTPUTMODE\_TOGGLE\_SET
- TIMER\_A\_OUTPUTMODE\_RESET\_SET

dutyCycle specifies the dutycycle for the generated waveform

Modified bits of TAxCTL register, bits of TAxCCTL0 register, bits of TAxCCTL0 register and bits of TAxCCTLn register.

#### Returns:

None

# 23.2.2.12 uint16\_t TIMER\_A\_getCaptureCompareCount (uint16\_t baseAddress, uint16\_t captureCompareRegister)

Get current capturecompare count.

## **Code Metrics:**

| Compiler                               | Optimization | Code Size |
|----------------------------------------|--------------|-----------|
| TI Compiler 4.2.1<br>TI Compiler 4.2.1 | None<br>Size | 20<br>8   |
| TI Compiler 4.2.1                      | Speed        | 8         |
| IAR 5.51.6                             | None         | 10        |
| IAR 5.51.6                             | Size         | 10        |
| IAR 5.51.6                             | Speed        | 10        |
| MSPGCC 4.8.0                           | None         | 26        |
| MSPGCC 4.8.0                           | Size         | 8         |
| MSPGCC 4.8.0                           | Speed        | 8         |

## Parameters:

**baseAddress** is the base address of the TIMER\_A module. **captureCompareRegister** Valid values are:

- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_0
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_1
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_2
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_3
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_4
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_5
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_6

### Returns:

Current count as an uint16\_t

# 23.2.2.13 uint32\_t TIMER\_A\_getCaptureCompareInterruptStatus (uint16\_t baseAddress, uint16 t captureCompareRegister, uint16 t mask)

Return capture compare interrupt status.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 30        |
| TI Compiler 4.2.1 | Size         | 10        |
| TI Compiler 4.2.1 | Speed        | 10        |
| IAR 5.51.6        | None         | 10        |
| IAR 5.51.6        | Size         | 10        |
| IAR 5.51.6        | Speed        | 10        |
| MSPGCC 4.8.0      | None         | 46        |
| MSPGCC 4.8.0      | Size         | 10        |
| MSPGCC 4.8.0      | Speed        | 10        |

#### Parameters:

baseAddress is the base address of the TIMER\_A module.

captureCompareRegister is the selected capture compare register Valid values are:

- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_0
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_1
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_2
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_3
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_4
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_5
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_6

mask is the mask for the interrupt status Mask value is the logical OR of any of the following:

- TIMER\_A\_CAPTURE\_OVERFLOW
- TIMER\_A\_CAPTURECOMPARE\_INTERRUPT\_FLAG

## Returns:

Logical OR of any of the following:

- TIMER\_A\_CAPTURE\_OVERFLOW
- TIMER\_A\_CAPTURECOMPARE\_INTERRUPT\_FLAG indicating the status of the masked interrupts

## 23.2.2.14 uint16 t TIMER A getCounterValue (uint16 t baseAddress)

Reads the current timer count value.

Reads the current count value of the timer. There is a majority vote system in place to confirm an accurate value is returned. The TIMER\_A\_THRESHOLD define in the corresponding header file can be modified so that the votes must be closer together for a consensus to occur.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 88        |
| TI Compiler 4.2.1 | Size         | 38        |
| TI Compiler 4.2.1 | Speed        | 38        |
| IAR 5.51.6        | None         | 58        |
| IAR 5.51.6        | Size         | 38        |
| IAR 5.51.6        | Speed        | 38        |
| MSPGCC 4.8.0      | None         | 102       |
| MSPGCC 4.8.0      | Size         | 46        |
| MSPGCC 4.8.0      | Speed        | 48        |

baseAddress is the base address of the TIMER\_A module.

#### Returns:

Majority vote of timer count value

## 23.2.2.15 uint32\_t TIMER\_A\_getInterruptStatus (uint16\_t baseAddress)

Get timer interrupt status.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 18        |
| TI Compiler 4.2.1 | Size         | 10        |
| TI Compiler 4.2.1 | Speed        | 10        |
| IAR 5.51.6        | None         | 8         |
| IAR 5.51.6        | Size         | 8         |
| IAR 5.51.6        | Speed        | 8         |
| MSPGCC 4.8.0      | None         | 34        |
| MSPGCC 4.8.0      | Size         | 8         |
| MSPGCC 4.8.0      | Speed        | 8         |

#### Parameters:

baseAddress is the base address of the TIMER\_A module.

## Returns:

One of the following:

- TIMER\_A\_INTERRUPT\_NOT\_PENDING
- TIMER\_A\_INTERRUPT\_PENDING indicating the TIMER\_A interrupt status

## 23.2.2.16 uint8\_t TIMER\_A\_getOutputForOutputModeOutBitValue (uint16\_t baseAddress, uint16\_t captureCompareRegister)

Get output bit for output mode.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 28        |
| TI Compiler 4.2.1 | Size         | 16        |
| TI Compiler 4.2.1 | Speed        | 16        |
| IAR 5.51.6        | None         | 20        |
| IAR 5.51.6        | Size         | 16        |
| IAR 5.51.6        | Speed        | 16        |
| MSPGCC 4.8.0      | None         | 38        |
| MSPGCC 4.8.0      | Size         | 14        |
| MSPGCC 4.8.0      | Speed        | 14        |

## Parameters:

baseAddress is the base address of the TIMER\_A module.

captureCompareRegister Valid values are:

- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_0
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_1

- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_2
- TIMER A CAPTURECOMPARE REGISTER 3
- TIMER A CAPTURECOMPARE REGISTER 4
- TIMER A CAPTURECOMPARE REGISTER 5
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_6

### Returns:

One of the following:

- **TIMER A OUTPUTMODE OUTBITVALUE HIGH**
- TIMER\_A\_OUTPUTMODE\_OUTBITVALUE\_LOW

## 23.2.2.17 uint8\_t TIMER\_A\_getSynchronizedCaptureCompareInput (uint16\_t baseAddress, uint16\_t captureCompareRegister, uint16\_t synchronized)

Get synchronized capturecompare input.

### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 36        |
| TI Compiler 4.2.1 | Size         | 14        |
| TI Compiler 4.2.1 | Speed        | 14        |
| IAR 5.51.6        | None         | 20        |
| IAR 5.51.6        | Size         | 16        |
| IAR 5.51.6        | Speed        | 16        |
| MSPGCC 4.8.0      | None         | 48        |
| MSPGCC 4.8.0      | Size         | 18        |
| MSPGCC 4.8.0      | Speed        | 18        |

## Parameters:

**baseAddress** is the base address of the TIMER\_A module. **captureCompareRegister** Valid values are:

- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_0
- TIMER A CAPTURECOMPARE REGISTER 1
- TIMER A CAPTURECOMPARE REGISTER 2
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_3
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_4
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_5
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_6

synchronized Valid values are:

- TIMER A READ SYNCHRONIZED CAPTURECOMPAREINPUT
- TIMER\_A\_READ\_CAPTURE\_COMPARE\_INPUT

## Returns:

One of the following:

- TIMER\_A\_CAPTURECOMPARE\_INPUT\_HIGH
- TIMER\_A\_CAPTURECOMPARE\_INPUT\_LOW
- 23.2.2.18 void TIMER\_A\_initCapture (uint16\_t baseAddress, uint16\_t captureRegister, uint16\_t captureMode, uint16\_t captureInputSelect, uint16\_t synchronizeCaptureSource, uint16\_t captureInterruptEnable, uint16\_t captureOutputMode)

DEPRECATED - Initializes Capture Mode.

### **Code Metrics:**

| Compiler          | Optimization  | Code Size |
|-------------------|---------------|-----------|
| TI Compiler 4.2.1 | None          | 88        |
| TI Compiler 4.2.1 | Size          | 50        |
| TI Compiler 4.2.1 | Speed         | 50        |
| IAR 5.51.6        | None          | 80        |
| IAR 5.51.6        | Size          | 16        |
| MSPGCC 4.8.0      | Speed<br>None | 70<br>96  |
| MSPGCC 4.8.0      | Size          | 72        |
| MSPGCC 4.8.0      | Speed         | 36        |

### Parameters:

baseAddress is the base address of the TIMER\_A module.

captureRegister selects the Capture register being used. Refer to datasheet to ensure the device has the capture compare register being used. Valid values are:

- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_0
- TIMER A CAPTURECOMPARE REGISTER 1
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_2
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_3
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_4
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_5
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_6

captureMode is the capture mode selected. Valid values are:

- TIMER\_A\_CAPTUREMODE\_NO\_CAPTURE [Default]
- TIMER\_A\_CAPTUREMODE\_RISING\_EDGE
- **TIMER A CAPTUREMODE FALLING EDGE**
- TIMER\_A\_CAPTUREMODE\_RISING\_AND\_FALLING\_EDGE

captureInputSelect decides the Input Select Valid values are:

- TIMER\_A\_CAPTURE\_INPUTSELECT\_CCIxA
- TIMER\_A\_CAPTURE\_INPUTSELECT\_CCIxB
- TIMER\_A\_CAPTURE\_INPUTSELECT\_GND
- TIMER\_A\_CAPTURE\_INPUTSELECT\_Vcc

synchronizeCaptureSource decides if capture source should be synchronized with timer clock Valid values are:

- TIMER\_A\_CAPTURE\_ASYNCHRONOUS [Default]
- TIMER\_A\_CAPTURE\_SYNCHRONOUS

captureInterruptEnable is to enable or disable timer captureComapre interrupt. Valid values are:

- TIMER\_A\_CAPTURECOMPARE\_INTERRUPT\_DISABLE [Default]
- TIMER\_A\_CAPTURECOMPARE\_INTERRUPT\_ENABLE

captureOutputMode specifies the output mode. Valid values are:

- TIMER\_A\_OUTPUTMODE\_OUTBITVALUE [Default]
- TIMER\_A\_OUTPUTMODE\_SET
- TIMER\_A\_OUTPUTMODE\_TOGGLE\_RESET
- TIMER\_A\_OUTPUTMODE\_SET\_RESET
- TIMER\_A\_OUTPUTMODE\_TOGGLE
- TIMER\_A\_OUTPUTMODE\_RESET
- TIMER\_A\_OUTPUTMODE\_TOGGLE\_SET
- TIMER\_A\_OUTPUTMODE\_RESET\_SET

Modified bits of TAxCCTLn register.

## Returns:

None

## 23.2.2.19 void TIMER\_A\_initCaptureMode (uint16\_t baseAddress, TIMER\_A\_initCaptureModeParam \* param)

Initializes Capture Mode.

## **Code Metrics:**

| Compiler                               | Optimization | Code Size |
|----------------------------------------|--------------|-----------|
| TI Compiler 4.2.1<br>TI Compiler 4.2.1 | None<br>Size | 70<br>48  |
| TI Compiler 4.2.1                      | Speed        | 50        |
| IAR 5.51.6                             | None         | 50        |
| IAR 5.51.6                             | Size         | 48        |
| IAR 5.51.6                             | Speed        | 48        |
| MSPGCC 4.8.0                           | None         | 128       |
| MSPGCC 4.8.0                           | Size         | 48        |
| MSPGCC 4.8.0                           | Speed        | 48        |

### Parameters:

**baseAddress** is the base address of the TIMER\_A module. **param** is the pointer to struct for capture mode initialization.

Modified bits of TAxCCTLn register.

#### Returns:

None

# 23.2.2.20 void TIMER\_A\_initCompare (uint16\_t baseAddress, uint16\_t compareRegister, uint16\_t compareInterruptEnable, uint16\_t compareOutputMode, uint16\_t compareValue)

DEPRECATED - Initializes Compare Mode.

## Code Metrics:

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 82        |
| TI Compiler 4.2.1 | Size         | 30        |
| TI Compiler 4.2.1 | Speed        | 30        |
| IAR 5.51.6        | None         | 64        |
| IAR 5.51.6        | Size         | 54        |
| IAR 5.51.6        | Speed        | 54        |
| MSPGCC 4.8.0      | None         | 76        |
| MSPGCC 4.8.0      | Size         | 30        |
| MSPGCC 4.8.0      | Speed        | 28        |

## Parameters:

 ${\it baseAddress}\,$  is the base address of the TIMER\_A module.

compareRegister selects the Capture register being used. Refer to datasheet to ensure the device has the capture compare register being used. Valid values are:

- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_0
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_1
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_2
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_3
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_4

- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_5
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_6

compareInterruptEnable is to enable or disable timer captureComapre interrupt. Valid values are:

- TIMER\_A\_CAPTURECOMPARE\_INTERRUPT\_DISABLE [Default]
- TIMER\_A\_CAPTURECOMPARE\_INTERRUPT\_ENABLE

compareOutputMode specifies the output mode. Valid values are:

- TIMER\_A\_OUTPUTMODE\_OUTBITVALUE [Default]
- TIMER\_A\_OUTPUTMODE\_SET
- TIMER\_A\_OUTPUTMODE\_TOGGLE\_RESET
- TIMER A OUTPUTMODE SET RESET
- **TIMER A OUTPUTMODE TOGGLE**
- TIMER\_A\_OUTPUTMODE\_RESET
- TIMER\_A\_OUTPUTMODE\_TOGGLE\_SET
- TIMER\_A\_OUTPUTMODE\_RESET\_SET

compareValue is the count to be compared with in compare mode

Modified bits of TAxCCRn register and bits of TAxCCTLn register.

#### Returns:

None

## 23.2.2.21 void TIMER\_A\_initCompareMode (uint16\_t baseAddress, TIMER A initCompareModeParam \* param)

Initializes Compare Mode.

## **Code Metrics:**

| Optimization | Code Size                                                      |
|--------------|----------------------------------------------------------------|
| None         | 72                                                             |
| Size         | 46                                                             |
| Speed        | 46                                                             |
| None         | 52                                                             |
| Size         | 50                                                             |
| Speed        | 50                                                             |
| None         | 126                                                            |
| Size         | 46                                                             |
| Speed        | 46                                                             |
|              | None<br>Size<br>Speed<br>None<br>Size<br>Speed<br>None<br>Size |

## Parameters:

**baseAddress** is the base address of the TIMER\_A module. **param** is the pointer to struct for compare mode initialization.

Modified bits of TAxCCRn register and bits of TAxCCTLn register.

## Returns:

None

## 23.2.2.22 void TIMER\_A\_initContinuousMode (uint16\_t baseAddress, TIMER\_A\_initContinuousModeParam \* param)

Configures TIMER\_A in continuous mode.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 106       |
| TI Compiler 4.2.1 | Size         | 70        |
| TI Compiler 4.2.1 | Speed        | 70        |
| IAR 5.51.6        | None         | 78        |
| IAR 5.51.6        | Size         | 70        |
| IAR 5.51.6        | Speed        | 70        |
| MSPGCC 4.8.0      | None         | 170       |
| MSPGCC 4.8.0      | Size         | 82        |
| MSPGCC 4.8.0      | Speed        | 82        |

**baseAddress** is the base address of the TIMER\_A module. **param** is the pointer to struct for continuous mode initialization.

Modified bits of TAxCTL register.

## Returns:

None

## 23.2.2.23 void TIMER\_A\_initUpDownMode (uint16\_t *baseAddress*, TIMER\_A\_initUpDownModeParam \* *param*)

Configures TIMER\_A in up down mode.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 152       |
| TI Compiler 4.2.1 | Size         | 98        |
| TI Compiler 4.2.1 | Speed        | 98        |
| IAR 5.51.6        | None         | 118       |
| IAR 5.51.6        | Size         | 14        |
| IAR 5.51.6        | Speed        | 72        |
| MSPGCC 4.8.0      | None         | 248       |
| MSPGCC 4.8.0      | Size         | 116       |
| MSPGCC 4.8.0      | Speed        | 118       |

## Parameters:

**baseAddress** is the base address of the TIMER\_A module. **param** is the pointer to struct for up-down mode initialization.

Modified bits of TAxCTL register, bits of TAxCCTL0 register and bits of TAxCCR0 register.

## Returns:

None

## 23.2.2.24 void TIMER\_A\_initUpMode (uint16\_t *baseAddress*, TIMER\_A\_initUpModeParam \* *param*)

Configures TIMER\_A in up mode.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 152       |
| TI Compiler 4.2.1 | Size         | 98        |
| TI Compiler 4.2.1 | Speed        | 98        |
| IAR 5.51.6        | None         | 120       |
| IAR 5.51.6        | Size         | 16        |
| IAR 5.51.6        | Speed        | 74        |
| MSPGCC 4.8.0      | None         | 248       |
| MSPGCC 4.8.0      | Size         | 116       |
| MSPGCC 4.8.0      | Speed        | 118       |

**baseAddress** is the base address of the TIMER\_A module. **param** is the pointer to struct for up mode initialization.

Modified bits of TAxCTL register, bits of TAxCCTL0 register and bits of TAxCCR0 register.

### Returns:

None

## 23.2.2.25 void TIMER\_A\_outputPWM (uint16\_t baseAddress, TIMER\_A\_outputPWMParam \* param)

Generate a PWM with timer running in up mode.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 136       |
| TI Compiler 4.2.1 | Size         | 86        |
| TI Compiler 4.2.1 | Speed        | 86        |
| IAR 5.51.6        | None         | 108       |
| IAR 5.51.6        | Size         | 100       |
| IAR 5.51.6        | Speed        | 100       |
| MSPGCC 4.8.0      | None         | 228       |
| MSPGCC 4.8.0      | Size         | 100       |
| MSPGCC 4.8.0      | Speed        | 100       |

## Parameters:

**baseAddress** is the base address of the TIMER\_A module. **param** is the pointer to struct for PWM configuration.

Modified bits of TAxCTL register, bits of TAxCCTL0 register, bits of TAxCCR0 register and bits of TAxCCTLn register.

## Returns:

None

## 23.2.2.26 void TIMER\_A\_setCompareValue (uint16\_t baseAddress, uint16\_t compareRegister, uint16\_t compareValue)

Sets the value of the capture-compare register.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 30        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 14        |
| IAR 5.51.6        | Size         | 12        |
| IAR 5.51.6        | Speed        | 12        |
| MSPGCC 4.8.0      | None         | 38        |
| MSPGCC 4.8.0      | Size         | 8         |
| MSPGCC 4.8.0      | Speed        | 8         |

baseAddress is the base address of the TIMER\_A module.

compareRegister selects the Capture register being used. Refer to datasheet to ensure the device has the capture compare register being used. Valid values are:

- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_0
- **TIMER A CAPTURECOMPARE REGISTER 1**
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_2
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_3
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_4
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_5
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_6

compare Value is the count to be compared with in compare mode

Modified bits of TAxCCRn register.

## Returns:

None

## 23.2.2.27 void TIMER\_A\_setOutputForOutputModeOutBitValue (uint16\_t baseAddress, uint16 t captureCompareRegister, uint8 t outputModeOutBitValue)

Set output bit for output mode.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 42        |
| TI Compiler 4.2.1 | Size         | 14        |
| TI Compiler 4.2.1 | Speed        | 14        |
| IAR 5.51.6        | None         | 20        |
| IAR 5.51.6        | Size         | 14        |
| IAR 5.51.6        | Speed        | 14        |
| MSPGCC 4.8.0      | None         | 74        |
| MSPGCC 4.8.0      | Size         | 16        |
| MSPGCC 4.8.0      | Speed        | 16        |

## Parameters:

baseAddress is the base address of the TIMER\_A module.
captureCompareRegister Valid values are:

- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_0
- TIMER A CAPTURECOMPARE REGISTER 1
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_2
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_3
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_4

- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_5
- TIMER\_A\_CAPTURECOMPARE\_REGISTER\_6

outputModeOutBitValue is the value to be set for out bit Valid values are:

- TIMER\_A\_OUTPUTMODE\_OUTBITVALUE\_HIGH
- TIMER A OUTPUTMODE OUTBITVALUE LOW

Modified bits of TAxCCTLn register.

#### Returns:

None

23.2.2.8 void TIMER\_A\_startContinousMode (uint16\_t baseAddress, uint16\_t clockSource, uint16\_t clockSourceDivider, uint16\_t timerInterruptEnable\_TAIE, uint16\_t timerClear)

DEPRECATED - Spelling Error Fixed. Starts timer in continuous mode.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 52        |
| TI Compiler 4.2.1 | Size         | 16        |
| TI Compiler 4.2.1 | Speed        | 16        |
| IAR 5.51.6        | None         | 34        |
| IAR 5.51.6        | Size         | 18        |
| IAR 5.51.6        | Speed        | 2         |
| MSPGCC 4.8.0      | None         | 52        |
| MSPGCC 4.8.0      | Size         | 16        |
| MSPGCC 4.8.0      | Speed        | 58        |

## Parameters:

baseAddress is the base address of the TIMER\_A module.

clockSource selects Clock source. Valid values are:

- TIMER\_A\_CLOCKSOURCE\_EXTERNAL\_TXCLK [Default]
- TIMER\_A\_CLOCKSOURCE\_ACLK
- TIMER\_A\_CLOCKSOURCE\_SMCLK
- TIMER\_A\_CLOCKSOURCE\_INVERTED\_EXTERNAL\_TXCLK

clockSourceDivider is the desired divider for the clock source Valid values are:

- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_1 [Default]
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_2
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_3
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_4
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_5
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_6
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_7
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_8 ■ TIMER A CLOCKSOURCE DIVIDER 10
- = TIMEN\_A\_CLOCKSOUNCE\_DIVIDEN\_IC
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_12
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_14 ■ TIMER\_A\_CLOCKSOURCE\_DIVIDER\_16
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_20
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_24
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_28
- TIMER A CLOCKSOURCE DIVIDER 32
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_40

- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_48
- TIMER A CLOCKSOURCE DIVIDER 56
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_64

timerInterruptEnable\_TAIE is to enable or disable timer interrupt Valid values are:

- **TIMER A TAIE INTERRUPT ENABLE**
- TIMER\_A\_TAIE\_INTERRUPT\_DISABLE [Default]

timerClear decides if timer clock divider, count direction, count need to be reset. Valid values are:

- TIMER\_A\_DO\_CLEAR
- TIMER\_A\_SKIP\_CLEAR [Default]

Modified bits of TAxCTL register.

### Returns:

None

# 23.2.2.29 void TIMER\_A\_startContinuousMode (uint16\_t baseAddress, uint16\_t clockSource, uint16\_t clockSourceDivider, uint16\_t timerInterruptEnable\_TAIE, uint16\_t timerClear)

DEPRECATED - Starts timer in continuous mode.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 80        |
| TI Compiler 4.2.1 | Size         | 38        |
| TI Compiler 4.2.1 | Speed        | 38        |
| IAR 5.51.6        | None         | 68        |
| IAR 5.51.6        | Size         | 14        |
| IAR 5.51.6        | Speed        | 0         |
| MSPGCC 4.8.0      | None         | 84        |
| MSPGCC 4.8.0      | Size         | 64        |
| MSPGCC 4.8.0      | Speed        | 58        |

## Parameters:

**baseAddress** is the base address of the TIMER\_A module.

clockSource selects Clock source. Valid values are:

- TIMER\_A\_CLOCKSOURCE\_EXTERNAL\_TXCLK [Default]
- TIMER\_A\_CLOCKSOURCE\_ACLK
- TIMER A CLOCKSOURCE SMCLK
- TIMER A CLOCKSOURCE INVERTED EXTERNAL TXCLK

clockSourceDivider is the desired divider for the clock source Valid values are:

- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_1 [Default]
- TIMER A CLOCKSOURCE DIVIDER 2
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_3
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_4
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_5
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_6
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_7
   TIMER A CLOCKSOURCE DIVIDER 8
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_10
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_12
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_14
- TIMER A CLOCKSOURCE DIVIDER 16
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_20

- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_24
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_28
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_32
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_40
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_48
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_56
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_64

timerInterruptEnable\_TAIE is to enable or disable timer interrupt Valid values are:

- TIMER\_A\_TAIE\_INTERRUPT\_ENABLE
- TIMER\_A\_TAIE\_INTERRUPT\_DISABLE [Default]

timerClear decides if timer clock divider, count direction, count need to be reset. Valid values are:

- TIMER\_A\_DO\_CLEAR
- TIMER\_A\_SKIP\_CLEAR [Default]

Modified bits of TAxCTL register.

### Returns:

None

## 23.2.2.30 void TIMER\_A\_startCounter (uint16\_t baseAddress, uint16\_t timerMode)

Starts TIMER\_A counter.

This function assumes that the timer has been previously configured using TIMER\_A\_configureContinuousMode, TIMER\_A\_configureUpMode or TIMER\_A\_configureUpDownMode.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 22        |
| TI Compiler 4.2.1 | Size         | 6         |
| TI Compiler 4.2.1 | Speed        | 6         |
| IAR 5.51.6        | None         | 6         |
| IAR 5.51.6        | Size         | 6         |
| IAR 5.51.6        | Speed        | 6         |
| MSPGCC 4.8.0      | None         | 30        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |
|                   |              |           |

## Parameters:

baseAddress is the base address of the TIMER A module.

timerMode mode to put the timer in Valid values are:

- TIMER\_A\_STOP\_MODE
- TIMER\_A\_UP\_MODE
- TIMER\_A\_CONTINUOUS\_MODE [Default]
- TIMER\_A\_UPDOWN\_MODE

Modified bits of TAxCTL register.

## Returns:

None

23.2.2.31 void TIMER\_A\_startUpDownMode (uint16\_t baseAddress, uint16\_t clockSource, uint16\_t clockSourceDivider, uint16\_t timerPeriod, uint16\_t timerInterruptEnable\_TAIE, uint16\_t captureCompareInterruptEnable CCR0 CCIE, uint16\_t timerClear)

DEPRECATED - Replaced by TIMER\_A\_configureUpMode and TIMER\_A\_startCounter API. Starts timer in up down mode.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 92        |
| TI Compiler 4.2.1 | Size         | 54        |
| TI Compiler 4.2.1 | Speed        | 54        |
| IAR 5.51.6        | None         | 84        |
| IAR 5.51.6        | Size         | 12        |
| IAR 5.51.6        | Speed        | 64        |
| MSPGCC 4.8.0      | None         | 104       |
| MSPGCC 4.8.0      | Size         | 76        |
| MSPGCC 4.8.0      | Speed        | 94        |

#### Parameters:

baseAddress is the base address of the TIMER\_A module.

clockSource selects Clock source. Valid values are:

- TIMER A CLOCKSOURCE EXTERNAL TXCLK [Default]
- **TIMER A CLOCKSOURCE ACLK**
- TIMER A CLOCKSOURCE SMCLK
- TIMER\_A\_CLOCKSOURCE\_INVERTED\_EXTERNAL\_TXCLK

clockSourceDivider is the desired divider for the clock source Valid values are:

- TIMER A CLOCKSOURCE DIVIDER 1 [Default]
- TIMER A CLOCKSOURCE DIVIDER 2
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_3
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_4
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_5
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_6 ■ TIMER A CLOCKSOURCE DIVIDER 7
- IIIWIEN\_A\_CLOCKSOUNCE\_DIVIDEN\_/
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_8 ■ TIMER\_A\_CLOCKSOURCE\_DIVIDER\_10
- TIMER A CLOCKSOURCE DIVIDER 12
- TIMER A CLOCKSOURCE DIVIDER 14
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_16
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_20
- TIMER A\_CLOCKSOURCE\_DIVIDER\_24
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_28
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_32
- TIMER A CLOCKSOURCE DIVIDER 40
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_48
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_56
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_64

timerPeriod is the specified timer period

timerInterruptEnable\_TAIE is to enable or disable timer interrupt Valid values are:

- TIMER\_A\_TAIE\_INTERRUPT\_ENABLE
- TIMER\_A\_TAIE\_INTERRUPT\_DISABLE [Default]

captureCompareInterruptEnable\_CCR0\_CCIE is to enable or disable timer CCR0 captureComapre interrupt. Valid values are:

■ TIMER\_A\_CCIE\_CCR0\_INTERRUPT\_ENABLE

## ■ TIMER\_A\_CCIE\_CCR0\_INTERRUPT\_DISABLE [Default]

timerClear decides if timer clock divider, count direction, count need to be reset. Valid values are:

- TIMER\_A\_DO\_CLEAR
- TIMER\_A\_SKIP\_CLEAR [Default]

Modified bits of TAXCTL register, bits of TAXCCTL0 register and bits of TAXCCR0 register.

## Returns:

None

23.2.2.32 void TIMER\_A\_startUpMode (uint16\_t baseAddress, uint16\_t clockSource, uint16\_t clockSourceDivider, uint16\_t timerPeriod, uint16\_t timerInterruptEnable\_TAIE, uint16\_t captureCompareInterruptEnable\_CCR0\_CCIE, uint16\_t timerClear)

DEPRECATED - Replaced by TIMER\_A\_configureUpMode and TIMER\_A\_startCounter API. Starts timer in up mode.

## **Code Metrics:**

| Compiler                               | Optimization  | Code Size |
|----------------------------------------|---------------|-----------|
| TI Compiler 4.2.1                      | None          | 92        |
| TI Compiler 4.2.1<br>TI Compiler 4.2.1 | Size<br>Speed | 54<br>54  |
| IAR 5.51.6                             | None          | 84        |
| IAR 5.51.6                             | Size          | 10        |
| IAR 5.51.6                             | Speed         | 62        |
| MSPGCC 4.8.0                           | None          | 104       |
| MSPGCC 4.8.0                           | Size          | 76        |
| MSPGCC 4.8.0                           | Speed         | 94        |

## Parameters:

baseAddress is the base address of the TIMER\_A module.

clockSource selects Clock source. Valid values are:

- TIMER\_A\_CLOCKSOURCE\_EXTERNAL\_TXCLK [Default]
- TIMER\_A\_CLOCKSOURCE\_ACLK
- **TIMER A CLOCKSOURCE SMCLK**
- TIMER A CLOCKSOURCE INVERTED EXTERNAL TXCLK

clockSourceDivider is the desired divider for the clock source Valid values are:

- TIMER A CLOCKSOURCE DIVIDER 1 [Default]
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_2
- TIMER A CLOCKSOURCE DIVIDER 3
- TIMER A CLOCKSOURCE DIVIDER 4
- TIMER A CLOCKSOURCE DIVIDER 5
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_6
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_7
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_8
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_10
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_12
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_14
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_16
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_20
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_24 ■ TIMER A CLOCKSOURCE DIVIDER 28
- TIMER A CLOCKSOURCE DIVIDER 32
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_40

- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_48
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_56
- TIMER\_A\_CLOCKSOURCE\_DIVIDER\_64

*timerPeriod* is the specified timer period. This is the value that gets written into the CCR0. Limited to 16 bits[uint16\_t] *timerInterruptEnable\_TAIE* is to enable or disable timer interrupt Valid values are:

- TIMER\_A\_TAIE\_INTERRUPT\_ENABLE
- TIMER\_A\_TAIE\_INTERRUPT\_DISABLE [Default]

captureCompareInterruptEnable\_CCR0\_CCIE is to enable or disable timer CCR0 captureComapre interrupt. Valid values are:

- TIMER\_A\_CCIE\_CCR0\_INTERRUPT\_ENABLE
- TIMER\_A\_CCIE\_CCR0\_INTERRUPT\_DISABLE [Default]

timerClear decides if timer clock divider, count direction, count need to be reset. Valid values are:

- TIMER\_A\_DO\_CLEAR
- TIMER\_A\_SKIP\_CLEAR [Default]

Modified bits of TAxCTL register, bits of TAxCCTL0 register and bits of TAxCCR0 register.

### Returns:

None

## 23.2.2.33 void TIMER\_A\_stop (uint16\_t baseAddress)

Stops the timer.

## **Code Metrics:**

| Compiler                      | Optimization  | Code Size |
|-------------------------------|---------------|-----------|
| TI Compiler 4.2.1             | None          | 24        |
| TI Compiler 4.2.1             | Size          | 12        |
| TI Compiler 4.2.1  IAR 5.51.6 | Speed<br>None | 12        |
| IAR 5.51.6                    | Size          | 12        |
| IAR 5.51.6                    | Speed         | 12        |
| MSPGCC 4.8.0                  | None          | 34        |
| MSPGCC 4.8.0                  | Size          | 8         |
| MSPGCC 4.8.0                  | Speed         | 8         |

## Parameters:

baseAddress is the base address of the TIMER\_A module.

Modified bits of TAxCTL register.

## Returns:

None

## 23.3 Programming Example

The following example shows some TIMER A operations using the APIs

```
{     //Start TIMER_A
     TIMER_A_configureUpDownMode( TIMER_A1_BASE,
          TIMER_A_CLOCKSOURCE_SMCLK,
          TIMER_A_CLOCKSOURCE_DIVIDER_1,
          TIMER_PERIOD,
          TIMER_A_TAIE_INTERRUPT_DISABLE,
```

```
TIMER_A_CCIE_CCR0_INTERRUPT_DISABLE,
   TIMER_A_DO_CLEAR
   );
TIMER_A_startCounter( TIMER_A1_BASE,
           TIMER_A_UPDOWN_MODE
           );
//Initialize compare registers to generate PWM1
TIMER_A_initCompare(TIMER_A1_BASE,
   TIMER_A_CAPTURECOMPARE_REGISTER_1,
    TIMER_A_CAPTURECOMPARE_INTERRUPT_ENABLE,
   TIMER_A_OUTPUTMODE_TOGGLE_SET,
   DUTY_CYCLE1
   );
//Initialize compare registers to generate PWM2
TIMER_A_initCompare(TIMER_A1_BASE,
   TIMER_A_CAPTURECOMPARE_REGISTER_2,
   TIMER_A_CAPTURECOMPARE_INTERRUPT_DISABLE,
   TIMER_A_OUTPUTMODE_TOGGLE_SET,
   DUTY_CYCLE2
   );
//Enter LPM0
__bis_SR_register(LPM0_bits);
//For debugger
__no_operation();
```

## 24 16-Bit Timer\_B (TIMER\_B)

| Introduction        | 265   |
|---------------------|-------|
| API Functions       | . 266 |
| Programming Example |       |

## 24.1 Introduction

TIMER\_B is a 16-bit timer/counter with multiple capture/compare registers. TIMER\_B can support multiple capture/compares, PWM outputs, and interval timing. TIMER\_B also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.

This peripheral API handles Timer B hardware peripheral.

TIMER B features include:

- Asynchronous 16-bit timer/counter with four operating modes
- Selectable and configurable clock source
- Up to seven configurable capture/compare registers
- Configurable outputs with pulse width modulation (PWM) capability
- Asynchronous input and output latching
- Interrupt vector register for fast decoding of all Timer\_B interrupts

Differences From Timer A Timer B is identical to Timer A with the following exceptions:

- The length of Timer\_B is programmable to be 8, 10, 12, or 16 bits
- Timer\_B TBxCCRn registers are double-buffered and can be grouped
- All Timer\_B outputs can be put into a high-impedance state
- The SCCI bit function is not implemented in Timer\_B

TIMER\_B can operate in 3 modes

- Continuous Mode
- Up Mode
- Down Mode

TIMER\_B Interrupts may be generated on counter overflow conditions and during capture compare events.

The TIMER\_B may also be used to generate PWM outputs. PWM outputs can be generated by initializing the compare mode with TIMER\_B\_initCompare() and the necessary parameters. The PWM may be customized by selecting a desired timer mode (continuous/up/upDown), duty cycle, output mode, timer period etc. The library also provides a simpler way to generate PWM using TIMER\_B\_generatePWM() API. However the level of customization and the kinds of PWM generated are limited in this API. Depending on how complex the PWM is and what level of customization is required, the user can use TIMER\_B\_generatePWM() or a combination of Timer\_initCompare() and timer start APIs

The TIMER\_B API provides a set of functions for dealing with the TIMER\_B module. Functions are provided to configure and control the timer, along with functions to modify timer/counter values, and to manage interrupt handling for the timer.

Control is also provided over interrupt sources and events. Interrupts can be generated to indicate that an event has been captured.

This driver is contained in TIMER\_B.c, with TIMER\_B.h containing the API definitions for use by applications.

т

he following code metrics were performed with the TI Compiler 4.2.1 compiler, IAR 5.51.6 compiler and MSPGCC 4.8.0 compiler with different optimization settings. Users may see different code sizes depending on their project settings so it is best to perform your benchmarks within your project. These sizes contain all functions of the peripheral but only functions that are used will be linked into the application and added to the total code size. To see individual API code metrics see the specific API below.

| Optimization | Code Size                                                      |
|--------------|----------------------------------------------------------------|
| None         | 2094                                                           |
| Size         | 1110                                                           |
| Speed        | 1112                                                           |
| None         | 1544                                                           |
| Size         | 674                                                            |
| Speed        | 1110                                                           |
| None         | 2884                                                           |
| Size         | 1350                                                           |
| Speed        | 1418                                                           |
|              | None<br>Size<br>Speed<br>None<br>Size<br>Speed<br>None<br>Size |

## 24.2 API Functions

## **Functions**

- void TIMER\_B\_clear (uint16\_t baseAddress)
- void TIMER\_B\_clearCaptureCompareInterruptFlag (uint16\_t baseAddress, uint16\_t captureCompareRegister)
- void TIMER\_B\_clearTimerInterruptFlag (uint16\_t baseAddress)
- void TIMER\_B\_configureContinuousMode (uint16\_t baseAddress, uint16\_t clockSource, uint16\_t clockSourceDivider, uint16\_t timerInterruptEnable\_TBIE, uint16\_t timerClear)
- void TIMER\_B\_configureUpDownMode (uint16\_t baseAddress, uint16\_t clockSource, uint16\_t clockSourceDivider, uint16\_t timerPeriod, uint16\_t timerInterruptEnable\_TBIE, uint16\_t captureCompareInterruptEnable\_CCR0\_CCIE, uint16\_t timerClear)
- void TIMER\_B\_configureUpMode (uint16\_t baseAddress, uint16\_t clockSource, uint16\_t clockSourceDivider, uint16\_t timerPeriod, uint16\_t timerInterruptEnable\_TBIE, uint16\_t captureCompareInterruptEnable\_CCR0\_CCIE, uint16\_t timerClear)
- void TIMER B disableCaptureCompareInterrupt (uint16 t baseAddress, uint16 t captureCompareRegister)
- void TIMER\_B\_disableInterrupt (uint16\_t baseAddress)
- void TIMER B enableCaptureCompareInterrupt (uint16 t baseAddress, uint16 t captureCompareRegister)
- void TIMER B enableInterrupt (uint16 t baseAddress)
- void TIMER\_B\_generatePWM (uint16\_t baseAddress, uint16\_t clockSource, uint16\_t clockSourceDivider, uint16\_t timerPeriod, uint16\_t compareRegister, uint16\_t compareOutputMode, uint16\_t dutyCycle)
- uint16\_t TIMER\_B\_getCaptureCompareCount (uint16\_t baseAddress, uint16\_t captureCompareRegister)
- uint32\_t TIMER\_B\_getCaptureCompareInterruptStatus (uint16\_t baseAddress, uint16\_t captureCompareRegister, uint16\_t mask)
- uint16\_t TIMER\_B\_getCounterValue (uint16\_t baseAddress)
- uint32\_t TIMER\_B\_getInterruptStatus (uint16\_t baseAddress)
- uint8\_t TIMER\_B\_getOutputForOutputModeOutBitValue (uint16\_t baseAddress, uint16\_t captureCompareRegister)
- uint8\_t TIMER\_B\_getSynchronizedCaptureCompareInput (uint16\_t baseAddress, uint16\_t captureCompareRegister, uint16\_t synchronized)
- void TIMER\_B\_initCapture (uint16\_t baseAddress, uint16\_t captureRegister, uint16\_t captureMode, uint16\_t captureInputSelect, uint16\_t synchronizeCaptureSource, uint16\_t captureInterruptEnable, uint16\_t captureOutputMode)
- void TIMER\_B\_initCaptureMode (uint16\_t baseAddress, TIMER\_B\_initCaptureModeParam \*param)
- void TIMER\_B\_initCompare (uint16\_t baseAddress, uint16\_t compareRegister, uint16\_t compareInterruptEnable, uint16\_t compareOutputMode, uint16\_t compareValue)
- void TIMER\_B\_initCompareLatchLoadEvent (uint16\_t baseAddress, uint16\_t compareRegister, uint16\_t compareLatchLoadEvent)
- void TIMER\_B\_initCompareMode (uint16\_t baseAddress, TIMER\_B\_initCompareModeParam \*param)
- void TIMER\_B\_initContinuousMode (uint16\_t baseAddress, TIMER\_B\_initContinuousModeParam \*param)
- void TIMER\_B\_initUpDownMode (uint16\_t baseAddress, TIMER\_B\_initUpDownModeParam \*param)
- void TIMER\_B\_initUpMode (uint16\_t baseAddress, TIMER\_B\_initUpModeParam \*param)
- void TIMER\_B\_outputPWM (uint16\_t baseAddress, TIMER\_B\_outputPWMParam \*param)
- void TIMER\_B\_selectCounterLength (uint16\_t baseAddress, uint16\_t counterLength)
- void TIMER B selectLatchingGroup (uint16 t baseAddress, uint16 t groupLatch)
- void TIMER\_B\_setCompareValue (uint16\_t baseAddress, uint16\_t compareRegister, uint16\_t compareValue)

- void TIMER\_B\_setOutputForOutputModeOutBitValue (uint16\_t baseAddress, uint16\_t captureCompareRegister, uint8 t outputModeOutBitValue)
- void TIMER\_B\_startContinousMode (uint16\_t baseAddress, uint16\_t clockSource, uint16\_t clockSourceDivider, uint16\_t timerInterruptEnable\_TBIE, uint16\_t timerClear)
- void TIMER\_B\_startContinuousMode (uint16\_t baseAddress, uint16\_t clockSource, uint16\_t clockSourceDivider, uint16\_t timerInterruptEnable\_TBIE, uint16\_t timerClear)
- void TIMER B startCounter (uint16 t baseAddress, uint16 t timerMode)
- void TIMER\_B\_startUpDownMode (uint16\_t baseAddress, uint16\_t clockSource, uint16\_t clockSourceDivider, uint16\_t timerPeriod, uint16\_t timerInterruptEnable\_TBIE, uint16\_t captureCompareInterruptEnable\_CCR0\_CCIE, uint16\_t timerClear)
- void TIMER\_B\_startUpMode (uint16\_t baseAddress, uint16\_t clockSource, uint16\_t clockSourceDivider, uint16\_t timerPeriod, uint16\_t timerInterruptEnable\_TBIE, uint16\_t captureCompareInterruptEnable\_CCR0\_CCIE, uint16\_t timerClear)
- void TIMER B stop (uint16 t baseAddress)

## 24.2.1 Detailed Description

The TIMER\_B API is broken into three groups of functions: those that deal with timer configuration and control, those that deal with timer contents, and those that deal with interrupt handling.

TIMER\_B configuration and initialization is handled by

- TIMER\_B\_startCounter()
- TIMER\_B\_configureContinuousMode()
- TIMER B configureUpMode()
- TIMER\_B\_configureUpDownMode()
- TIMER B startContinuousMode()
- TIMER\_B\_startUpMode()
- TIMER\_B\_startUpDownMode()
- TIMER\_B\_initCapture()
- TIMER B initCompare()
- TIMER B clear()
- TIMER B stop()
- TIMER\_B\_initCompareLatchLoadEvent()
- TIMER\_B\_selectLatchingGroup()
- TIMER\_B\_selectCounterLength()

## TIMER\_B outputs are handled by

- TIMER\_B\_getSynchronizedCaptureCompareInput()
- TIMER\_B\_getOutputForOutputModeOutBitValue()
- TIMER\_B\_setOutputForOutputModeOutBitValue()
- TIMER\_B\_generatePWM()
- TIMER\_B\_getCaptureCompareCount()
- TIMER\_B\_setCompareValue()
- TIMER\_B\_getCounterValue()

The interrupt handler for the TIMER B interrupt is managed with

- TIMER B enableInterrupt()
- TIMER\_B\_disableInterrupt()
- TIMER\_B\_getInterruptStatus()
- TIMER\_B\_enableCaptureCompareInterrupt()
- TIMER\_B\_disableCaptureCompareInterrupt()
- TIMER\_B\_getCaptureCompareInterruptStatus()
- TIMER\_B\_clearCaptureCompareInterruptFlag()
- TIMER\_B\_clearTimerInterruptFlag()

## 24.2.2 Function Documentation

## 24.2.2.1 void TIMER B clear (uint16 t baseAddress)

Reset/Clear the TIMER\_B clock divider, count direction, count.

## **Code Metrics:**

| Optimization | Code Size                                                      |
|--------------|----------------------------------------------------------------|
| None         | 16                                                             |
| Size         | 6                                                              |
| Speed        | 6                                                              |
| None         | 8                                                              |
| Size         | 6                                                              |
| Speed        | 6                                                              |
| None         | 22                                                             |
| Size         | 6                                                              |
| Speed        | 6                                                              |
|              | None<br>Size<br>Speed<br>None<br>Size<br>Speed<br>None<br>Size |

### Parameters:

baseAddress is the base address of the TIMER\_B module.

Modified bits of TBxCTL register.

## Returns:

None

## 24.2.2.2 void TIMER\_B\_clearCaptureCompareInterruptFlag (uint16\_t baseAddress, uint16\_t captureCompareRegister)

Clears the capture-compare interrupt flag.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 20        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 10        |
| IAR 5.51.6        | Size         | 2         |
| IAR 5.51.6        | Speed        | 2         |
| MSPGCC 4.8.0      | None         | 34        |
| MSPGCC 4.8.0      | Size         | 8         |
| MSPGCC 4.8.0      | Speed        | 8         |

## Parameters:

baseAddress is the base address of the TIMER\_B module.

captureCompareRegister selects the capture compare register being used. Refer to datasheet to ensure the device has the capture compare register being used. Valid values are:

- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_0
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_1
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_2
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_3
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_4
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_5
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_6

Modified bits are CCIFG of TBxCCTLn register.

## Returns:

None

## 24.2.2.3 void TIMER B clearTimerInterruptFlag (uint16 t baseAddress)

Clears the TIMER\_B TBIFG interrupt flag.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 16        |
| TI Compiler 4.2.1 | Size         | 6         |
| TI Compiler 4.2.1 | Speed        | 6         |
| IAR 5.51.6        | None         | 8         |
| IAR 5.51.6        | Size         | 2         |
| IAR 5.51.6        | Speed        | 2         |
| MSPGCC 4.8.0      | None         | 22        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |

### Parameters:

baseAddress is the base address of the TIMER\_B module.

Modified bits are TBIFG of TBxCTL register.

## Returns:

None

# 24.2.2.4 void TIMER\_B\_configureContinuousMode (uint16\_t baseAddress, uint16\_t clockSource, uint16\_t clockSourceDivider, uint16\_t timerInterruptEnable\_TBIE, uint16\_t timerClear)

DEPRECATED - Configures TIMER\_B in continuous mode.

This API does not start the timer. Timer needs to be started when required using the TIMER\_B\_startCounter API.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 80        |
| TI Compiler 4.2.1 | Size         | 38        |
| TI Compiler 4.2.1 | Speed        | 38        |
| IAR 5.51.6        | None         | 68        |
| IAR 5.51.6        | Size         | 16        |
| IAR 5.51.6        | Speed        | 48        |
| MSPGCC 4.8.0      | None         | 84        |
| MSPGCC 4.8.0      | Size         | 60        |
| MSPGCC 4.8.0      | Speed        | 52        |

## Parameters:

baseAddress is the base address of the TIMER\_B module.

clockSource selects the clock source Valid values are:

■ TIMER\_B\_CLOCKSOURCE\_EXTERNAL\_TXCLK [Default]

- TIMER\_B\_CLOCKSOURCE\_ACLK
- TIMER B CLOCKSOURCE SMCLK
- TIMER B CLOCKSOURCE INVERTED EXTERNAL TXCLK

clockSourceDivider is the divider for Clock source. Valid values are:

- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_1 [Default]
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_2
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_3
- TIMER B CLOCKSOURCE DIVIDER 4
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_5
- TIMER B CLOCKSOURCE DIVIDER 6
- TIMER B CLOCKSOURCE DIVIDER 7
- TIMER B CLOCKSOURCE DIVIDER 8
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_10
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_12
- TIMER B CLOCKSOURCE DIVIDER 14
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_16
- TIMER B CLOCKSOURCE DIVIDER 20
- TIMER B CLOCKSOURCE DIVIDER 24
- TIMER B CLOCKSOURCE DIVIDER 28
- TIMER B CLOCKSOURCE DIVIDER 32
- TIMER B CLOCKSOURCE DIVIDER 40
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_48
- TIMER B CLOCKSOURCE DIVIDER 56
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_64

timerInterruptEnable\_TBIE is to enable or disable TIMER\_B interrupt Valid values are:

- TIMER\_B\_TBIE\_INTERRUPT\_ENABLE
- TIMER\_B\_TBIE\_INTERRUPT\_DISABLE [Default]

timerClear decides if TIMER B clock divider, count direction, count need to be reset. Valid values are:

- TIMER\_B\_DO\_CLEAR
- TIMER\_B\_SKIP\_CLEAR [Default]

Modified bits of TBxCTL register.

## Returns:

None

24.2.2.5 void TIMER\_B\_configureUpDownMode (uint16\_t baseAddress, uint16\_t clockSource, uint16\_t clockSourceDivider, uint16\_t timerPeriod, uint16\_t timerInterruptEnable\_TBIE, uint16\_t captureCompareInterruptEnable CCR0 CCIE, uint16\_t timerClear)

DEPRECATED - Configures TIMER\_B in up down mode.

This API does not start the timer. Timer needs to be started when required using the TIMER B startCounter API.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 92        |
| TI Compiler 4.2.1 | Size         | 54        |
| TI Compiler 4.2.1 | Speed        | 54        |
| IAR 5.51.6        | None         | 84        |
| IAR 5.51.6        | Size         | 12        |
| IAR 5.51.6        | Speed        | 64        |
| MSPGCC 4.8.0      | None         | 104       |
| MSPGCC 4.8.0      | Size         | 72        |
| MSPGCC 4.8.0      | Speed        | 88        |

baseAddress is the base address of the TIMER B module.

clockSource selects the clock source Valid values are:

- TIMER\_B\_CLOCKSOURCE\_EXTERNAL\_TXCLK [Default]
- TIMER B CLOCKSOURCE ACLK
- TIMER B CLOCKSOURCE SMCLK
- TIMER\_B\_CLOCKSOURCE\_INVERTED\_EXTERNAL\_TXCLK

clockSourceDivider is the divider for Clock source. Valid values are:

- TIMER B CLOCKSOURCE DIVIDER 1 [Default]
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_2
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_3
- TIMER B CLOCKSOURCE DIVIDER 4
- TIMER B CLOCKSOURCE DIVIDER 5
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_6
- TIMER B CLOCKSOURCE DIVIDER 7
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_8
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_10
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_12
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_14
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_16
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_20
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_24
- TIMER B CLOCKSOURCE DIVIDER 28
- TIMER B CLOCKSOURCE DIVIDER 32
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_40
- TIMER B CLOCKSOURCE DIVIDER 48
- TIMER B CLOCKSOURCE DIVIDER 56
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_64

timerPeriod is the specified TIMER\_B period

timerInterruptEnable\_TBIE is to enable or disable TIMER\_B interrupt Valid values are:

- TIMER\_B\_TBIE\_INTERRUPT\_ENABLE
- TIMER\_B\_TBIE\_INTERRUPT\_DISABLE [Default]

captureCompareInterruptEnable\_CCR0\_CCIE is to enable or disable TIMER\_B CCR0 capture compare interrupt. Valid values are:

- TIMER B CCIE CCR0 INTERRUPT ENABLE
- TIMER\_B\_CCIE\_CCR0\_INTERRUPT\_DISABLE [Default]

timerClear decides if TIMER\_B clock divider, count direction, count need to be reset. Valid values are:

- TIMER\_B\_DO\_CLEAR
- TIMER\_B\_SKIP\_CLEAR [Default]

Modified bits of TBxCTL register, bits of TBxCCTL0 register and bits of TBxCCR0 register.

## Returns:

None

24.2.2.6 void TIMER\_B\_configureUpMode (uint16\_t baseAddress, uint16\_t clockSource, uint16\_t clockSourceDivider, uint16\_t timerPeriod, uint16\_t timerInterruptEnable\_TBIE, uint16\_t captureCompareInterruptEnable CCR0 CCIE, uint16\_t timerClear)

DEPRECATED - Configures TIMER B in up mode.

This API does not start the timer. Timer needs to be started when required using the TIMER\_B\_startCounter API.

## Code Metrics:

| Optimization | Code Size                                                      |
|--------------|----------------------------------------------------------------|
| None<br>Size | 92<br>54                                                       |
| Speed        | 54                                                             |
| None         | 84                                                             |
| Size         | 12                                                             |
| Speed        | 64                                                             |
| None         | 104                                                            |
| Size         | 72                                                             |
| Speed        | 88                                                             |
|              | None<br>Size<br>Speed<br>None<br>Size<br>Speed<br>None<br>Size |

baseAddress is the base address of the TIMER\_B module.

clockSource selects the clock source Valid values are:

- TIMER B CLOCKSOURCE EXTERNAL TXCLK [Default]
- TIMER\_B\_CLOCKSOURCE\_ACLK
- TIMER\_B\_CLOCKSOURCE\_SMCLK
- TIMER B CLOCKSOURCE INVERTED EXTERNAL TXCLK

clockSourceDivider is the divider for Clock source. Valid values are:

- TIMER B CLOCKSOURCE DIVIDER 1 [Default]
- TIMER B CLOCKSOURCE DIVIDER 2
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_3
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_4
- TIMER B CLOCKSOURCE DIVIDER 5
- TIMER B CLOCKSOURCE DIVIDER 6
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_7
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_8
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_10
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_12
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_14
- TIMER B CLOCKSOURCE DIVIDER 16
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_20
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_24 ■ TIMER B CLOCKSOURCE DIVIDER 28
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_32 ■ TIMER\_B\_CLOCKSOURCE\_DIVIDER\_40
- TIMER B CLOCKSOURCE DIVIDER 48
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_56
- TIMER B CLOCKSOURCE DIVIDER 64

timerPeriod is the specified TIMER B period. This is the value that gets written into the CCR0. Limited to 16 bits[uint16\_t]

timerInterruptEnable\_TBIE is to enable or disable TIMER B interrupt Valid values are:

- **TIMER B TBIE INTERRUPT ENABLE**
- TIMER\_B\_TBIE\_INTERRUPT\_DISABLE [Default]

captureCompareInterruptEnable\_CCR0\_CCIE is to enable or disable TIMER\_B CCR0 capture compare interrupt. Valid values are:

- TIMER\_B\_CCIE\_CCR0\_INTERRUPT\_ENABLE
- TIMER B CCIE CCR0 INTERRUPT DISABLE [Default]

timerClear decides if TIMER\_B clock divider, count direction, count need to be reset. Valid values are:

- **TIMER B DO CLEAR**
- TIMER B SKIP CLEAR [Default]

Modified bits of TBxCTL register, bits of TBxCCTL0 register and bits of TBxCCR0 register.

## Returns:

None

2014-06-25 274

## 24.2.2.7 void TIMER\_B\_disableCaptureCompareInterrupt (uint16\_t baseAddress, uint16\_t captureCompareRegister)

Disable capture compare interrupt.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 22        |
| TI Compiler 4.2.1 | Size         | 10        |
| TI Compiler 4.2.1 | Speed        | 10        |
| IAR 5.51.6        | None         | 12        |
| IAR 5.51.6        | Size         | 10        |
| IAR 5.51.6        | Speed        | 10        |
| MSPGCC 4.8.0      | None         | 36        |
| MSPGCC 4.8.0      | Size         | 10        |
| MSPGCC 4.8.0      | Speed        | 10        |

## Parameters:

baseAddress is the base address of the TIMER\_B module.

captureCompareRegister selects the capture compare register being used. Refer to datasheet to ensure the device has the capture compare register being used. Valid values are:

- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_0
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_1
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_2
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_3
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_4
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_5
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_6

 $\label{eq:modified_bits} \mbox{Modified bits of } \textbf{TBxCCTLn register}.$ 

## Returns:

None

## 24.2.2.8 void TIMER B disableInterrupt (uint16 t baseAddress)

Disable TIMER B interrupt.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 16        |
| TI Compiler 4.2.1 | Size         | 6         |
| TI Compiler 4.2.1 | Speed        | 6         |
| IAR 5.51.6        | None         | 8         |
| IAR 5.51.6        | Size         | 6         |
| IAR 5.51.6        | Speed        | 6         |
| MSPGCC 4.8.0      | None         | 22        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |

## Parameters:

baseAddress is the base address of the TIMER\_B module.

Modified bits of TBxCTL register.

## Returns:

None

## 24.2.2.9 void TIMER\_B\_enableCaptureCompareInterrupt (uint16\_t baseAddress, uint16\_t captureCompareRegister)

Enable capture compare interrupt.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 22        |
| TI Compiler 4.2.1 | Size         | 10        |
| TI Compiler 4.2.1 | Speed        | 10        |
| IAR 5.51.6        | None         | 12        |
| IAR 5.51.6        | Size         | 10        |
| IAR 5.51.6        | Speed        | 10        |
| MSPGCC 4.8.0      | None         | 36        |
| MSPGCC 4.8.0      | Size         | 10        |
| MSPGCC 4.8.0      | Speed        | 10        |

### Parameters:

baseAddress is the base address of the TIMER B module.

captureCompareRegister selects the capture compare register being used. Refer to datasheet to ensure the device has the capture compare register being used. Valid values are:

- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_0
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_1
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_2
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_3
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_4
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_5
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_6

Modified bits of TBxCCTLn register.

## Returns:

None

## 24.2.2.10 void TIMER B enableInterrupt (uint16 t baseAddress)

Enable TIMER\_B interrupt.

Enables TIMER\_B interrupt. Does not clear interrupt flags.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 16        |
| TI Compiler 4.2.1 | Size         | 6         |
| TI Compiler 4.2.1 | Speed        | 6         |
| IAR 5.51.6        | None         | 8         |
| IAR 5.51.6        | Size         | 6         |
| IAR 5.51.6        | Speed        | 6         |
| MSPGCC 4.8.0      | None         | 22        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |

## Parameters:

baseAddress is the base address of the TIMER\_B module.

Modified bits of TBxCTL register.

#### Returns:

None

24.2.2.11 void TIMER B generatePWM (uint16 t baseAddress, uint16 t clockSource, uint16 t clockSourceDivider, uint16 t timerPeriod, uint16 t compareRegister, uint16 t compareOutputMode, uint16 t dutyCycle)

DEPRECATED - Generate a PWM with TIMER\_B running in up mode.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 88        |
| TI Compiler 4.2.1 | Size         | 50        |
| TI Compiler 4.2.1 | Speed        | 50        |
| IAR 5.51.6        | None         | 80        |
| IAR 5.51.6        | Size         | 14        |
| IAR 5.51.6        | Speed        | 68        |
| MSPGCC 4.8.0      | None         | 96        |
| MSPGCC 4.8.0      | Size         | 72        |
| MSPGCC 4.8.0      | Speed        | 76        |

baseAddress is the base address of the TIMER\_B module.

clockSource selects the clock source Valid values are:

- TIMER B CLOCKSOURCE EXTERNAL TXCLK [Default]
- TIMER\_B\_CLOCKSOURCE\_ACLK
- TIMER\_B\_CLOCKSOURCE\_SMCLK
- TIMER\_B\_CLOCKSOURCE\_INVERTED\_EXTERNAL\_TXCLK

clockSourceDivider is the divider for Clock source. Valid values are:

- TIMER B CLOCKSOURCE DIVIDER 1 [Default]
- TIMER B CLOCKSOURCE DIVIDER 2
- TIMER B CLOCKSOURCE DIVIDER 3
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_4
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_5
- TIMER B CLOCKSOURCE DIVIDER 6
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_7
- TIMER B CLOCKSOURCE DIVIDER 8
- TIMER B CLOCKSOURCE DIVIDER 10
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_12
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_14
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_16
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_20
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_24
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_28
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_32
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_40
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_48 ■ TIMER\_B\_CLOCKSOURCE DIVIDER 56

■ TIMER\_B\_CLOCKSOURCE\_DIVIDER\_64 timerPeriod selects the desired TIMER B period

compareRegister selects the compare register being used. Refer to datasheet to ensure the device has the compare register being used. Valid values are:

2014-06-25 277

- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_0
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_1
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_2
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_3
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_4
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_5
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_6

compareOutputMode specifies the output mode. Valid values are:

- TIMER\_B\_OUTPUTMODE\_OUTBITVALUE [Default]
- TIMER\_B\_OUTPUTMODE\_SET
- TIMER B OUTPUTMODE TOGGLE RESET
- TIMER\_B\_OUTPUTMODE\_SET\_RESET
- TIMER\_B\_OUTPUTMODE\_TOGGLE
- **TIMER B OUTPUTMODE RESET**
- TIMER\_B\_OUTPUTMODE\_TOGGLE\_SET
- TIMER\_B\_OUTPUTMODE\_RESET\_SET

dutyCycle specifies the dutycycle for the generated waveform

Modified bits of TBxCCTLn register, bits of TBxCCTL register, bits of TBxCCTL0 register and bits of TBxCCR0 register.

#### Returns:

None

## 24.2.2.12 uint16\_t TIMER\_B\_getCaptureCompareCount (uint16\_t baseAddress, uint16\_t captureCompareRegister)

Get current capturecompare count.

## Code Metrics:

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 20        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 10        |
| IAR 5.51.6        | Size         | 10        |
| IAR 5.51.6        | Speed        | 10        |
| MSPGCC 4.8.0      | None         | 26        |
| MSPGCC 4.8.0      | Size         | 8         |
| MSPGCC 4.8.0      | Speed        | 8         |

## Parameters:

baseAddress is the base address of the TIMER\_B module.

captureCompareRegister selects the capture compare register being used. Refer to datasheet to ensure the device has the capture compare register being used. Valid values are:

- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_0
- TIMER B CAPTURECOMPARE REGISTER 1
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_2
- TIMER B CAPTURECOMPARE REGISTER 3
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_4
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_5
- TIMER B CAPTURECOMPARE REGISTER 6

## Returns:

Current count as uint16\_t

## 24.2.2.13 uint32\_t TIMER\_B\_getCaptureCompareInterruptStatus (uint16\_t baseAddress, uint16\_t captureCompareRegister, uint16\_t mask)

Return capture compare interrupt status.

#### **Code Metrics:**

| Compiler                               | Optimization  | Code Size |
|----------------------------------------|---------------|-----------|
| TI Compiler 4.2.1                      | None          | 30        |
| TI Compiler 4.2.1<br>TI Compiler 4.2.1 | Size<br>Speed | 10<br>10  |
| IAR 5.51.6                             | None          | 10        |
| IAR 5.51.6                             | Size          | 10        |
| IAR 5.51.6                             | Speed         | 10        |
| MSPGCC 4.8.0                           | None          | 46        |
| MSPGCC 4.8.0                           | Size          | 10        |
| MSPGCC 4.8.0                           | Speed         | 10        |

### Parameters:

baseAddress is the base address of the TIMER\_B module.

captureCompareRegister selects the capture compare register being used. Refer to datasheet to ensure the device has the capture compare register being used. Valid values are:

- TIMER B CAPTURECOMPARE REGISTER 0
- TIMER B CAPTURECOMPARE REGISTER 1
- TIMER B CAPTURECOMPARE REGISTER 2
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_3
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_4
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_5
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_6

mask is the mask for the interrupt status Mask value is the logical OR of any of the following:

- TIMER\_B\_CAPTURE\_OVERFLOW
- TIMER B CAPTURECOMPARE INTERRUPT FLAG

## Returns:

Logical OR of any of the following:

- TIMER\_B\_CAPTURE\_OVERFLOW
- TIMER\_B\_CAPTURECOMPARE\_INTERRUPT\_FLAG indicating the status of the masked interrupts

## 24.2.2.14 uint16 t TIMER B getCounterValue (uint16 t baseAddress)

Reads the current timer count value.

Reads the current count value of the timer. There is a majority vote system in place to confirm an accurate value is returned. The TIMER\_B\_THRESHOLD define in the associated header file can be modified so that the votes must be closer together for a consensus to occur.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 88        |
| TI Compiler 4.2.1 | Size         | 38        |
| TI Compiler 4.2.1 | Speed        | 38        |
| IAR 5.51.6        | None         | 58        |
| IAR 5.51.6        | Size         | 38        |
| IAR 5.51.6        | Speed        | 38        |
| MSPGCC 4.8.0      | None         | 102       |
| MSPGCC 4.8.0      | Size         | 46        |
| MSPGCC 4.8.0      | Speed        | 48        |

baseAddress is the base address of the Timer module.

#### Returns:

Majority vote of timer count value

## 24.2.2.15 uint32\_t TIMER\_B\_getInterruptStatus (uint16\_t baseAddress)

Get TIMER\_B interrupt status.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 18        |
| TI Compiler 4.2.1 | Size         | 10        |
| TI Compiler 4.2.1 | Speed        | 10        |
| IAR 5.51.6        | None         | 8         |
| IAR 5.51.6        | Size         | 8         |
| IAR 5.51.6        | Speed        | 8         |
| MSPGCC 4.8.0      | None         | 34        |
| MSPGCC 4.8.0      | Size         | 8         |
| MSPGCC 4.8.0      | Speed        | 8         |

#### Parameters:

baseAddress is the base address of the TIMER\_B module.

## Returns:

One of the following:

- TIMER\_B\_INTERRUPT\_NOT\_PENDING
- TIMER\_B\_INTERRUPT\_PENDING indicating the status of the TIMER\_B interrupt

## 24.2.2.16 uint8\_t TIMER\_B\_getOutputForOutputModeOutBitValue (uint16\_t baseAddress, uint16\_t captureCompareRegister)

Get output bit for output mode.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 28        |
| TI Compiler 4.2.1 | Size         | 16        |
| TI Compiler 4.2.1 | Speed        | 16        |
| IAR 5.51.6        | None         | 20        |
| IAR 5.51.6        | Size         | 16        |
| IAR 5.51.6        | Speed        | 16        |
| MSPGCC 4.8.0      | None         | 38        |
| MSPGCC 4.8.0      | Size         | 14        |
| MSPGCC 4.8.0      | Speed        | 14        |

## Parameters:

baseAddress is the base address of the TIMER\_B module.

captureCompareRegister selects the capture compare register being used. Refer to datasheet to ensure the device has the capture compare register being used. Valid values are:

■ TIMER\_B\_CAPTURECOMPARE\_REGISTER\_0

- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_1
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_2
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_3
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_4
- TIMER B CAPTURECOMPARE REGISTER 5
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_6

#### Returns:

One of the following:

- **TIMER B OUTPUTMODE OUTBITVALUE HIGH**
- TIMER\_B\_OUTPUTMODE\_OUTBITVALUE\_LOW

## 24.2.2.17 uint8\_t TIMER\_B\_getSynchronizedCaptureCompareInput (uint16\_t baseAddress, uint16 t captureCompareRegister, uint16 t synchronized)

Get synchronized capturecompare input.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 36        |
| TI Compiler 4.2.1 | Size         | 14        |
| TI Compiler 4.2.1 | Speed        | 14        |
| IAR 5.51.6        | None         | 20        |
| IAR 5.51.6        | Size         | 16        |
| IAR 5.51.6        | Speed        | 16        |
| MSPGCC 4.8.0      | None         | 48        |
| MSPGCC 4.8.0      | Size         | 18        |
| MSPGCC 4.8.0      | Speed        | 18        |

## Parameters:

baseAddress is the base address of the TIMER\_B module.

captureCompareRegister selects the capture compare register being used. Refer to datasheet to ensure the device has the capture compare register being used. Valid values are:

- TIMER B CAPTURECOMPARE REGISTER 0
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_1
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_2
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_3
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_4
- TIMER B CAPTURECOMPARE REGISTER 5
- TIMER B CAPTURECOMPARE REGISTER 6

synchronized selects the type of capture compare input Valid values are:

- TIMER\_B\_READ\_SYNCHRONIZED\_CAPTURECOMPAREINPUT
- TIMER\_B\_READ\_CAPTURE\_COMPARE\_INPUT

## Returns:

One of the following:

- TIMER\_B\_CAPTURECOMPARE\_INPUT\_HIGH
- TIMER\_B\_CAPTURECOMPARE\_INPUT\_LOW

24.2.2.18 void TIMER\_B\_initCapture (uint16\_t baseAddress, uint16\_t captureRegister, uint16\_t captureMode, uint16\_t captureInputSelect, uint16\_t synchronizeCaptureSource, uint16\_t captureInterruptEnable, uint16\_t captureOutputMode)

DEPRECATED - Initializes Capture Mode.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 88        |
| TI Compiler 4.2.1 | Size         | 50        |
| TI Compiler 4.2.1 | Speed        | 50        |
| IAR 5.51.6        | None         | 80        |
| IAR 5.51.6        | Size         | 16        |
| IAR 5.51.6        | Speed        | 70        |
| MSPGCC 4.8.0      | None         | 96        |
| MSPGCC 4.8.0      | Size         | 72        |
| MSPGCC 4.8.0      | Speed        | 36        |

### Parameters:

baseAddress is the base address of the TIMER\_B module.

captureRegister selects the capture register being used. Refer to datasheet to ensure the device has the capture register being used. Valid values are:

- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_0
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_1
- TIMER B CAPTURECOMPARE REGISTER 2
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_3
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_4
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_5
- TIMER B CAPTURECOMPARE REGISTER 6

captureMode is the capture mode selected. Valid values are:

- TIMER B CAPTUREMODE NO CAPTURE [Default]
- TIMER\_B\_CAPTUREMODE\_RISING\_EDGE
- TIMER\_B\_CAPTUREMODE\_FALLING\_EDGE
- TIMER\_B\_CAPTUREMODE\_RISING\_AND\_FALLING\_EDGE

captureInputSelect decides the Input Select Valid values are:

- TIMER\_B\_CAPTURE\_INPUTSELECT\_CCIxA [Default]
- TIMER\_B\_CAPTURE\_INPUTSELECT\_CCIxB
- TIMER\_B\_CAPTURE\_INPUTSELECT\_GND
- TIMER B CAPTURE INPUTSELECT Vcc

synchronizeCaptureSource decides if capture source should be synchronized with TIMER\_B clock Valid values are:

- TIMER\_B\_CAPTURE\_ASYNCHRONOUS [Default]
- TIMER\_B\_CAPTURE\_SYNCHRONOUS

captureInterruptEnable is to enable or disable TIMER B capture compare interrupt. Valid values are:

- TIMER\_B\_CAPTURECOMPARE\_INTERRUPT\_DISABLE [Default]
- TIMER\_B\_CAPTURECOMPARE\_INTERRUPT\_ENABLE

captureOutputMode specifies the output mode. Valid values are:

- TIMER\_B\_OUTPUTMODE\_OUTBITVALUE [Default]
- TIMER\_B\_OUTPUTMODE\_SET
- TIMER\_B\_OUTPUTMODE\_TOGGLE\_RESET
- TIMER\_B\_OUTPUTMODE\_SET\_RESET
- TIMER\_B\_OUTPUTMODE\_TOGGLE
- TIMER\_B\_OUTPUTMODE\_RESET
- TIMER\_B\_OUTPUTMODE\_TOGGLE\_SET
- TIMER\_B\_OUTPUTMODE\_RESET\_SET

Modified bits of TBxCCTLn register.

## Returns:

None

## 24.2.2.19 void TIMER\_B\_initCaptureMode (uint16\_t baseAddress, TIMER B initCaptureModeParam \* param)

Initializes Capture Mode.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 70        |
| TI Compiler 4.2.1 | Size         | 48        |
| TI Compiler 4.2.1 | Speed        | 50        |
| IAR 5.51.6        | None         | 50        |
| IAR 5.51.6        | Size         | 48        |
| IAR 5.51.6        | Speed        | 48        |
| MSPGCC 4.8.0      | None         | 128       |
| MSPGCC 4.8.0      | Size         | 48        |
| MSPGCC 4.8.0      | Speed        | 48        |

## Parameters:

**baseAddress** is the base address of the TIMER\_B module. **param** is the pointer to struct for capture mode initialization.

Modified bits of TBxCCTLn register.

## Returns:

None

# 24.2.2.20 void TIMER\_B\_initCompare (uint16\_t baseAddress, uint16\_t compareRegister, uint16\_t compareInterruptEnable, uint16\_t compareOutputMode, uint16\_t compareValue)

DEPRECATED - Initializes Compare Mode.

## **Code Metrics:**

| Optimization | Code Size                                                      |
|--------------|----------------------------------------------------------------|
| None         | 82                                                             |
| Size         | 30                                                             |
| Speed        | 30                                                             |
| None         | 64                                                             |
| Size         | 54                                                             |
| Speed        | 54                                                             |
| None         | 76                                                             |
| Size         | 30                                                             |
| Speed        | 28                                                             |
|              | None<br>Size<br>Speed<br>None<br>Size<br>Speed<br>None<br>Size |

## Parameters:

baseAddress is the base address of the TIMER\_B module.

compareRegister selects the compare register being used. Refer to datasheet to ensure the device has the compare register being used. Valid values are:

- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_0
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_1
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_2
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_3
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_4
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_5
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_6

compareInterruptEnable is to enable or disable TIMER B capture compare interrupt. Valid values are:

- TIMER\_B\_CAPTURECOMPARE\_INTERRUPT\_DISABLE [Default]
- TIMER\_B\_CAPTURECOMPARE\_INTERRUPT\_ENABLE

compareOutputMode specifies the output mode. Valid values are:

- TIMER\_B\_OUTPUTMODE\_OUTBITVALUE [Default]
- TIMER\_B\_OUTPUTMODE\_SET
- TIMER B OUTPUTMODE TOGGLE RESET
- TIMER\_B\_OUTPUTMODE\_SET\_RESET
- TIMER\_B\_OUTPUTMODE\_TOGGLE
- TIMER\_B\_OUTPUTMODE\_RESET
- TIMER\_B\_OUTPUTMODE\_TOGGLE\_SET
- TIMER\_B\_OUTPUTMODE\_RESET\_SET

compare Value is the count to be compared with in compare mode

Modified bits of TBxCCTLn register and bits of TBxCCRn register.

## Returns:

None

## 24.2.2.21 void TIMER\_B\_initCompareLatchLoadEvent (uint16\_t baseAddress, uint16\_t compareRegister, uint16\_t compareLatchLoadEvent)

Selects Compare Latch Load Event.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 42        |
| TI Compiler 4.2.1 | Size         | 14        |
| TI Compiler 4.2.1 | Speed        | 14        |
| IAR 5.51.6        | None         | 20        |
| IAR 5.51.6        | Size         | 8         |
| IAR 5.51.6        | Speed        | 8         |
| MSPGCC 4.8.0      | None         | 72        |
| MSPGCC 4.8.0      | Size         | 14        |
| MSPGCC 4.8.0      | Speed        | 14        |

## Parameters:

baseAddress is the base address of the TIMER\_B module.

compareRegister selects the compare register being used. Refer to datasheet to ensure the device has the compare register being used. Valid values are:

- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_0
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_1
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_2
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_3
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_4
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_5
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_6

compareLatchLoadEvent selects the latch load event Valid values are:

- TIMER\_B\_LATCH\_ON\_WRITE\_TO\_TBxCCRn\_COMPARE\_REGISTER [Default]
- TIMER B LATCH WHEN COUNTER COUNTS TO 0 IN UP OR CONT MODE
- TIMER B LATCH WHEN COUNTER COUNTS TO 0 IN UPDOWN MODE
- TIMER B LATCH WHEN COUNTER COUNTS TO CURRENT COMPARE LATCH VALUE

Modified bits are CLLD of TBxCCTLn register.

### Returns:

None

## 24.2.2.22 void TIMER\_B\_initCompareMode (uint16\_t baseAddress, TIMER\_B\_initCompareModeParam \* param)

Initializes Compare Mode.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 72        |
| TI Compiler 4.2.1 | Size         | 46        |
| TI Compiler 4.2.1 | Speed        | 46        |
| IAR 5.51.6        | None         | 52        |
| IAR 5.51.6        | Size         | 50        |
| IAR 5.51.6        | Speed        | 50        |
| MSPGCC 4.8.0      | None         | 126       |
| MSPGCC 4.8.0      | Size         | 46        |
| MSPGCC 4.8.0      | Speed        | 46        |

## Parameters:

**baseAddress** is the base address of the TIMER\_B module. **param** is the pointer to struct for compare mode initialization.

Modified bits of TBxCCTLn register and bits of TBxCCRn register.

## Returns:

None

## 24.2.2.23 void TIMER\_B\_initContinuousMode (uint16\_t baseAddress, TIMER\_B\_initContinuousModeParam \* param)

Configures TIMER B in continuous mode.

This API does not start the timer. Timer needs to be started when required using the TIMER\_B\_startCounter API.

## **Code Metrics:**

| Compiler                               | Optimization  | Code Size |
|----------------------------------------|---------------|-----------|
| TI Compiler 4.2.1                      | None          | 106       |
| TI Compiler 4.2.1<br>TI Compiler 4.2.1 | Size<br>Speed | 70<br>70  |
| IAR 5.51.6                             | None          | 78        |
| IAR 5.51.6                             | Size          | 70        |
| IAR 5.51.6                             | Speed         | 70        |
| MSPGCC 4.8.0<br>MSPGCC 4.8.0           | None<br>Size  | 170<br>82 |
| MSPGCC 4.8.0                           | Speed         | 82<br>82  |

**baseAddress** is the base address of the TIMER\_B module. **param** is the pointer to struct for continuous mode initialization.

Modified bits of TBxCTL register.

### Returns:

None

## 24.2.2.24 void TIMER\_B\_initUpDownMode (uint16\_t baseAddress, TIMER\_B\_initUpDownModeParam \* param)

Configures TIMER\_B in up down mode.

This API does not start the timer. Timer needs to be started when required using the TIMER\_B\_startCounter API.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 152       |
| TI Compiler 4.2.1 | Size         | 98        |
| TI Compiler 4.2.1 | Speed        | 98        |
| IAR 5.51.6        | None         | 118       |
| IAR 5.51.6        | Size         | 14        |
| IAR 5.51.6        | Speed        | 72        |
| MSPGCC 4.8.0      | None         | 248       |
| MSPGCC 4.8.0      | Size         | 116       |
| MSPGCC 4.8.0      | Speed        | 118       |

## Parameters:

**baseAddress** is the base address of the TIMER\_B module. **param** is the pointer to struct for up-down mode initialization.

Modified bits of TBxCTL register, bits of TBxCCTL0 register and bits of TBxCCR0 register.

## Returns:

None

## 24.2.2.25 void TIMER\_B\_initUpMode (uint16\_t *baseAddress*, TIMER\_B\_initUpModeParam \* *param*)

Configures TIMER\_B in up mode.

This API does not start the timer. Timer needs to be started when required using the TIMER\_B\_startCounter API.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 152       |
| TI Compiler 4.2.1 | Size         | 98        |
| TI Compiler 4.2.1 | Speed        | 98        |
| IAR 5.51.6        | None         | 120       |
| IAR 5.51.6        | Size         | 16        |
| IAR 5.51.6        | Speed        | 74        |
| MSPGCC 4.8.0      | None         | 248       |
| MSPGCC 4.8.0      | Size         | 116       |
| MSPGCC 4.8.0      | Speed        | 118       |

**baseAddress** is the base address of the TIMER\_B module. **param** is the pointer to struct for up mode initialization.

Modified bits of TBxCTL register, bits of TBxCCTL0 register and bits of TBxCCR0 register.

### Returns:

None

## 24.2.2.26 void TIMER\_B\_outputPWM (uint16\_t *baseAddress*, TIMER\_B\_outputPWMParam \* *param*)

Generate a PWM with TIMER\_B running in up mode.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 136       |
| TI Compiler 4.2.1 | Size         | 86        |
| TI Compiler 4.2.1 | Speed        | 86        |
| IAR 5.51.6        | None         | 108       |
| IAR 5.51.6        | Size         | 100       |
| IAR 5.51.6        | Speed        | 100       |
| MSPGCC 4.8.0      | None         | 228       |
| MSPGCC 4.8.0      | Size         | 100       |
| MSPGCC 4.8.0      | Speed        | 100       |

## Parameters:

**baseAddress** is the base address of the TIMER\_B module. **param** is the pointer to struct for PWM configuration.

Modified bits of TBxCCTLn register, bits of TBxCCTL register, bits of TBxCCTL0 register and bits of TBxCCR0 register.

## Returns:

None

## 24.2.2.27 void TIMER\_B\_selectCounterLength (uint16\_t baseAddress, uint16\_t counterLength)

Selects TIMER\_B counter length.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 30        |
| TI Compiler 4.2.1 | Size         | 12        |
| TI Compiler 4.2.1 | Speed        | 12        |
| IAR 5.51.6        | None         | 12        |
| IAR 5.51.6        | Size         | 8         |
| IAR 5.51.6        | Speed        | 8         |
| MSPGCC 4.8.0      | None         | 48        |
| MSPGCC 4.8.0      | Size         | 12        |
| MSPGCC 4.8.0      | Speed        | 12        |

## Parameters:

baseAddress is the base address of the TIMER\_B module.

counterLength selects the value of counter length. Valid values are:

- TIMER\_B\_COUNTER\_16BIT [Default]
- TIMER\_B\_COUNTER\_12BIT
- TIMER\_B\_COUNTER\_10BIT
- TIMER\_B\_COUNTER\_8BIT

Modified bits are CNTL of TBxCTL register.

#### Returns:

None

## 24.2.2.28 void TIMER\_B\_selectLatchingGroup (uint16\_t baseAddress, uint16\_t groupLatch)

Selects TIMER\_B Latching Group.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 30        |
| TI Compiler 4.2.1 | Size         | 12        |
| TI Compiler 4.2.1 | Speed        | 12        |
| IAR 5.51.6        | None         | 12        |
| IAR 5.51.6        | Size         | 6         |
| IAR 5.51.6        | Speed        | 6         |
| MSPGCC 4.8.0      | None         | 48        |
| MSPGCC 4.8.0      | Size         | 12        |
| MSPGCC 4.8.0      | Speed        | 12        |

## Parameters:

baseAddress is the base address of the TIMER\_B module.

groupLatch selects the latching group. Valid values are:

- TIMER\_B\_GROUP\_NONE [Default]
- TIMER\_B\_GROUP\_CL12\_CL23\_CL56
- TIMER\_B\_GROUP\_CL123\_CL456
- TIMER\_B\_GROUP\_ALL

Modified bits are TBCLGRP of TBxCTL register.

## Returns:

None

# 24.2.2.29 void TIMER\_B\_setCompareValue (uint16\_t baseAddress, uint16\_t compareRegister, uint16\_t compareValue)

Sets the value of the capture-compare register.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 30        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 14        |
| IAR 5.51.6        | Size         | 12        |
| IAR 5.51.6        | Speed        | 12        |
| MSPGCC 4.8.0      | None         | 38        |
| MSPGCC 4.8.0      | Size         | 8         |
| MSPGCC 4.8.0      | Speed        | 8         |

#### Parameters:

baseAddress is the base address of the TIMER\_B module.

compareRegister selects the compare register being used. Refer to datasheet to ensure the device has the compare register being used. Valid values are:

- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_0
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_1
- TIMER B CAPTURECOMPARE REGISTER 2
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_3
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_4
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_5
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_6

compare Value is the count to be compared with in compare mode

Modified bits of TBxCCRn register.

#### Returns:

None

# 24.2.2.30 void TIMER\_B\_setOutputForOutputModeOutBitValue (uint16\_t baseAddress, uint16\_t captureCompareRegister, uint8\_t outputModeOutBitValue)

Set output bit for output mode.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 42        |
| TI Compiler 4.2.1 | Size         | 14        |
| TI Compiler 4.2.1 | Speed        | 14        |
| IAR 5.51.6        | None         | 20        |
| IAR 5.51.6        | Size         | 10        |
| IAR 5.51.6        | Speed        | 10        |
| MSPGCC 4.8.0      | None         | 74        |
| MSPGCC 4.8.0      | Size         | 16        |
| MSPGCC 4.8.0      | Speed        | 16        |

## Parameters:

baseAddress is the base address of the TIMER\_B module.

captureCompareRegister selects the capture compare register being used. Refer to datasheet to ensure the device has the capture compare register being used. Valid values are:

- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_0
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_1
- TIMER B CAPTURECOMPARE REGISTER 2
- TIMER B CAPTURECOMPARE REGISTER 3
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_4

- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_5
- TIMER\_B\_CAPTURECOMPARE\_REGISTER\_6

outputModeOutBitValue the value to be set for out bit Valid values are:

- TIMER\_B\_OUTPUTMODE\_OUTBITVALUE\_HIGH
- TIMER B OUTPUTMODE OUTBITVALUE LOW

Modified bits of TBxCCTLn register.

#### Returns:

None

24.2.2.31 void TIMER\_B\_startContinousMode (uint16\_t baseAddress, uint16\_t clockSource, uint16\_t clockSourceDivider, uint16\_t timerInterruptEnable\_TBIE, uint16\_t timerClear)

DEPRECATED - Spelling Error Fixed. Starts TIMER B in continuous mode.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 52        |
| TI Compiler 4.2.1 | Size         | 16        |
| TI Compiler 4.2.1 | Speed        | 16        |
| IAR 5.51.6        | None         | 34        |
| IAR 5.51.6        | Size         | 18        |
| IAR 5.51.6        | Speed        | 2         |
| MSPGCC 4.8.0      | None         | 52        |
| MSPGCC 4.8.0      | Size         | 16        |
| MSPGCC 4.8.0      | Speed        | 58        |

## Parameters:

baseAddress is the base address of the TIMER\_B module.

clockSource selects the clock source Valid values are:

- TIMER\_B\_CLOCKSOURCE\_EXTERNAL\_TXCLK [Default]
- TIMER\_B\_CLOCKSOURCE\_ACLK
- TIMER\_B\_CLOCKSOURCE\_SMCLK
- TIMER\_B\_CLOCKSOURCE\_INVERTED\_EXTERNAL\_TXCLK

clockSourceDivider is the divider for Clock source. Valid values are:

- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_1 [Default]
- TIMER B CLOCKSOURCE DIVIDER 2
- TIMER B CLOCKSOURCE DIVIDER 3
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_4
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_5
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_6
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_7
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_8
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_10
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_12
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_14
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_16 ■ TIMER\_B\_CLOCKSOURCE\_DIVIDER\_20
- = TIMER\_B\_0LOOKOOUROE\_BIVIDER\_E
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_24 ■ TIMER\_B\_CLOCKSOURCE\_DIVIDER\_28
- TIMER B CLOCKSOURCE DIVIDER 32
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_40

- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_48
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_56
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_64

timerInterruptEnable\_TBIE is to enable or disable TIMER\_B interrupt Valid values are:

- TIMER\_B\_TBIE\_INTERRUPT\_ENABLE
- TIMER\_B\_TBIE\_INTERRUPT\_DISABLE [Default]

timerClear decides if TIMER\_B clock divider, count direction, count need to be reset. Valid values are:

- **TIMER B DO CLEAR**
- TIMER\_B\_SKIP\_CLEAR [Default]

Modified bits of TBxCTL register.

#### Returns:

None

# 24.2.2.32 void TIMER\_B\_startContinuousMode (uint16\_t baseAddress, uint16\_t clockSource, uint16\_t clockSourceDivider, uint16\_t timerInterruptEnable\_TBIE, uint16\_t timerClear)

DEPRECATED - Replaced by TIMER\_B\_configureContinuousMode and TIMER\_B\_startCounter API. Starts TIMER\_B in continuous mode.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 80        |
| TI Compiler 4.2.1 | Size         | 38        |
| TI Compiler 4.2.1 | Speed        | 38        |
| IAR 5.51.6        | None         | 68        |
| IAR 5.51.6        | Size         | 14        |
| IAR 5.51.6        | Speed        | 0         |
| MSPGCC 4.8.0      | None         | 84        |
| MSPGCC 4.8.0      | Size         | 64        |
| MSPGCC 4.8.0      | Speed        | 58        |

## Parameters:

baseAddress is the base address of the TIMER\_B module.

clockSource selects the clock source Valid values are:

- TIMER\_B\_CLOCKSOURCE\_EXTERNAL\_TXCLK [Default]
- TIMER\_B\_CLOCKSOURCE\_ACLK
- TIMER\_B\_CLOCKSOURCE\_SMCLK
- TIMER\_B\_CLOCKSOURCE\_INVERTED\_EXTERNAL\_TXCLK

 ${\it clockSourceDivider}\;$  is the divider for Clock source. Valid values are:

- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_1 [Default]
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_2
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_3
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_4
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_5
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_6
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_7
   TIMER\_B\_CLOCKSOURCE\_DIVIDER\_8
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_10
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_12
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_14
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_16

- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_20
- TIMER B CLOCKSOURCE DIVIDER 24
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_28
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_32
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_40
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_48
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_56
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_64

timerInterruptEnable\_TBIE is to enable or disable TIMER\_B interrupt Valid values are:

- TIMER B TBIE INTERRUPT ENABLE
- TIMER B TBIE INTERRUPT DISABLE [Default]

timerClear decides if TIMER\_B clock divider, count direction, count need to be reset. Valid values are:

- TIMER\_B\_DO\_CLEAR
- TIMER\_B\_SKIP\_CLEAR [Default]

Modified bits of TBxCTL register.

#### Returns:

None

## 24.2.2.33 void TIMER B startCounter (uint16 t baseAddress, uint16 t timerMode)

Starts TIMER\_B counter.

This function assumes that the timer has been previously configured using TIMER\_B\_configureContinuousMode, TIMER\_B\_configureUpMode or TIMER\_B\_configureUpDownMode.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 22        |
| TI Compiler 4.2.1 | Size         | 6         |
| TI Compiler 4.2.1 | Speed        | 6         |
| IAR 5.51.6        | None         | 6         |
| IAR 5.51.6        | Size         | 2         |
| IAR 5.51.6        | Speed        | 4         |
| MSPGCC 4.8.0      | None         | 30        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |

## Parameters:

baseAddress is the base address of the TIMER\_B module.

timerMode selects the mode of the timer Valid values are:

- TIMER\_B\_STOP\_MODE
- **TIMER B UP MODE**
- TIMER\_B\_CONTINUOUS\_MODE [Default]
- TIMER\_B\_UPDOWN\_MODE

Modified bits of TBxCTL register.

## Returns:

None

24.2.2.34 void TIMER\_B\_startUpDownMode (uint16\_t baseAddress, uint16\_t clockSource, uint16\_t clockSourceDivider, uint16\_t timerPeriod, uint16\_t timerInterruptEnable\_TBIE, uint16\_t captureCompareInterruptEnable CCR0 CCIE, uint16\_t timerClear)

DEPRECATED - Replaced by TIMER\_B\_configureUpDownMode and TIMER\_B\_startCounter API. Starts TIMER\_B in up down mode.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 92        |
| TI Compiler 4.2.1 | Size         | 54        |
| TI Compiler 4.2.1 | Speed        | 54        |
| IAR 5.51.6        | None         | 84        |
| IAR 5.51.6        | Size         | 12        |
| IAR 5.51.6        | Speed        | 64        |
| MSPGCC 4.8.0      | None         | 104       |
| MSPGCC 4.8.0      | Size         | 76        |
| MSPGCC 4.8.0      | Speed        | 94        |

#### Parameters:

baseAddress is the base address of the TIMER\_B module.

clockSource selects the clock source Valid values are:

- TIMER B CLOCKSOURCE EXTERNAL TXCLK [Default]
- **TIMER B CLOCKSOURCE ACLK**
- TIMER B CLOCKSOURCE SMCLK
- TIMER\_B\_CLOCKSOURCE\_INVERTED\_EXTERNAL\_TXCLK

clockSourceDivider is the divider for Clock source. Valid values are:

- TIMER B CLOCKSOURCE DIVIDER 1 [Default]
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_2
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_3
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_4
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_5
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_6
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_7
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_8
   TIMER\_B\_CLOCKSOURCE\_DIVIDER\_10
- = TIMER\_B\_0100K00UR0E\_BIVIDER\_10
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_12
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_14
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_16
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_20 ■ TIMER\_B\_CLOCKSOURCE\_DIVIDER\_24
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_28
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_32
- TIMER B CLOCKSOURCE DIVIDER 40
- = IIIVIEN\_B\_CLOCKSOUNCE\_DIVIDEN\_40
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_48
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_56
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_64

timerPeriod is the specified TIMER\_B period

timerInterruptEnable\_TBIE is to enable or disable TIMER\_B interrupt Valid values are:

- TIMER\_B\_TBIE\_INTERRUPT\_ENABLE
- TIMER\_B\_TBIE\_INTERRUPT\_DISABLE [Default]

captureCompareInterruptEnable\_CCR0\_CCIE is to enable or disable TIMER\_B CCR0 capture compare interrupt. Valid values are:

■ TIMER\_B\_CCIE\_CCR0\_INTERRUPT\_ENABLE

## ■ TIMER\_B\_CCIE\_CCR0\_INTERRUPT\_DISABLE [Default]

timerClear decides if TIMER B clock divider, count direction, count need to be reset. Valid values are:

- TIMER\_B\_DO\_CLEAR
- TIMER\_B\_SKIP\_CLEAR [Default]

Modified bits of TBxCTL register, bits of TBxCCTL0 register and bits of TBxCCR0 register.

#### Returns:

None

24.2.2.35 void TIMER\_B\_startUpMode (uint16\_t baseAddress, uint16\_t clockSource, uint16\_t clockSourceDivider, uint16\_t timerPeriod, uint16\_t timerInterruptEnable\_TBIE, uint16\_t captureCompareInterruptEnable\_CCR0\_CCIE, uint16\_t timerClear)

DEPRECATED - Replaced by TIMER\_B\_configureUpMode and TIMER\_B\_startCounter API. Starts TIMER\_B in up mode.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 92        |
| TI Compiler 4.2.1 | Size         | 54        |
| TI Compiler 4.2.1 | Speed        | 54        |
| IAR 5.51.6        | None         | 84        |
| IAR 5.51.6        | Size         | 10        |
| IAR 5.51.6        | Speed        | 62        |
| MSPGCC 4.8.0      | None         | 104       |
| MSPGCC 4.8.0      | Size         | 76        |
| MSPGCC 4.8.0      | Speed        | 94        |

## Parameters:

baseAddress is the base address of the TIMER\_B module.

clockSource selects the clock source Valid values are:

- TIMER\_B\_CLOCKSOURCE\_EXTERNAL\_TXCLK [Default]
- TIMER\_B\_CLOCKSOURCE\_ACLK
- TIMER B CLOCKSOURCE SMCLK
- TIMER B CLOCKSOURCE INVERTED EXTERNAL TXCLK

clockSourceDivider is the divider for Clock source. Valid values are:

- TIMER B CLOCKSOURCE DIVIDER 1 [Default]
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_2
- TIMER B CLOCKSOURCE DIVIDER 3
- IIMEN\_B\_CLOCKSOUNCE\_DIVIDEN\_3
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_4
   TIMER B CLOCKSOURCE DIVIDER 5
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_6
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_7
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_8
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_10
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_12
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_14
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_16
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_20
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_24
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_28 ■ TIMER B CLOCKSOURCE DIVIDER 32
- TIMER B CLOCKSOURCE DIVIDER 40

- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_48
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_56
- TIMER\_B\_CLOCKSOURCE\_DIVIDER\_64

timerPeriod is the specified TIMER\_B period. This is the value that gets written into the CCR0. Limited to 16 bits[uint16\_t]

timerInterruptEnable\_TBIE is to enable or disable TIMER\_B interrupt Valid values are:

- TIMER\_B\_TBIE\_INTERRUPT\_ENABLE
- TIMER B TBIE INTERRUPT DISABLE [Default]

captureCompareInterruptEnable\_CCR0\_CCIE is to enable or disable TIMER\_B CCR0 capture compare interrupt. Valid values are:

- TIMER B CCIE CCR0 INTERRUPT ENABLE
- TIMER\_B\_CCIE\_CCR0\_INTERRUPT\_DISABLE [Default]

timerClear decides if TIMER\_B clock divider, count direction, count need to be reset. Valid values are:

- **TIMER B DO CLEAR**
- TIMER\_B\_SKIP\_CLEAR [Default]

Modified bits of TBxCTL register, bits of TBxCCTL0 register and bits of TBxCCR0 register.

#### Returns:

None

## 24.2.2.36 void TIMER\_B\_stop (uint16\_t baseAddress)

Stops the TIMER\_B.

#### **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 24        |
| TI Compiler 4.2.1 | Size         | 12        |
| TI Compiler 4.2.1 | Speed        | 12        |
| IAR 5.51.6        | None         | 12        |
| IAR 5.51.6        | Size         | 12        |
| IAR 5.51.6        | Speed        | 12        |
| MSPGCC 4.8.0      | None         | 34        |
| MSPGCC 4.8.0      | Size         | 8         |
| MSPGCC 4.8.0      | Speed        | 8         |

## Parameters:

baseAddress is the base address of the TIMER B module.

Modified bits of TBxCTL register.

## Returns:

None

# 24.3 Programming Example

The following example shows some TIMER\_B operations using the APIs

```
TIMER_B_TBIE_INTERRUPT_DISABLE,
  TIMER_B_CCIE_CCR0_INTERRUPT_DISABLE,
  TIMER_B_DO_CLEAR
TIMER_B_startCounter(
                      TIMER_B0_BASE,
        TIMER_B_UP_MODE
//Initialize compare mode to generate PWM1
TIMER_B_initCompare(TIMER_B0_BASE,
  TIMER_B_CAPTURECOMPARE_REGISTER_1,
  TIMER_B_CAPTURECOMPARE_INTERRUPT_DISABLE,
  TIMER_B_OUTPUTMODE_RESET_SET,
  383
  );
//Initialize compare mode to generate PWM2
TIMER_B_initCompare(TIMER_B0_BASE,
  TIMER_B_CAPTURECOMPARE_REGISTER_2,
  TIMER_B_CAPTURECOMPARE_INTERRUPT_ENABLE,
  TIMER_B_OUTPUTMODE_RESET_SET,
  128
  );
```

## 25 Tag Length Value

| Introduction        | 295 |
|---------------------|-----|
| API Functions       | 295 |
| Programming Example |     |

## 25.1 Introduction

The TLV structure is a table stored in flash memory that contains device-specific information. This table is read-only and is write-protected. It contains important information for using and calibrating the device. A list of the contents of the TLV is available in the device-specific data sheet (in the Device Descriptors section), and an explanation on its functionality is available in the MSP430x5xx/MSP430x6xx Family User?s Guide

This driver is contained in tlv.c, with tlv.h containing the API definitions for use by applications.

т

he following code metrics were performed with the TI Compiler 4.2.1 compiler, IAR 5.51.6 compiler and MSPGCC 4.8.0 compiler with different optimization settings. Users may see different code sizes depending on their project settings so it is best to perform your benchmarks within your project. These sizes contain all functions of the peripheral but only functions that are used will be linked into the application and added to the total code size. To see individual API code metrics see the specific API below.

| Compiler                                     | Optimization          | Code Size         |
|----------------------------------------------|-----------------------|-------------------|
| TI Compiler 4.2.1                            | None<br>Size          | 602<br>364        |
| TI Compiler 4.2.1                            | Speed                 | 368               |
| IAR 5.51.6<br>IAR 5.51.6<br>IAR 5.51.6       | None<br>Size<br>Speed | 456<br>302<br>354 |
| MSPGCC 4.8.0<br>MSPGCC 4.8.0<br>MSPGCC 4.8.0 | None<br>Size<br>Speed | 750<br>432<br>706 |

## 25.2 API Functions

## **Functions**

- uint16\_t TLV\_getDeviceType ()
- void TLV getInfo (uint8 t tag, uint8 t instance, uint8 t \*length, uint16 t \*\*data address)
- uint8\_t TLV\_getInterrupt (uint8\_t tag)
- uint16\_t TLV\_getMemory (uint8\_t instance)
- uint16 t TLV getPeripheral (uint8 t tag, uint8 t instance)

## 25.2.1 Detailed Description

The APIs that help in querying the information in the TLV structure are listed

- TLV getInfo() This function retrieves the value of a tag and the length of the tag.
- TLV\_getDeviceType() This function retrieves the unique device ID from the TLV structure.
- TLV\_getMemory() The returned value is zero if the end of the memory list is reached.
- TLV\_getPeripheral() The returned value is zero if the specified tag value (peripheral) is not available in the device.
- TLV\_getInterrupt() The returned value is zero is the specified interrupt vector is not defined.

## 25.2.2 Function Documentation

## 25.2.2.1 uint16\_t TLV\_getDeviceType (void)

Retrieves the unique device ID from the TLV structure.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 16        |
| TI Compiler 4.2.1 | Size         | 8         |
| TI Compiler 4.2.1 | Speed        | 8         |
| IAR 5.51.6        | None         | 8         |
| IAR 5.51.6        | Size         | 6         |
| IAR 5.51.6        | Speed        | 6         |
| MSPGCC 4.8.0      | None         | 16        |
| MSPGCC 4.8.0      | Size         | 6         |
| MSPGCC 4.8.0      | Speed        | 6         |

## Returns:

The device ID is returned as type uint16\_t.

# 25.2.2.2 void TLV\_getInfo (uint8\_t tag, uint8\_t instance, uint8\_t \* length, uint16\_t \*\* data\_address)

Gets TLV Info.

The TLV structure uses a tag or base address to identify segments of the table where information is stored. Some examples of TLV tags are Peripheral Descriptor, Interrupts, Info Block and Die Record. This function retrieves the value of a tag and the length of the tag.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 126       |
| TI Compiler 4.2.1 | Size         | 72        |
| TI Compiler 4.2.1 | Speed        | 76        |
| IAR 5.51.6        | None         | 82        |
| IAR 5.51.6        | Size         | 70        |
| IAR 5.51.6        | Speed        | 70        |
| MSPGCC 4.8.0      | None         | 168       |
| MSPGCC 4.8.0      | Size         | 100       |
| MSPGCC 4.8.0      | Speed        | 110       |

## Parameters:

tag represents the tag for which the information needs to be retrieved. Valid values are:

- TLV\_TAG\_LDTAG
- TLV\_TAG\_PDTAG
- TLV\_TAG\_Reserved3
- TLV\_TAG\_Reserved4
- TLV\_TAG\_BLANK
- TLV\_TAG\_Reserved6
- TLV\_TAG\_Reserved7
- TLV\_TAG\_TAGEND
- TLV\_TAG\_TAGEXT
- TLV\_TAG\_TIMER\_D\_CAL

- TLV\_DEVICE\_ID\_0
- **TLV DEVICE ID 1**
- TLV\_TAG\_DIERECORD
- TLV\_TAG\_ADCCAL
- TLV\_TAG\_ADC12CAL
- TLV\_TAG\_ADC10CAL
- TLV\_TAG\_REFCAL

**instance** In some cases a specific tag may have more than one instance. For example there may be multiple instances of timer calibration data present under a single Timer Cal tag. This variable specifies the instance for which information is to be retrieved (0, 1, etc.). When only one instance exists; 0 is passed.

**length** Acts as a return through indirect reference. The function retrieves the value of the TLV tag length. This value is pointed to by \*length and can be used by the application level once the function is called. If the specified tag is not found then the pointer is null 0.

data\_address acts as a return through indirect reference. Once the function is called data\_address points to the pointer that holds the value retrieved from the specified TLV tag. If the specified tag is not found then the pointer is null 0.

#### Returns:

None

## 25.2.2.3 uint8\_t TLV\_getInterrupt (uint8\_t tag)

Get interrupt information from the TLV.

This function is used to retrieve information on available interrupt vectors. It allows the user to check if a specific interrupt vector is defined in a given device.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 160       |
| TI Compiler 4.2.1 | Size         | 98        |
| TI Compiler 4.2.1 | Speed        | 98        |
| IAR 5.51.6        | None         | 128       |
| IAR 5.51.6        | Size         | 82        |
| IAR 5.51.6        | Speed        | 102       |
| MSPGCC 4.8.0      | None         | 200       |
| MSPGCC 4.8.0      | Size         | 106       |
| MSPGCC 4.8.0      | Speed        | 228       |

## Parameters:

tag represents the tag for the interrupt vector. Interrupt vector tags number from 0 to N depending on the number of available interrupts. Refer to the device datasheet for a list of available interrupts.

## Returns:

The returned value is zero is the specified interrupt vector is not defined.

## 25.2.2.4 uint16\_t TLV\_getMemory (uint8\_t instance)

Gets memory information.

The Peripheral Descriptor tag is split into two portions a list of the available flash memory blocks followed by a list of available peripherals. This function is used to parse through the first portion and calculate the total flash memory available in a device. The typical usage is to call the TLV\_getMemory which returns a non-zero value until the entire memory list has been parsed. When a zero is returned, it indicates that all the memory blocks have been counted and the next address holds the beginning of the device peripheral list.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 114       |
| TI Compiler 4.2.1 | Size         | 70        |
| TI Compiler 4.2.1 | Speed        | 70        |
| IAR 5.51.6        | None         | 92        |
| IAR 5.51.6        | Size         | 54        |
| IAR 5.51.6        | Speed        | 70        |
| MSPGCC 4.8.0      | None         | 128       |
| MSPGCC 4.8.0      | Size         | 86        |
| MSPGCC 4.8.0      | Speed        | 120       |

#### Parameters:

**instance** In some cases a specific tag may have more than one instance. This variable specifies the instance for which information is to be retrieved (0, 1 etc). When only one instance exists; 0 is passed.

#### Returns:

The returned value is zero if the end of the memory list is reached.

## 25.2.2.5 uint16 t TLV getPeripheral (uint8 t tag, uint8 t instance)

Gets peripheral information from the TLV.

he Peripheral Descriptor tag is split into two portions a list of the available flash memory blocks followed by a list of available peripherals. This function is used to parse through the second portion and can be used to check if a specific peripheral is present in a device. The function calls TLV\_getPeripheral() recursively until the end of the memory list and consequently the beginning of the peripheral list is reached. <

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 186       |
| TI Compiler 4.2.1 | Size         | 116       |
| TI Compiler 4.2.1 | Speed        | 116       |
| IAR 5.51.6        | None         | 146       |
| IAR 5.51.6        | Size         | 90        |
| IAR 5.51.6        | Speed        | 106       |
| MSPGCC 4.8.0      | None         | 238       |
| MSPGCC 4.8.0      | Size         | 134       |
| MSPGCC 4.8.0      | Speed        | 242       |

## Parameters:

tag represents represents the tag for a specific peripheral for which the information needs to be retrieved. In the header file tlv. h specific peripheral tags are pre-defined, for example USCIA\_B and TA0 are defined as TLV\_PID\_USCI\_AB and TLV\_PID\_TA2 respectively. Valid values are:

- TLV PID NO MODULE No Module
- **TLV\_PID\_PORTMAPPING** Port Mapping
- TLV\_PID\_MSP430CPUXV2 MSP430CPUXV2
- TLV\_PID\_JTAG JTAG
- TLV PID SBW SBW
- TLV\_PID\_EEM\_XS EEM X-Small
- TLV\_PID\_EEM\_S EEM Small
- TLV\_PID\_EEM\_M EEM Medium
- TLV\_PID\_EEM\_L EEM Large
- TLV\_PID\_PMM PMM
- TLV\_PID\_PMM\_FR PMM FRAM
- TLV\_PID\_FCTL Flash
- TLV\_PID\_CRC16 CRC16

- TLV\_PID\_CRC16\_RB CRC16 Reverse
- TLV PID WDT A WDT A
- TLV\_PID\_SFR SFR
- TLV\_PID\_SYS SYS
- TLV\_PID\_RAMCTL RAMCTL
- TLV\_PID\_DMA\_1 DMA 1
- **TLV\_PID\_DMA\_3** DMA 3
- TLV PID UCS UCS
- TLV\_PID\_DMA\_6 DMA 6
- TLV PID DMA 2 DMA 2
- TLV\_PID\_PORT1\_2 Port 1 + 2 / A
- **TLV\_PID\_PORT3\_4** Port 3 + 4 / B
- **TLV\_PID\_PORT5\_6** Port 5 + 6 / C
- TLV PID PORT7 8 Port 7 + 8 / D
- TLV\_PID\_PORT9\_10 Port 9 + 10 / E
- TLV\_PID\_PORT11\_12 Port 11 + 12 / F
- TLV\_PID\_PORTU Port U
- TLV\_PID\_PORTJ Port J
- TLV\_PID\_TA2 Timer A2
- TLV\_PID\_TA3 Timer A1
- TLV\_PID\_TA5 Timer A5
- TLV PID TA7 Timer A7
- TLV\_PID\_TB3 Timer B3
- TLV\_PID\_TB5 Timer B5
- TLV PID TB7 Timer B7
- TLV PID RTC RTC
- TLV\_PID\_BT\_RTC BT + RTC
- TLV\_PID\_BBS Battery Backup Switch
- TLV\_PID\_RTC\_B RTC\_B
- TLV\_PID\_TD2 Timer D2
- TLV\_PID\_TD3 Timer D1
- TLV PID TD5 Timer D5
- TLV\_PID\_TD7 Timer D7
- TLV\_PID\_TEC Timer Event Control
- TLV\_PID\_RTC\_C RTC\_C
- TLV\_PID\_AES AES
- TLV PID MPY16 MPY16
- TLV\_PID\_MPY32 MPY32
- TLV\_PID\_MPU MPU
- TLV PID USCI AB USCI AB
- TLV\_PID\_USCI\_A USCI\_A
- TLV\_PID\_USCI\_B USCI\_B
- TLV\_PID\_EUSCI\_A eUSCI\_A
- TLV\_PID\_EUSCI\_B eUSCI\_B
- TLV\_PID\_REF Shared Reference ■ TLV\_PID\_COMP\_B - COMP\_B
- TLV\_PID\_COMP\_D COMP\_D
- TLV\_PID\_USB USB
- TLV PID LCD B LCD B
- TLV\_PID\_LCD\_C LCD\_C
- TLV\_PID\_DAC12\_A DAC12\_A
- TLV\_PID\_SD16\_B\_1 SD16\_B 1 Channel
- TLV\_PID\_SD16\_B\_2 SD16\_B 2 Channel
- TLV\_PID\_SD16\_B\_3 SD16\_B 3 Channel
- TLV\_PID\_SD16\_B\_4 SD16\_B 4 Channel

```
■ TLV_PID_SD16_B_5 - SD16_B 5 Channel
■ TLV_PID_SD16_B_6 - SD16_B 6 Channel
■ TLV_PID_SD16_B_7 - SD16_B 7 Channel
■ TLV_PID_SD16_B_8 - SD16_B 8 Channel
■ TLV_PID_ADC12_A - ADC12_A
■ TLV_PID_ADC10_A - ADC10_A
■ TLV_PID_ADC10_B - ADC10_B
■ TLV_PID_SD16_A - SD16_A
■ TLV_PID_TI_BSL - BSL
```

**instance** In some cases a specific tag may have more than one instance. For example a device may have more than a single USCI module, each of which is defined by an instance number 0, 1, 2, etc. When only one instance exists; 0 is passed.

#### Returns:

The returned value is zero if the specified tag value (peripheral) is not available in the device.

## 25.3 Programming Example

The following example shows some tlv operations using the APIs

# 26 WatchDog Timer (WDT\_A)

| Introduction        | 301 |
|---------------------|-----|
| API Functions       | 301 |
| Programming Example | 305 |

## 26.1 Introduction

The Watchdog Timer (WDT\_A) API provides a set of functions for using the MSP430Ware WDT\_A modules. Functions are provided to initialize the Watchdog in either timer interval mode, or watchdog mode, with selectable clock sources and dividers to define the timer interval.

The WDT\_A module can generate only 1 kind of interrupt in timer interval mode. If in watchdog mode, then the WDT\_A module will assert a reset once the timer has finished.

This driver is contained in wdt\_a.c, with wdt\_a.h containing the API definitions for use by applications.

T

he following code metrics were performed with the TI Compiler 4.2.1 compiler, IAR 5.51.6 compiler and MSPGCC 4.8.0 compiler with different optimization settings. Users may see different code sizes depending on their project settings so it is best to perform your benchmarks within your project. These sizes contain all functions of the peripheral but only functions that are used will be linked into the application and added to the total code size. To see individual API code metrics see the specific API below.

| Optimization | Code Size                                                      |
|--------------|----------------------------------------------------------------|
| None         | 172                                                            |
| Size         | 90                                                             |
| Speed        | 90                                                             |
| None         | 140                                                            |
| Size         | 54                                                             |
| Speed        | 54                                                             |
| None         | 236                                                            |
| Size         | 104                                                            |
| Speed        | 104                                                            |
|              | None<br>Size<br>Speed<br>None<br>Size<br>Speed<br>None<br>Size |

## 26.2 API Functions

## **Functions**

- void WDT A hold (uint16 t baseAddress)
- void WDT\_A\_intervalTimerInit (uint16\_t baseAddress, uint8\_t clockSelect, uint8\_t clockDivider)
- void WDT\_A\_resetTimer (uint16\_t baseAddress)
- void WDT A start (uint16 t baseAddress)
- void WDT\_A\_watchdogTimerInit (uint16\_t baseAddress, uint8\_t clockSelect, uint8\_t clockDivider)

## 26.2.1 Detailed Description

The WDT A API is one group that controls the WDT A module.

- WDT\_A\_hold()
- WDT\_A\_start()
- WDT A clearCounter()

- WDT\_A\_watchdogTimerInit()
- WDT\_A\_intervalTimerInit()

## 26.2.2 Function Documentation

## 26.2.2.1 void WDT\_A\_hold (uint16\_t baseAddress)

Holds the Watchdog Timer.

This function stops the watchdog timer from running, that way no interrupt or PUC is asserted.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 34        |
| TI Compiler 4.2.1 | Size         | 20        |
| TI Compiler 4.2.1 | Speed        | 20        |
| IAR 5.51.6        | None         | 30        |
| IAR 5.51.6        | Size         | 12        |
| IAR 5.51.6        | Speed        | 12        |
| MSPGCC 4.8.0      | None         | 50        |
| MSPGCC 4.8.0      | Size         | 24        |
| MSPGCC 4.8.0      | Speed        | 24        |

#### Parameters:

baseAddress is the base address of the WDT\_A module.

## Returns:

None

# 26.2.2.2 void WDT\_A\_intervalTimerInit (uint16\_t baseAddress, uint8\_t clockSelect, uint8\_t clockDivider)

Sets the clock source for the Watchdog Timer in timer interval mode.

This function sets the watchdog timer as timer interval mode, which will assert an interrupt without causing a PUC.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 36        |
| TI Compiler 4.2.1 | Size         | 16        |
| TI Compiler 4.2.1 | Speed        | 16        |
| IAR 5.51.6        | None         | 26        |
| IAR 5.51.6        | Size         | 10        |
| IAR 5.51.6        | Speed        | 10        |
| MSPGCC 4.8.0      | None         | 44        |
| MSPGCC 4.8.0      | Size         | 20        |
| MSPGCC 4.8.0      | Speed        | 20        |

## Parameters:

baseAddress is the base address of the WDT\_A module.

clockSelect is the clock source that the watchdog timer will use. Valid values are:

- WDT\_A\_CLOCKSOURCE\_SMCLK [Default]
- WDT\_A\_CLOCKSOURCE\_ACLK

- WDT\_A\_CLOCKSOURCE\_VLOCLK
- WDT\_A\_CLOCKSOURCE\_XCLK
  Modified bits are WDTSSEL of WDTCTL register.

clockDivider is the divider of the clock source, in turn setting the watchdog timer interval. Valid values are:

- WDT\_A\_CLOCKDIVIDER\_2G
- WDT\_A\_CLOCKDIVIDER\_128M
- WDT\_A\_CLOCKDIVIDER\_8192K
- WDT\_A\_CLOCKDIVIDER\_512K
- WDT\_A\_CLOCKDIVIDER\_32K [Default]
- WDT\_A\_CLOCKDIVIDER\_8192
- WDT\_A\_CLOCKDIVIDER\_512
- WDT\_A\_CLOCKDIVIDER\_64

Modified bits are WDTIS and WDTHOLD of WDTCTL register.

## Returns:

None

## 26.2.2.3 void WDT\_A\_resetTimer (uint16\_t baseAddress)

Resets the timer counter of the Watchdog Timer.

This function resets the watchdog timer to 0x0000h.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 32        |
| TI Compiler 4.2.1 | Size         | 18        |
| TI Compiler 4.2.1 | Speed        | 18        |
| IAR 5.51.6        | None         | 28        |
| IAR 5.51.6        | Size         | 8         |
| IAR 5.51.6        | Speed        | 8         |
| MSPGCC 4.8.0      | None         | 48        |
| MSPGCC 4.8.0      | Size         | 22        |
| MSPGCC 4.8.0      | Speed        | 22        |
|                   |              |           |

## Parameters:

baseAddress is the base address of the WDT\_A module.

## Returns:

None

## 26.2.2.4 void WDT A start (uint16 t baseAddress)

Starts the Watchdog Timer.

This function starts the watchdog timer functionality to start counting again.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 34        |
| TI Compiler 4.2.1 | Size         | 20        |
| TI Compiler 4.2.1 | Speed        | 20        |
| IAR 5.51.6        | None         | 30        |
| IAR 5.51.6        | Size         | 12        |
| IAR 5.51.6        | Speed        | 12        |
| MSPGCC 4.8.0      | None         | 50        |
| MSPGCC 4.8.0      | Size         | 18        |
| MSPGCC 4.8.0      | Speed        | 18        |

## Parameters:

baseAddress is the base address of the WDT\_A module.

#### Returns:

None

# 26.2.2.5 void WDT\_A\_watchdogTimerInit (uint16\_t baseAddress, uint8\_t clockSelect, uint8\_t clockDivider)

Sets the clock source for the Watchdog Timer in watchdog mode.

This function sets the watchdog timer in watchdog mode, which will cause a PUC when the timer overflows. When in the mode, a PUC can be avoided with a call to WDT\_A\_resetTimer() before the timer runs out.

## **Code Metrics:**

| Compiler          | Optimization | Code Size |
|-------------------|--------------|-----------|
| TI Compiler 4.2.1 | None         | 36        |
| TI Compiler 4.2.1 | Size         | 16        |
| TI Compiler 4.2.1 | Speed        | 16        |
| IAR 5.51.6        | None         | 26        |
| IAR 5.51.6        | Size         | 12        |
| IAR 5.51.6        | Speed        | 12        |
| MSPGCC 4.8.0      | None         | 44        |
| MSPGCC 4.8.0      | Size         | 20        |
| MSPGCC 4.8.0      | Speed        | 20        |

## Parameters:

baseAddress is the base address of the WDT\_A module.

clockSelect is the clock source that the watchdog timer will use. Valid values are:

- WDT\_A\_CLOCKSOURCE\_SMCLK [Default]
- WDT\_A\_CLOCKSOURCE\_ACLK
- WDT\_A\_CLOCKSOURCE\_VLOCLK
- WDT\_A\_CLOCKSOURCE\_XCLK

Modified bits are WDTSSEL of WDTCTL register.

clockDivider is the divider of the clock source, in turn setting the watchdog timer interval. Valid values are:

- WDT A CLOCKDIVIDER 2G
- WDT\_A\_CLOCKDIVIDER\_128M
- WDT A CLOCKDIVIDER 8192K
- WDT\_A\_CLOCKDIVIDER\_512K
- WDT\_A\_CLOCKDIVIDER\_32K [Default]
- WDT\_A\_CLOCKDIVIDER\_8192
- WDT\_A\_CLOCKDIVIDER\_512
- WDT A CLOCKDIVIDER 64

Modified bits are WDTIS and WDTHOLD of WDTCTL register.

## Returns:

None

## 26.3 Programming Example

The following example shows how to initialize and use the WDT\_A API to interrupt about every 32 ms, toggling the LED in the ISR.

## **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

**Products Applications** www.ti.com/audio amplifier.ti.com Audio **Amplifiers** www.ti.com/automotive dataconverter.ti.com **Data Converters** Automotive www.ti.com/broadband www.dlp.com **DLP® Products** Broadband www.ti.com/digitalcontrol DSP dsp.ti.com Digital Control www.ti.com/medical Clocks and Timers www.ti.com/clocks Medical www.ti.com/military Interface Military interface.ti.com www.ti.com/opticalnetwork Optical Networking Logic logic.ti.com www.ti.com/security Power Mgmt power.ti.com Security www.ti.com/telephony Microcontrollers microcontroller.ti.com Telephony www.ti-rfid.com Video & Imaging www.ti.com/video RF/IF and ZigBee® Solutions www.ti.com/lprf Wireless www.ti.com/wireless

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2014, Texas Instruments Incorporated