

# **Advanced Microelectronics Lab**

(ELCT 1005)

Lab Report 1

Mohamed Tarek 49-7879

Martel Megalaa 49-3843

Abdelrahman Ayman 52-15037



#### Introduction:

Over the years, as the demand for enhanced graphics performance and flexibility has grown, the integration of VGA with Field-Programmable Gate Arrays (FPGAs) has emerged as a powerful solution.

It is required in this lab to control the LCD screen (640x480) to display a fixed color using RGB combinations and an image of your choice to be displayed in place on the screen.

Video Graphics Array (VGA), is used as an interface between the FPGA and the LCD screen. It controls the signals timing on the monitor using the Horizontal-sync for the scan line process and Vertical-sync for the frame process.

## Task 1:

## A. Methodology and Implementation

First, a VGA controller module is implemented to control the signals and their timings. 5 inputs (clk, reset, Rin, Gin, Bin) and 5 outputs (R, G, B, hsync, vsync) were used. Because the VGA operates only at 25MHz while the FPGA (basys3) operates at 100MHz, a clock divider has been used in such way that every 2 clock cycles (rising edge) correspond to half a cycle in the 25MHz clock (every 2 clock cycles of 100MHz the 25MHz clock signal changes). The three switches Rin, Gin, and Bin were responsible for the switching of the 8 different color combinations. For the outputs R, G, and B each represent 4 bits. Hsync and vsync outputs are used as signals for writing each pixel on the screen. To understand how this works, pixels start getting written from top left moving horizontally. After each row ends, hsync signal is used to increment the line row and starting writing the pixels. Once all the rows are done, the vsync signal is used to repeat the whole cycle with a new clear frame (simulations were run to ensure timings are working properly and clock cycles are right).

2 processes were used one for the vsync while the other for the hsync. Constants of the waveforms, sync pulse time, display time, pulse width, front porch, and back porch were all used following their respective clock cycles. To conclude, whenever both the vsync and the hsync are in their display mode, RGB outputs can be displayed depending on the input switches.



# **B.** Output

Depending on the switch inputs, the color on the screen changes. (File attached in the drive)

#### C. Area Utilization





#### **D. Power Utilization**



# **Task 2:**

# A. Methodology and Implementation

Primary, an image is converted to a coe file with each pixel representing a 12-bit RGB representation either using MATLAB or Python code (MATLAB was used).

Due to the FPGA's limited memory, a restricted 300x300 image could be used.

$$(300\times300)\times12$$
 bits =  $90000\times12$  bits

Nothing much changed from the first task except that display is on for only the first 300 pixels while the rest are set as 0's (black). Once all the 90000 pixels are read and the normal full vsync and hsync cycles complete (640x480) the image is displayed on the screen.



#### **B.** Output



#### C. Area Utilization





#### **D. Power Utilization**



#### **CONCLUSION:**

A fixed image was successfully displayed on a VGA 640x480 display thanks to the successful implementation of VHDL code. The image was successfully displayed on the VGA screen by assigning the correct RGB values to each pixel. Working on the VGA can be a bit confusing but at the end it is quite rewarding.

Facing certain difficulties such as the FPGA's limited memory and assigning the correct vsync and hsync signals clock cycles.

Expecting that the image display would use more area and power than displaying a single color on the screen even though the image is on a smaller scale.



# **APPENDIX:**

#### Task1:

```
3 | library IEEE;
4 use IEEE.STD LOGIC 1164.ALL;
5 use ieee.std logic unsigned.all;
6 | use ieee.numeric_std.all;
8 -- Uncomment the following library declaration if using
9 \ \ -- arithmetic functions with Signed or Unsigned values
10 --use IEEE.NUMERIC STD.ALL;
11
12 -- Uncomment the following library declaration if instantiating
13 -- any Xilinx leaf cells in this code.
14 --library UNISIM;
15 --use UNISIM. VComponents.all;
17 | entity VGA_Module is
     Port ( clk : in STD LOGIC;
18
       reset : in std_logic;
19
      Rin, Gin, Bin: in std_logic;
20
     R,G,B: out std_logic_vector(3 downto 0);
hsync,vsync:out std_logic);
21
22
23
24 end VGA_Module;
25
26 | architecture Behavioral of VGA_Module is
27
28
  signal clk out1: std logic:='1';
   signal hsyn, vsyn:std_logic;
   signal vdisplay, hdisplay:std_logic:='1';
   hsync <= hsyn;
   vsync<=vsyn;
   clocking:process (clk)
   variable count:integer := 0;
   begin
  if rising edge(clk) then
      count := count+1;
       if count = 2 then
           clk_out1 <= not clk_out1;
           count := 0;
      end if;
   end if;
   end process;
   scan_line:process(clk_out1,reset)
      constant TFP: integer:= 16;
       constant TDISP : integer:= 640;
       constant TPW: integer:=96;
       constant TBP: integer:=48;
```

variable Hcount : integer:=0;



```
GUC
German University in Cairo
```

```
begin
      if (reset ='1') then
          Hcount := 0;
          hsyn <= '1';
          hdisplay <= '1';
      elsif rising_edge(clk_out1) then
          Hcount := Hcount+1;
          if (Hcount = TDISP ) then
             hdisplay <= '0';
          end if;
          if (Hcount = TDISP+TFP ) then
              hsyn <= '0';
          end if;
          if (Hcount = TDISP+TFP+TPW) then
              hsyn <= '1';
          if (Hcount = TFP+TPW+TBP+TDISP) then
              Hcount := 0;
              hsyn <='1';
              hdisplay <= '1';
          END IF;
      end if;
  end process;
| | process(clk_out1,reset)
      constant TFP: integer:= 8000;
    constant TVDISP300 : integer:= 240000;
    constant TDISP: integer:= 384000;
    constant TPW: integer:= 1600;
     constant TBP: integer:= 26400;
    variable Vcount : integer:= 0;
 begin
    if (reset ='1') then
        Vcount := 0;
        vsyn <= '1';
         vdisplay <= '1';</pre>
     elsif rising_edge(clk_out1) then
         Vcount := Vcount+1;
        if (Vcount = TVDISP300 ) then
            vdisplay <= '0';</pre>
         end if;
        if (Vcount = TDISP+TFP ) then
           vsyn <= '0';
         end if;
 if (Vcount = TDISP+TFP+TPW) then
            vsyn <= '1';
```

if (Vcount = TFP+TPW+TBP+TDISP) then

Vdisplay <= '1';
Vcount := 0;
vsyn <='1';</pre>





```
END IF;
    end if;
end process;
process(vdisplay,hdisplay,reset,clk_out1)
if (vdisplay='1' and hdisplay='1' and reset ='0' )then --and rising_edge(clk_out1)) then
                      if (Rin = '1') then
   R <= "1111";
elsif (Rin = '0') then
   R <= "0000";</pre>
                       end if;
                          -GREEN-
                       if (Gin = '1') then
                           G <= "1111";
                       elsif (Gin = '0') then
                          G <= "0000";
                       end if;
                      if (Bin = '1') then
                            B <= "1111";
                       elsif (Bin = '0') then
                       B <= "0000";
end if;
```

#### ELSE

```
r <= (others => '0');
g <= (others => '0');
b <= (others => '0');
end if;
end process;
end Behavioral;
```



#### Task2:

```
22 | library IEEE;
      use IEEE.STD_LOGIC_1164.ALL;
 24 use ieee.std_logic_unsigned.all;
 25 use ieee.numeric std.all;
 27 \ominus -- Uncomment the following library declaration if using
 28
      -- arithmetic functions with Signed or Unsigned values
      --use IEEE.NUMERIC STD.ALL;
 31 -- Uncomment the following library declaration if instantia
 32 -- any Xilinx leaf cells in this code.
 33 --library UNISIM;
 34 --use UNISIM. VComponents.all;
 3.5
 36 \ominus entity VGA_IMAGE_stream is
  37
        Port ( clk : in STD_LOGIC;
 38
          reset : in std_logic;
        Rin, Gin, Bin: in std_logic;
 39
 40
         R,G,B: out std logic vector(3 downto 0);
         hsync, vsync:out std logic);
 42 ⊖ --clk_out,
 43
          --flag:out std_logic;
        --dout1: out std_logic_vector(0 downto 0);
--addr:out std_logic_vector(16 downto 0));
 44
 45 🖨
 46 end VGA_IMAGE_stream;
 47
 48 - architecture Behavioral of VGA IMAGE stream is
 51 \ominus component blk_mem_gen_0 IS
 52 PORT (
    clka : IN STD_LOGIC;
      wea : IN STD LOGIC VECTOR(0 DOWNTO 0);
      addra : IN STD LOGIC VECTOR (16 DOWNTO 0);
      dina : IN STD_LOGIC_VECTOR(11 DOWNTO 0);
      douta : OUT STD LOGIC VECTOR (11 DOWNTO 0)
) A END component;
  signal clk_out1: std_logic:='1';
   signal hsyn, vsyn:std logic;
   signal vdisplay, hdisplay: std_logic:='1';
  signal address:std logic vector(16 downto 0):=(others => '0');
  signal dout:std_logic_vector(11 downto 0);
  begin
--vdisp <= vdisplay;
   --hdisp <= hdisplay;
3 \ominus --clk\_out <= clk\_out1;
   hsync <= hsyn;
   mem0: blk_mem_gen_0 port map(clka => clk_out1, wea => (others => '0'), addra => address, dina => (others => '0'), douta =>dout);
   --flag<=vdisplay and hdisplay;
↓ clocking:process (clk)
```





```
or \array crockind:brocess (cir)
82 | variable count:integer := 0;
83 | begin
84 🖯 if rising edge(clk) then
       count := count+1;
86 if count = 2 then
87 i
           clk_out1 <= not clk_out1;
88
           count := 0;
89 \( \hat{\text{end if;}}
90 \(\hat{\text{\text{d}}}\) end if;
91 	☐ end process;
92
93
94
95  scan_line:process(clk_out1,reset)
96 constant TFP: integer:= 16;
97 !
      constant TDISP300 : integer:= 300;
      constant TDISP : integer:= 640;
98
99 i
       constant TPW: integer:=96;
.00
       constant TBP: integer:=48;
.01
     variable Hcount : integer:=0;
.02 begin
.03 - if (reset ='1') then
04
           Hcount := 0;
.05
           hsyn <= '1';
.06
           hdisplay <= '1';
.07 | elsif rising edge(clk_out1) then
.08
.09
           Hcount := Hcount+1;
.10 🖯
           if (Hcount = TDISP300 ) then
               hdisplay <= '0';
.11
```





```
hdisplay <= '0';
        end if;
2 🖨
        if (Hcount = TDISP+TFP ) then
3 🖨
             hsyn <= '0';
5 🖨
         end if:
6 🖨
         if (Hcount = TDISP+TFP+TPW) then
7
             hsyn <= '1';
3 🖨
          end if;
9 1
if (Hcount = TFP+TPW+TBP+TDISP) then
1
             Hcount := 0;
2
             hsyn <='1';
             hdisplay <= '1';
4
5 🖨
          END IF;
7 🗇
    end if;
3 ← end process;
1  process(clk_out1,reset)
     constant TFP: integer:= 8000;
      constant TVDISP300 : integer:= 240000;
     constant TDISP: integer:= 384000;
     constant TPW: integer:= 1600;
      constant TBP: integer:= 26400;
       variable Vcount : integer:= 0;
 begin
9 🖨
     if (reset ='1') then
)
          Vcount := 0;
          vsyn <= '1';
```

```
.42
            vdisplay <= '1';</pre>
43
        elsif rising edge(clk_out1) then
44
            Vcount := Vcount+1;
.45 🖨
           if (Vcount = TVDISP300 ) then
                vdisplay <= '0';</pre>
46
          end if;
47 🖨
.48 😓
           if (Vcount = TDISP+TFP ) then
49
               vsyn <= '0';
          end if;
.50 🖒
.51 🖨
           if (Vcount = TDISP+TFP+TPW) then
.52
               vsyn <= '1';
.53 🖒
            end if;
.54
.55 !
.56 🖨
           if (Vcount = TFP+TPW+TBP+TDISP) then
                Vdisplay <= '1';
.57
                Vcount := 0;
58 '
.59
                vsyn <='1';
.60
.61 🗇
            END IF;
62
.63 🖨
       end if;
.64 @ end process;
.65 process(vdisplay,hdisplay,reset,clk_out1)
66 --const int ivVal[] = {33, 44, 55, 66};
67 | variable hcount: integer:=0;
.68 | variable vcount: integer:=0;
69 variable upper: integer:=90000;
70 | begin
.71 \ominus if (vdisplay='1' and hdisplay='1' and reset ='0' )then --and rising_edge(olk_out1)) then
72 --
```



# Advanced Microelectronics Lab ELCT1005 Prof. Mohamed Abdelghany Eng. Amr Alaa

```
if rising_edge(clk_out1) then
                     address <= address+1;
\dot{\ominus}
                     if (unsigned(address) >= "101011111110001111") or (vcount = 90000) then
                         report("weselt");
                          address <= (others => '0');
----
                     end if;
                      R <= dout(11 downto 8);
                      G <= dout(7 downto 4);
                      B <= dout(3 downto 0);
                     address <= (others => '0');
   end if;
  ELSE
                  r <= (others => '0');
                  g <= (others => '0');
                  b <= (others => '0');
\triangle end if ;
end process;
end Behavioral;
```