#### Stale pointers are the new black

Vincenzo Iozzo, Giovanni Gola

vincenzo.iozzo@zynamics.com giovanni.gola@mail.polimi.it



#### Disclaimer

aon, code snippets In this talk you won't see all those formulas and bullets.

 $[a_n \cos(nx) + b_n \sin(nx)],$ From past experiences the speak at all the aforementioned elements are no useful ਗੁੰਦ understand your idea.

You instead will see nctures which the speaker hopes will anding of the ideas explained in the talk convey bet

# You don't want slides like this, do you?

# Stale pointers are the new black



#### Motivations



But srsly, how do you compete with @taviso? He reports all my Flash and Reader o-days. Senseless slaughter of bugs, I'm quitting infosec.

17 Aug via web 🏠 Favorite 😂 Retweet 🦘 Reply

# Different approaches then..



### .. Or Static Analysis!

- Dataflow analysis
- Model Checking
- Theorem Proving

### Our Idea



#### How it works



### Single Static Assignment Form



# Example

mov eax, 0x40

mov eax, 0x100

mov ebx, 0x2

cmp ecx, edx

Jle 1

mov ebx, 0x4

mov ebx, 0x20

### Looks better, right?



mov ebx\_1, 0x4

mov ebx\_2, 0x20



#### How about now?

mov eax\_0, 0x40

Mov eax 1, 0x100

Mov ebx\_0, 0x2 cmp ecx, edx Jle 1

mov ebx\_1, 0x4

mov ebx\_2, 0x20

mov ecx, ebx\_?

#### Tah-dah!



# Intermediate language interlude













#### **Enter REIL**

A small introduction to the REIL meta language

- small RISC instruction set (17 instructions)
  - Arithmetic instructions (ADD, SUB, MUL, DIV, MOD, BSH)
  - Bitwise instructions (AND, OR, XOR)
  - Logical instructions (BISZ, JCC)
  - Data transfer instructions (LDM, STM, STR)
  - Other instructions (NOP, UNDEF, UNKN)
- register machine
- unlimited number of temp registers
- side effect free
- no exceptions, floating point, 64Bit, ...

# Example

```
WebCore.idb::__ZNK7WebCore16AbstractDatabase14securityOriginEv
00001EB0
00001EB0
           push
                       ebp
00001EB1
           mov
                       ebp, esp
00001EB3
                       eax, ss:[ebp+arg_0]
          mov
00001EB6
                       eax, ds:[eax+0xC]
          mov
00001EB9
          leave
00001EBA
          retn
```

#### Translated

```
001EB000
                     esp, 0x4, gword t0
                                        // 00001EB0 push ebp
          sub
001EB001
          and
                     qword t0, 0xFFFFFFFF, esp
001EB002
          stm
                     ebp, , esp
                                                // 00001EB1 mov ebp, esp
001EB100
                     esp, , ebp
          str
                     0x8, ebp, gword t0 // 00001EB3 mov eax, ss: [ebp + arg 0]
001EB300
          add
001EB301
                     qword t0, 0xFFFFFFFF, t1
          and
001EB302
         1dm
                     t1, , t2
001EB303
                     t2, , eax
          str
                     0xC, eax, gword t0 // 00001EB6 mov eax, ds: [eax + 12]
001EB600
          add
001EB601
                     qword t0, 0xFFFFFFFF, t1
          and
001EB602
         1dm
                     t1, , t2
001EB603
                     t2, , eax
          str
001EB900
          str
                     ebp, , esp
                                                // 00001EB9 leave
001EB901
                     esp, , ebp
         ldm
001EB902
          add
                     esp, 0x4, gword t0
001EB903
                     qword t0, 0xFFFFFFFF, esp
          and
001EBA00
          1dm
                     esp, , t0
                                                // 00001EBA retn
001EBA01
          add
                     esp, 0x4, gword t1
001EBA02
          and
                     qword t1, qword 0xFFFFFFFF, esp
001EBA03
          icc
                     0x1, , t0
```

## Back to SSA

#### Flavours

- Non-pruned
- Semi-pruned
- Pruned

### Non-locals



### Algorithm

- Find non-locals
- Place phi-functions
- Recursively rename variables

#### A function

```
001E7000
          sub
                     esp, 0x4, gword t0 // 00001E70 push ebp
001E7001
          and
                     qword t0, 0xFFFFFFF, esp
001E7002
          stm
                     ebp, , esp
001E7100
                     esp, , ebp
                                            // 00001E71 mov ebp, esp
                     esp, 0x4, qword t0 // 00001E73 call cs: 7800
001E7300
          sub
001E7301
                     qword t0, 0xFFFFFFFF, esp
001E7302
          stm
                     0x1E78, , esp
001E7303
                     0x1, , 0x1E78
          icc
```

```
001E7800
          1dm
                      esp, t0
                                                    // 00001E78 pop ecx
001E7801
          add
                      esp, 0x4, gword t1
001E7802
          and
                      qword t1, 0xFFFFFFFF, esp
001E7803
          str
                      t0, , ecx
001E7900
          add
                      0xD96D04, ecx, qword t0 // 00001E79 movzx eax, byte ds: [ecx + 14249220]
001E7901
                      qword t0, 0xFFFFFFFF, t1
          and
001E7902
          1dm
                      t1, , byte t2
001E7903
          or
                      0x0, byte t2, eax
001E8000
          str
                      ebp, , esp
                                                    // 00001E80 leave
001E8001
          1dm
                      esp, , ebp
001E8002
                      esp, 0x4, qword t0
          add
001E8003
                      qword t0, 0xFFFFFFFF, esp
          and
001E8100
          ldm
                      esp, , t0
                                                    // 00001E81 retn
001E8101
          add
                      esp, 0x4, qword t1
001E8102
                      qword t1, qword 0xFFFFFFFF, esp
          and
001E8103
                      0x1, , t0
          jcc
```

#### In SSA Form

```
esp 0, sub 4, gword t0 1
001E7000
           sub
001E7001
           and
                      qword t0_1, 0xFFFFFFFF, esp_1
001E7002
           stm
                      ebp 0, esp 2
001E7100
           str
                      esp 2, ebp 1
                      esp 2, sub 4, gword t0 2
001E7300
           sub
001E7301
           and
                      qword t0 2, 0xFFFFFFFF, esp 3
                      0x1E78, , esp_4
001E7302
           stm
001E7303
           icc
                      0x1, 0x1E78
```

```
001E7800
           1dm
                       esp 4, , t0 3
001E7801
           add
                       esp 4, sub 4, qword t1 1
001E7802
                       qword t1 1, 0xFFFFFFFF, esp 5
           and
                       t0 3, , ecx 1
001E7803
           str
001E7900
           add
                       0xD96D04, ecx 1, qword t0 4
                       qword t0 4, 0xFFFFFFFF, t1 2
001E7901
           and
001E7902
                       t1 2, , byte t2 1
          1dm
001E7903
          or
                       0x0, byte t2 1, eax 1
001E8000
           str
                       ebp 1, , esp 6
001E8001
                       esp_6, , ebp_2
          1dm
001E8002
                       esp 6, sub 4, gword t0 5
           add
001E8003
                       qword t0 5, 0xFFFFFFFF, esp 7
           and
001E8100
           1dm
                       esp_7, , t0_6
001E8101
           add
                       esp 7, sub 4, qword t1 3
                       qword t1 3, qword 0xFFFFFFFF, esp 8
001E8102
           and
001E8103
          jcc
                       0x1, , t0 6
```

Detour.. Abstract interpretation

# **Abstract Interpretation**



### Abstract Interpretation.. formally

Give several semantics linked by relations of abstraction

### MonoREIL



### So what you need?

- The control flow graph of a function
- A way to walk the CFG
- The lattice
  - Its elements
  - A way to combine lattice elements
- An initial state
- REIL instructions effects on the lattice

#### One constraint!

The lattice has to satisfy the ascending chain condition

# Now the analysis itself



### Intraprocedural Analysis

- Pointer Analysis: Efficiency
- Shape Analysis: Precision
- Alias Set Analysis: Tradeoff between the two

#### **Data Structures**



- push() and pop() on linked lists: 30% faster
- · Hash consing: 30% memory saving

## **Transfer Functions**

| ARITHMETIC INSTRUCTIONS                      | OPERATION                                                                                                 |
|----------------------------------------------|-----------------------------------------------------------------------------------------------------------|
| ADD x <sub>1</sub> , x <sub>2</sub> , y      | y is added to the alias set of $x_1 + x_2$                                                                |
| SUB x <sub>1</sub> , x <sub>2</sub> , y      | y is added to the alias set of $x_1 - x_2$                                                                |
| $MUL x_1, x_2, y$                            | y is added to the alias set of $x_1 \cdot x_2$                                                            |
| DIV $x_1, x_2, y$                            | y is added to the alias set of $\left\lfloor \frac{x_1}{x_2} \right\rfloor$                               |
| $MOD x_1, x_2, y$                            | y is added to the alias set of $x_1 \mod x_2$                                                             |
| BCII                                         | $\begin{cases} x_1 \cdot 2^{x_2} & \text{if } x_2 \geq 0 \end{cases}$                                     |
| BSH x <sub>1</sub> , x <sub>2</sub> , y      | y is added to the alias set of $\left\{ \left[ \frac{x_1}{2^{-x_2}} \right] \text{ if } x_2 < 0 \right\}$ |
| BITWISE INSTRUCTIONS                         | OPERATION                                                                                                 |
| AND x <sub>1</sub> , x <sub>2</sub> , y      | y is added to the alias set of $x_1 \& x_2$                                                               |
| OR x <sub>1</sub> , x <sub>2</sub> , y       | y is added to the alias set of $x_1 \mid x_2$                                                             |
| XOR x <sub>1</sub> , x <sub>2</sub> , y      | y is added to the alias set of $x_1 \oplus x_2$                                                           |
| LOGICAL INSTRUCTIONS                         | OPERATION                                                                                                 |
| BISZ $x_1, \varepsilon, y$                   | y is removed from all alias sets                                                                          |
| $JCC x_1, \varepsilon, y$                    | does not affect alias sets                                                                                |
| DATA TRANSFER INSTRUCTIONS                   | OPERATION                                                                                                 |
| LDM $x_1, \varepsilon, y$                    | y is added to the alias set of mem[ $x_1$ ]                                                               |
| STM $x_1, \varepsilon, y$                    | $mem[y]$ is added to the alias set of $x_1$                                                               |
| STR $x_1, \varepsilon, y$                    | $y$ is added to the alias set of $x_1$                                                                    |
| OTHER INSTRUCTIONS                           | OPERATION                                                                                                 |
| $NOP  \varepsilon, \varepsilon, \varepsilon$ | does not affect alias sets                                                                                |
| UNDEF $\varepsilon$ , $\varepsilon$ , $y$    | y is removed from all alias sets                                                                          |
| UNKN $\varepsilon, \varepsilon, \varepsilon$ | does not affect alias sets                                                                                |

### combine()

- Filter out non-live variables from each alias list:
  - live-out(inst)  $\subseteq$  vars(dom(inst))
  - Alias list  $\cap$  vars(sdom( $\Phi$ )):
    - pop() from the list until
    - top(alias list)  $\in$  vars(sdom( $\Phi$ ))
- Add aliases defined by Φ functions
- Unite the sets of lists

#### Data Structures Again



### Example



### Tracking parameters and return

- · IDA effectively tracks parameters
- return is identified by guessing the calling convention

# Interprocedural Analysis



### Algorithm

- Flow-insensitive
- Context-sensitive
- · Implemented in BinNavi:
  - walks on the PCG

### Procedure Call Graph











# combine()



### **Bug Detection**



# Callgraph pruning



# Callgraph pruning



# Callgraph pruning



### Marking destructor() calls



### Algorithm

- v is a tracked alias
- · X is a basic block of F that calls the destructor
- B is a basic block of F that accesses v or calls a function that accesses v
- Verify the following:
  - if  $B \in dom(X) \Rightarrow v$  is a stale pointer
  - if B  $! \in dom(X) \land B \in succ(X) \Rightarrow v$  may be a stale pointer
  - if  $X \in dom(B) \land X \in succ(B) \Rightarrow v \text{ may cause memory leak}$
  - · if  $X \in dom(B) \land X \in succ(B) \Rightarrow v$  causes memory leak
- Iterate substituting:
  - F with each of its callers
  - · X with a basic block that calls F

# Example No bugs



# Example No bugs



# Example Use after free bug





# Example Use after free bug





# Example

Use after free bug (maybe)



# Example

Use after free bug (maybe)



Example No bugs



# Example Use after free bug



# Example Use after free bug (maybe)



#### What's the catch

- We cannot handle all data structures
- We cannot handle function pointers
- We have false positives
- We have false negatives
- Some "smart pointers"-like interfaces might not be covered
- The best use is for C++ life-span issues

#### **Future**

- Increase the number of covered data structure
- Use a solver to reduce false positives
- Import dynamic analysis data to mitigate the function pointers problem

### That's all folks

