Name: Manoj M Mallya

Reg no.: 200905130

Batch: C2

# **LAB 1**

1) Write Verilog code to describe the following functions

```
f1 = ac' + bc + b'c'
```

$$f2 = (a+b'+c)(a+b+c')(a'+b+c')$$

Check whether f1 and f2 in question 1 are functionally equivalent or not.

## Verilog code:

```
module lab1_1 (a,b,c,f1,f2); input a,b,c; output f1,f2; assign f1 = (a\&\sim c)|(b\&c)|(\sim b\&\sim c); assign f2 = (a|\sim b|c)\&(a|b|\sim c)\&(\sim a|b|\sim c); endmodule
```

#### Output:



Thus, f1 and f2 are functionally equivalent.

2) Simplify the following functions using K-map and implement the circuit using logic gates. Write

Verilog code and simulate the circuit

- a)  $f(A,B,C,D) = \Sigma m(1,3,4,9,10,12) + D(0,2,5,11)$
- b)  $f(A,B,C,D) = \Pi M(6,9,10,11,12) + D(2,4,7,13)$

## **Verilog code:**

module lab1\_2(A,B,C,D,f1,f2); input A,B,C,D; output f1,f2;

assign f1=(B&~C&~D)|(D&~B)|(C&~B); assign f2=(~A|B|~C)&(~A|B|~D)&(A|~B|C)&(~B|C|D); endmodule

# **Output:**





3) Minimize the following expression using K-map and simulate using only NAND gates.  $f(A,B,C,D)=\pi M(2,6,8,9,10,11,14)$ 

# **Verilog code:**

```
\label{eq:continuous} \begin{split} & module\ lab1\_3(A,B,C,D,f); \\ & input\ A,B,C,D; \\ & output\ f; \\ & wire\ g; \\ & assign\ g = \sim (\sim (A\&(\sim (B\&B)))\&\sim (C\&\sim (D\&D))); \\ & assign\ f = \sim (g\&g); \\ & end module \end{split}
```

#### **Output:**



