\*\*\*\*\*\*\*\*\*\*\*\*

Victor Qin and Mohib Jafri CS 141 Spring 2019 2/15/19

PA 2 Pt. 1 Description

\*\*\*\*\*\*\*\*\*\*\*\*\*

In this PA we designed 3 main testbenches to test the mux, adder, and ALU respectively.

The mutiplexer test (test\_mux\_16to1) involves setting each of the 16 inputs to the Mux to the numbers 11 through 26, then iterating through every op code (0000 to 1111) to see if it outputs the correct value (corresponding to the correct input). This allows us to see if the mux is properly selecting every input.

The adder test (test\_adder\_cascaded32) first tests for overflow by adding two numbers with 1's in the MSB. It then iterates through adding 1-10 to 1-10 (the two for loops) and checks to make sure that there are no incorrect addition operations.

The ALU test (test\_alu) integrates all the logic gates along with the adder. It first tests by holding Y at 36 and counting X up from 34 to 37, while iterating through all programmed op\_codes for each X/Y pair. This gives good coverage to many different logical bit comparisons and additions. The last two cases check for overflow activation by adding the largest numbers that are positive and negative.