### Saving pins and power with integrated voltage converters

### Michael Barrow mbarrow@eng.ucsd.edu University of California, San Diego

#### **Abstract**

Recently, demand for increased processor performance coupled with reducing power budget has been addressed using emerging parallel processors. Parallel computation is an energy efficient (cite chandrakasan) way of increasing performance but requires wider interconnect busses. At the die boundary, the consequence is that systems face an IO bottleneck. The connection between silicon and substrate ends the scope of Moores law in a system, with IO density of packages increasing at a slower rate than on chip.

Compounding this problem, addressing performance by increasing paralell units result in increasing energy density due to the end of Dennard scaling (cite). Devices therefore require an increasing number of power pins, further limiting IO pin availability. HOW ABOUT COMPELLING EXAMPLE? We examine integrated power converters in this context. A review of the literature suggests with further research this technique could address the IO bottleneck of future processors.

#### 1 Introduction

Against a backdrop of declining PC and growing smartphone sales, mobile devices drive demand for low power, high performance architectures. Emerging applications such as augmented reality, location aware services, high performance games and novel machine interfaces place an increasing demand for expanded IO capabilities and memory bandwidth from generation to generation of these devices. With the number of popular software stacks being lower than the number of major hardware vendors, device battery life is an important product differentiator. Research interest has therefore increased in power efficient architectures that can meet the IO and memory bandwidth requirements of the mobile segment.

package IO density is a well known problem to

architects. Marbell et al [11] review 130 hardware designs over 30 years and conclude the historical trend of package pin count and power pin count increase at an unsustainable rate. Promising solutions have been proposed, with Chang et al [7] identifying a subset of practical approaches in 2010. They conclude that voltage scaling as proposed by Dennard et al [2] is feasible, but enabled by a sum of techniques in different disciplines.

At the architectural level, power converter integration is advised in the worst case, where challenges of subthreshold leakage prevent further reduction of CMOS voltage and power density prevents further integration of IO intensive system blocks such as memory. The observation in [7] is that reducing CMOS voltage has an exponential impact on loss through the power delivery pins. By maintaining pin voltage to devices and reducing operating voltage of CMOS using an efficient on die DC DC voltage converter bridge, an IC has a higher effective power density without increasing the number of power pins.

Research into integrated DC DC converters has been an active topic pre-empting [7] for other architectural benefits. As will be seen in detail in section SECTION No, DC DC converters typically feature bulky passive components. These increase the cost and footprint of mobile systems. Additionally, battery technology does not enjoy the improvement rate of CMOS, so operating voltage drops have opened a gulf between Battery supply voltage and IC input voltages. Techniques for extending battery life such as multiple voltage domains mean CPU's require multiple supply voltages. The symptoms of this are seen in the Quallcomm snapdraggon 800 which features 9 off chip DC DC converters CITE. Against this backdrop, the feasibility of integrated DC DC converters shown by Kurson et al [6] invigorated research interest of integrated DC DC converters. A major motivation is removing the space and component costs of off chip converters CITE A bunch of papers

#### that feature this in abstracts.

State of the art in integrated DC DC converters is exemplified in Intel Haswell CPU's FIVR. Although a comparable DC DC converter exists in the literature [12], to the authors knowledge this is the only example of an integrated DC DC converter supplying a general purpose CPU in such a power envelope.

Intel's literature [13] suggests the FVIR is employed primarily to remove external DC DC converters and improve power efficiency. However a comparison of the pinout between Haswell Cite and the non FIVR predecessor Ivybridge Cite suggests that some power pins were saved too. This is unsurprising as Kurson notes in [6] that power pins could be saved by integrated DC DC converters. As we note DC DC converters improve the IO density problem, we review the literature to asses the feasibility of optimizing power pins to IO pins by increasing supply voltage of an integrated DC DC converter greatly beyond typical CPU operating voltage.

The rest of the document is ordered as follows:

- The operation of the DC DC converter and its critical design parameters
- Challenges associated with integrating DC DC Converters on die
- Performance limitations of monolithic CMOS DC DC converters
- Practically implementing integrated DC DC converters
- Methods of optimizing IC pin out with integrated DC DC converters
- Conclusions

### **2** Operation of the DC DC converter

#### **Definition of the problem**

Two popular stepdown converters in the literature are presented. A review of the literature highlights critical properties the topologies must feature in order to integrate either on chip.

# 2.1 Switched Capacitor stepdown converter operating principle

Two types of DC DC step down converter are popular in the literature. Type 1 is the switched capacitor (SC) converter. a simplified canoical  $\frac{1}{2}$  series-parallel step-down topology is shown in Figure 1.



Figure 1: A  $\frac{1}{2}$  stepdown SC topology

Let us consider the circuit with ideal components. Cf denotes some capacitance such that  $Cf_1 = Cf_2$ . switches are controlled by mutually exclusive clocks,  $\phi_1$  and  $\phi_2$ . These clocks are non-overlapping.

The circuit has two phases of operation. In phase 1, the charging phase,  $\phi_1$  switches are closed and  $\phi_2$  switches are open.  $Cf_1$  and  $Cf_2$  are in series. Since the capacitors are the same size,  $V_x$  is  $\frac{1}{2}$  of  $V_i n$ .

In phase 2, the discharging phase,  $\phi_2$  switches are closed and  $\phi_1$  switches are open. Now  $Cf_1$  and  $Cf_2$  are in parallel. Since they are matched in size,  $V_x$  remains at  $\frac{1}{2}$  and is seen at terminal L across both capacitors.

# 2.2 Inductor-capacitor stepdown converter operating principle

The second popular converter is the inductor-capacitor stepdown (buck) converter. A simplified canoical topology is shown in Figure 2.



Figure 2: An inductor capacitor buck topology

The voltage conversion principle is understood by considering the inductor and capacitor as a high pass filter.  $\phi_1$  is a clock used to generate a square wave voltage of amplitude  $V_{in}$ . If this square wave is at a frequency

sufficiently higher than the 3db cutoff frequency of the filter, only the DC component of the square wave is observed at L. Because of this, buck converters may change their voltage stepdown ratio during operation, by modulating  $\phi_1$ . For a properly designed converter,  $V_L$  is defined by the duty cycle "D" [5] of  $\phi_1$  where:  $V_{out} = V_{in} \times D$ . In other words, if the square wave entering  $L_f$  is high for  $\frac{2}{3}$  of its period,  $V_{out} = \frac{2}{3} \times V_{in}$  and  $D = \frac{2}{3}$ .

## 2.3 SC stepdown converter critical parameters

The energy that a SC converter can transfer per charge cycle is  $E_{Isc} = CV^2$ . We could therefore express  $W = E_{Isc} \times F_{\phi}$ .

V For a design with a given  $V_i n$  and ideal components, the designer has two degrees of freedom to power a load, C and  $F_{\phi}$ .

We re-draw Figure 1 with non-ideal components in Figure ??.

By observation of Figure ?? we see that  $F_{\phi}$  and C are critical parameters that must be optimised for minimum losses.

Losses associated with switches are switching loss during the non-overlapping period of  $\phi$ , and conduction loss due to the equivilent series resistance (ESR) of switches. Conduction loss reduces the supply voltage seen at the capacitors by a factor  $\delta V_a$ . Conduction loss is therefore sensitive to the stepdown ratio. Increasing the stepdown ratio increases the number of series switches between all capacitors during the charging phase. For example a ratio of  $\frac{1}{3}$  has 2 series switches, one of  $\frac{1}{4}$  has 3 series switches and so on.

Losses associated with capacitors are parasitic capacitance losses. A parasitic capacitance known as bottom plate capacitance exists between one plate of each capacitor and ground. The voltage of these parasitic capacitor is a virtual ground and reduces the supply voltage seen at the capacitors by  $\delta V_b$ . Their charge can leak to true ground but cannot reach a load. As they are smaller than useful capacitance, they are significantly charged and discharged on each cycle of the converter. Loss is therefore expressed as  $W = E_{Pc} \times F_{\phi}$  where  $E_{Pc} = 1.5 \alpha CV^2$ . Literature reports bottom plate capacitance to be up to 5% of  $C_{tot}$  [8]

In SC converters then, careful design considering voltage specification and technology parameters

# 2.4 Inductor-capacitor converter critical parameters

How it works, critical parameters

### 2.5 Converter load regulation concept

Load regulation is matching output impedance " $Z_O$ " of a power converter to a current load. Because  $I = \frac{V}{Z_O}$  and maintaining V for a processor is critical, converter output impedance must track quickly with the load condition to keep V constant. The responsibility of tracking load and adjusting  $Z_O$  belongs to control circuits. Block Diagrams are shown in figure ??

Inductor-capacitor converters can reduce  $Z_O$  by increasing conductance. This is done by increasing "D" in eqn**REF EQN**. Because the asymtote is impedance of the filter at  $F_S$ ,  $Z_O$  may also be increased by reducing  $F_S$ . [1].

SC converters power loads capacitively. Because the capacitors supply a DC load in parallel,  $Z_O$  cannot be lowered below  $Z_C + Z_{Sw}$  at the nominal  $F_{Sw}$ . Modulating  $F_{Sw}$  can increase impedance in practice, because the capacitors can be purposely under-charged [9].

#### 3 Design of Integrated DC DC Converters

Practical integrated converters are emerging and designed with different goals. A taxonomy of reviewed literature identifies two groupings:

- **1: Power system replacement converters.** The goal is to remove external VRMs with an equaly performing integrated subsystem
- **2: LDO replacement converters.** The goal is an incremental improvement of the Low-dropout (LDO) regulators that have long been integrated on chip ??.

These differing goals result in different design tradeoffs. We focus on group 1 because of an efficiency reason. To explain, consider the operating principle of an LDO. A transistor gate is biased in its linear conduction region and a fixed voltage is dropped from source to drain to give desired  $V_{Out}$ . Recall power transfer efficiency,  $\eta = \frac{R_{Load}}{R_{Load} + R_{Source}}$ . For an LDO,  $(\mathbf{MAX})[\eta] = 0.5$ . Using a comparable integrated converter to optimize power pins is intractable because around half the power budget is wasted as heat, clearly a sub-optimal design. As such, literature aiming at group 1 best aligns with our interest in pin count optimisation.

#### 3.1 Motivation

Switching converters such as the SC and buck can offer far higher efficient energy transfer than linear types. Theoretical efficiencies have been modeled at 96% [?] using state of the art devices. Integrated buck and SC implementations have been reported with 84% [4] and 93% [3] efficiency respectively. Provided these power converters can drive the desired load of a processor, they could be used to obtain an optimum IO to power pin ratio for a processor. This would be done by increasing the input voltage to on die converters to reduce the number of supply pins until a desired number is reached.

#### 3.2 Design challenges

An Integrated DC DC converter is optimized through design tradeoffs that consider component non-idealities. Given that CPU designs have differing power envelopes and CMOS processes have unique electrical properties, researchers have explored the design space at multiple entry vectors.

SC converters The entry vector is an argument that A: Capacitance is easy to implement because MOSFET gate capacitance is a basic building block of CMOS. No corresponding basic block exists for inductance. B: Inductors have a necessarily large parasitic impedance because they are made from coiled resistive wire. Capacitors have a lower minimum impedance which shrinks as the plate size or capacitance grows.

However, as we have seen this type of converter has less flexible output impedance as compared with buck converters. Also SC converters do not have a voltage regulating filter which is built-in to bucks. This makes their output voltage vunerable to switching noise.

Therefore the design challenges emphasised in SC converters are: maximising effective capacitance, controlling output impedance and regulating output voltage.

**buck converters** The entry vector is an argument that C: Inductors can be implemented in standard CMOS. D: Inductor based buck has been a preferred design for (¿100mW) applications over the past several decades [10], why change now?

In the case of both SC and buck, researchers faced setbacks from their initial vectors. We summarize these setbacks with reference to arguments **A,B,C** and **D** 

- A CMOS MOSFET gate capacitance has large leakage and low energy density CITE
- B Parallel advances in device physics were applied to inductors, greatly improving inductance to impedance ratio CITE

- C CMOS implementations of inductors have low energy per area so were prohibitively area expensive CITE
- D Circuit design techniques alone cannot compensate for the quality of components realisable in standard CMOS CITE

## 3.3 Performance drawbacks of Baseline DC DC Converters

Taxonomy of problem (deeper drill and more specifics of the problem)

what is wrong with the switches? what is wrong with the control?

What is wrong with the capacitors?

. [?] evaluate the state of the art and plot an frontier of capacitor area to converter efficiency for Integrated converters. In general they find as capacitor area exponentially increases power density follows with only a linear cost in peak efficiency. However, efficiency exponentially decreases with power density in the non-ideal case.

What is wrong with the inductors?

#### 3.4 Solutions

System: well defined, class of problems: well defined, now we will see "fixed" systems

- Switches fixes paper list and description DONT USE EXOTIC TECH! THESE WERE NEVER USED ON INTEGRATED DESIGNS!!!
- Control fixes paper list and description NOTE THAT THIS PROBLEM IS WELL UNDER CON-TROL, CONCLUDE FROM THIS SECTION
- Capacitor fixes paper list and description NOTE THAT THIS PROBLEM CANNOT BE "SOLVED" FROM A SC TOPOLOGY POINT OF VIEW AND INDUCTORS ARE "BETTER" IN TERMS OF ENERGY DENSITY AND LINE REGULATION
- Inductor fixes paper list and description. NOTE THAT THIS IS "SOLVED" BUT FOR SEMI-INTEGRATED OR WHATEVER
- SC Ripple Fixes

### 4 Saving pins with DC DC converters

Solutions & Stakeholders, why is there still work to be done?

Need to define the problem of Signal to power pin ratio. We cannot optimize this today with DC DC converters, because the CMOS voltage stepdown means we need to have a lot of CORE power pins.

Our "stakeholder" is high voltage stepdown. If we do it we could reduce **DEFINE**"CORE POWER PINS" to an amount desirable for **DEFINE** signal integrity

## 4.1 The IO limit with integrated DC DC converters

#### Defines stakeholder specific problem

Think about this, it has to be differentiated from the section above

#### 4.2 Solutions

Here we have to talk about:

- 3 the micro transformer solution to this problem (it could be made promising)
- 2 the MIT solution to this problem (it does not look promising)
- 1 the disruptive technology of Si on Insulator, and how it could be paired with interposers

In the mobile segment Silicon interposers can be used to solve the IO problem as seen in [Ultra-high I/O Density Glass/Silicon Interposer for high Band-witdh Smart Mobile Application].

This interposer allows signal integrity to be maintained at low voltage from the interposer to memory. a High voltage from the substrate and DC DC converter integrated to the interposer allows power density to be met with fewer pins on the package. In this scenario, the package can be made smaller to allow denser integration, or the io bandwidth can be bound to signal integrity requirements...

## SHOULD HAVE SOME SIMULATION TO CHECK INSIGHT ON 1, 2 and 3

#### 4.3 Conclusions

Basically conclude that given the solutions simulation we could reach a situation where IO pressure is lifted from core power perspective, but that isn't so great tbh.

#### References

 ALGHAMDI, M. K., AND HAMOUI., A. A. A spurious-free switching buck converter achieving enhanced light-load efficiency by using a-modulator controller with a scalable sampling frequency. Solid-State Circuits, IEEE Journal of 47.4 (2012), 841–851.

- [2] DENNARD, ROBERT H., F. H. G. V. L. R. E. B., AND LEBLANC., A. R. Design of ion-implanted mosfet's with very small physical dimensions. *Solid-State Circuits, IEEE Journal of* 9.5 (1974), 256–268.
- [3] EL-DAMAK, DINA, S. B., AND CHANDRAKASAN., A. P. A 93using on-chip ferroelectric capacitors. Solid-State Circuits Conference Digest of Technical Papers (ISSCC) (2013), 374–375.
- [4] HUANG, C., AND MOK., P. K. An 84.7buck converter with precise dcm operation and enhanced light-load efficiency. Solid-State Circuits Conference Digest of Technical Papers (ISSCC) (2013), 1–13.
- [5] KURSON, V., F. E. Multi-voltage CMOS circuit design. John Wiley Sons, Chichester, 2006.
- [6] KURSUN, VOLKAN, S. G. N. V. K. D., AND FRIEDMAN., E. G. Analysis of buck converters for on-chip integration with a dual supply voltage microprocessor. *Very Large Scale Integration* (VLSI) Systems, IEEE Transactions on 11.3 (2003), 514–522.
- [7] L CHANG, D FRANK, R. M. S. K. B. J. P. C. R. D., AND HAENSCH., W. Practical strategies for power-efficient computing technologies. *Proceedings of the IEEE* 98.2. (2010), 215– 236
- [8] RAMADASS, Y. K., AND CHANDRAKASAN, A. P. Voltage scalable switched capacitor dc-dc converter for ultra-low-power on-chip applications. *Power Electronics Specialists Conference* (2007).
- [9] SEEMAN, M. D., AND SANDERS., S. R. Analysis and optimization of switched-capacitor dcdc converters. *Power Electronics*, *IEEE Transactions on* 23.2 (2008), 841–851.
- [10] SEEMAN, MICHAEL D., V. W. N. H.-P. L. M. J. E. A., AND SANDERS., S. R. A comparative analysis of switched-capacitor and inductor-based dc-dc conversion technologies. *Control and Modeling for Power Electronics (COMPEL)*, 2010 IEEE 12th Workshop on (2010), 1–7.
- [11] STANLEY-MARBELL, PHILLIP, V. C. C., AND LUIJTEN., R. Pinned to the walls: impact of packaging and application properties on the memory and power walls. *Proceedings of the 17th IEEE/ACM international symposium on Low-power electronics and design. 50* (2011), 51–56.
- [12] STURCKEN, NOAH, E. O. N. W. P. H. B. W. L. R. M. P., AND SHEPARD, K. A 2.5 d integrated voltage regulator using coupled-magnetic-core inductors on silicon interposer delivering 10.8 a/mm 2. Solid-State Circuits Conference Digest of Technical Papers (ISSCC), 2012 IEEE International (2012), 400–402.
- [13] TED-DIBENNE II, J, M. P. R. P. M. C. K. W. P. Z. T. F. L. X. M. S. W. S. E. F. R., AND PAUL., F. A 400 amp fully integrated silicon voltage regulator with in-die magnetically coupled embedded inductors. APECSpecial Presentation (2010).

#### **Notes**

<sup>1</sup>Remember to use endnotes, not footnotes!