## LNA Design ECE 432 Microwave Circuit Design II

Jackson Pugh Michael Woodruff Portland State University Portland, OR 97207

Abstract—This report documents the design, simulation, and testing of a 10dB Low Noise Aplifier (LNA) suitable for opperation between 2.4GHz and 2.6GHz using the SAV-541+ E-PHEMT transistor. The design was completed and simulated in Agilent's Advanced Design System software. Good results were acheived in simulation over the required frequency range. However, when constructed and tested, the amplifier was determined to unstably oscillate instead of amplifying. Possible reasons for this are discussed.

## I. INTRDUCTION

Low Noise Amplifiers are useful when attempting to amplify a signal that is very close to the noise floor, such as a broadcast signal. The particular application for the amplifier descussed in this report was an FSK reciever using 2.4GHz and 2.6GHz signals. The LNA was to be connected to an impedance matching network and antenna on the input side. The output was to drive a frequency detector that determine which of the two frequencies was being recieved. Both of these circuits are beyond the scope of this report but serve to frame the context in which the LNA was designed for. LNA characteristics that of primary concern when designing for such an application are the gain, noise figure, and return loss. These are generally specified for an LNA prior to design as they have the most significant impact on performance. Other design constraints considered for this LNA were supply voltage and maximum power consumption.

## II. LNA DESIGN

The LNA design is comprised of Minicircuit's low noise SAV-541+ transistor. Consideration of a suitable bias network is required for gain and stability. Looking at the SAV-541+ datasheet[2], a good place to bias the transistor is  $I_{DS}=60~\mathrm{mA}$  at  $V_{DS}=3~\mathrm{V}$ . The recommended application circuit provided in the datasheet is used in the design. The BJT current mirror helps draw  $I_{DS}$  to  $60~\mathrm{mA}$ . The supply power was chosen to be 3.7 V (instead of 3.3 V) due to the 0.7 V drop from the BJT current mirror.

Figure 1 shows the bias network for the transistor circuit. Figure 2 shows the DC measurements of the parameters of

TABLE I. LNA DESIGN CONSTRAINTS

| Frequency                | 2.4 to 2.6 | (GHz) |
|--------------------------|------------|-------|
| Gain (min)               | 10         | (dB)  |
| Noise Figure (max)       | 2.5        | (dB)  |
| Input Return Loss (min)  | 10         | (dB)  |
| Output return Loss (min) | 10         | (dB)  |
| Supply Voltage           | 3.3        | (V)   |
| Supply Current (max)     | 100        | (mA)  |

interest. Figure 3 shows the S-Parameter comparison between the bias network circuit and the manufacturer S2P data. The bias network shows little discrepency but works as expected.



Fig. 1. DC bias network for the SAV-541+ transistor.

| freq      | I_Probe1.i | Vds     | Vg       |
|-----------|------------|---------|----------|
| 0.0000 Hz | -60.37 mA  | 2.991 V | 502.7 mV |
|           |            |         |          |

Fig. 2. Current and voltage parameters from the DC bias network for the SAV-541+ transistor.



Fig. 3. S-Parameter simulation result comparison between the bias network and the manufacturer S2P data file.

Figure 4 shows various information provided by the ADS amplifier design guide tool. Observing the Stability Factor, K  $(mu_{source}/mu_{load})$  graph, the circuit is potentially unstable below around 4 GHz. Thus, stabilizing resistors will be necessary in order to make the transistor unconditionally stable between 2.4 - 2.6 GHz (the intended frequency range).

Figure 5 shows added feedback to the transistor used to stablize it unconditionally (under 3 GHz). After tweaking the circuit for stability, Figure 6 shows the Design Guide for the



Fig. 4. Amplifier design guide generated in ADS for the bias network for the SAV-541+ transistor.

stabilzed circuit. It shows the circuit is unconditionally stable with a gain of 12.225 dB.



Fig. 5. Stabilized transistor bias circuit for the SAV-541+ using feedback and stabilizing resistors.



Fig. 6. Amplifier design guide generated in ADS for the bias network for the SAV-541+ transistor.

The circuit now needs transmission line in order to be able to manufacture the board. As expected, adding transmission line to the circuit caused the transistor to become potentially unstable. Thus, it was required to tune the feedback components again. Figure 7 shows the finalized stabilizing circuit for the SAV-541+ transistor. Figure 8 shows the design guide plots. By observing the  $mu_{load}/mu_{source}$ , the circuit will be unconditionally stable between 0.1 GHz - 6 GHz. In addition, the gain is above 10 dB.

Figure 9 shows the layout which will be used to manufacture the physical board.

## REFERENCES

[1] K. Payne, "Practical RF Amplifier Design Using the Available Gain Procedure and the Advanced Design System EM/Circuit Co-Simulation



Fig. 7. Final stabilizing circuit for the SAV-541+ transistor.



Fig. 8. ADS design guide simulation results for the stabilizing circuit for the SAV-541+ transistor.



Fig. 9. SAV-541+ transistor layout.

Capability," Agilent Technologies (5990-3356EN), 2008.

[2] Minicircuit SAV-541+ Datasheet