



# SIMR: Single Instruction Multiple Request Processing for Energy-Efficient Data Center Microservices

Mahmoud Khairy\*, Ahmad Alawneh, Aaron Barnes, and Timothy G. Rogers
Purdue University

#### Growth of Hyperscale Data Centers

- The growth of hyperscale data centers has steadily increased in the last decade
- The next era of IoT and AI
- Challenges:
  - Slowing growth of Moore's law
  - High power consumption
  - Large carbon footprint
  - By 2030, the data centers will consume 9% of the total electricity demand



#### Datacenter Power Breakdown



Datacenter Power Breakdown (from Google)

**CPU Power Breakdown** 

25-45% of datacenter power is consumed in CPU's instruction supply (frontend & OoO)

#### Frontend+OoO Overhead is Increasing



As we move forward, the frontend+OoO overhead is getting larger compared to the scalar units

# So, that was the Hardware. What about Software? What kind of Software running in the data centers?

#### 1 Application, Million of Users



**Private Datacenter** 



"Similar" Request-Level Parallelism
1000s of independent requests are all running the same code



Key Observation #1: Single Program Multiple Data (SPMD) are abundant in the datacenters

#### Server Workloads on GPU's

- Key Idea: Exploit SPMD by batching requests and run them on GPU's Single Instruction Multiple Thread (SIMT) or CPU's SIMD
- Advantage: Significant energy efficiency (throughput/watts) vs multi-threaded CPU
- Drawbacks:
  - (1) Hindering programmability (C++/PHP vs CUDA/OpenCL)
  - (2) Limited system calls support
  - (3) High service latency (10-6000x)
    - GPUs tradeoff single threaded optimizations (OoO, speculative execution, etc.) in favor of excessive multithreading
    - In SIMD, relying on branch predicates & fine grain context

#### Rhythm: Harnessing Data Parallel Hardware for Server Workloads

Sandeep R Agrawal Valentin Pistol Jun Pang
Duke University Duke University Duke University
sandeep@cs.duke.edu pistol@cs.duke.edu pangjun@cs.duke.edu

John Tran David Tarjan \* Alvin R Lebeck NVIDIA NVIDIA Duke University johntran@nvidia.com alvy@cs.duke.edu

#### Rhythm, ASPLOS 2014

#### MemcachedGPU: Scaling-up Scale-out Key-value Stores

Tayler H. Hetherington
The University of British Columbia
taylerh@ece.ubc.ca

Mike O'Connor NVIDIA & UT-Austin moconnor@nvidia.com Tor M. Aamodt
The University of British Columbia
aamodt@ece.ubc.ca

#### MemcachedGPU, SoCC 2015

#### ispc: A SPMD Compiler for High-Performance CPU Programming

Matt Pharr Intel Corporation matt.pharr@intel.com

William R. Mark Intel Corporation william.r.mark@intel.com

ispc, InPar 2012

Recall: GPUs and SIMDs were designed to execute data parallel portion (i.e., loops) not the entire application

"Slower but energy-efficient wimpy cores only win for general data center workloads if their singlecore speed is reasonably close to that of mid-range brawny cores"

Up to 2x slower latency can be tolerated by data center providers



Urs Hölzle Google SVP

# SIMT-friendly Microservices

```
Service ()
{
    .....
    if ( cond ){
        .....
}
    else {
        .....
}
    .....
}

Service ()
{
    uService ()
{
        if ( cond ){
        func1_uService()
{
            .....
}

    func2_uService()
{
            .....
}

.....
}
```

Monolithic Service +Smaller cache footprint

+Less divergent

Microservices architecture

Key Observation#2: Microservices reduce the per-thread cache requirement and minimize control-flow variations between concurrent threads

## Batching Optimization

#### From Google's Production DL Inference

| Production |    |       |       | MLPerf 0.7 |       |          |     |       |
|------------|----|-------|-------|------------|-------|----------|-----|-------|
| DNN        | ms | batch | DNN   | ms         | batch | DNN      | ms  | batch |
| MLP0       | 7  | 200   | RNN0  | 60         | 8     | Resnet50 | 15  | 16    |
| MLP1       | 20 | 168   | RNN1  | 10         | 32    | SSD      | 100 | 4     |
| CNN0       | 10 | 8     | BERT0 | 5          | 128   | GNMT     | 250 | 16    |
| CNN1       | 32 | 32    | BERT1 | 10         | 64    |          |     |       |

Table 5. Latency limit in ms and batch size picked for TPUv4i.

**DL Inference Batching** 

#### Memcached servers



Network Batching

#### Power management



Batching for deep sleep

Key Observation#3: Modern data centers already rely on request batching heavily

# Off-Chip BW Scaling



Key Observation #4: There is available headroom to increase on-chip throughput (thread count) in the foreseeable future.

## How to increase on-chip throughput of CPU?

Direction#1 (industry standard): Add more Chiplets + Cores + SMT



• Direction#2 (this work): Move to SIMT



- More energy efficient (throughput/watts)
- Cost-effective (throughput/area)
- Better scalability





"Let's bring SIMT efficiency to the CPU world!"

## SIMT Efficiency

CPU Multi-Core with Simultaneous Multi-Threading



Request Processing Unit (RPU)
SIMT+OoO Architecture



## SIMR System Overview



## Latency & Energy-Efficiency Tradeoff



Single Thread Latency

#### CPU vs GPU vs RPU

| Metric                      | CPU               | GPU          | RPU             |  |
|-----------------------------|-------------------|--------------|-----------------|--|
| Core model                  | 000               | In-Order     | 000             |  |
| Programming                 | General-Purpose   | CUDA/OpenCL  | General-Purpose |  |
| ISA                         | x86/ARM HSAIL/PTX |              | x86/ARM         |  |
| <b>System Calls Support</b> | Yes               | No           | Yes             |  |
| Thread grain                | Coarse grain      | Fine grain   | Coarse grain    |  |
| Threads per core            | Low (1-8)         | Massive (2K) | Moderate (8-32) |  |
| Thread model                | SMT               | SIMT         | SIMT            |  |
| Consistency                 | Variant           | Weak+NMCA*   | Weak+NMCA*      |  |
| Interconnect                | Mesh/Ring         | Crossbar     | Crossbar        |  |

The RPU takes advantage of the latency optimizations and programmability of the CPU

& SIMT efficiency and memory model scalability of the GPU

<sup>\*</sup>NMCA: non-multi copy atomicity

- Control Divergence
  - Control divergence wit high latency branch



- Memory Divergence
  - Cache Contention & Bank Conflicts



- Larger execution units & cache resources at the backend
  - Higher instruction execution & L1 hit latency

- Control Divergence
  - Control divergence wit high latency branch



- Memory Divergence
  - Cache Contention & Bank Conflicts



- Larger execution units & cache resources at the backend
  - Higher instruction execution & L1 hit latency

## HW/SW Stack

| Webservice (C++, PHP,) |
|------------------------|
| ARM/x86 compiler       |
| HTTP server            |
| Runtime/libs           |
| (pthread, cstdlib,)    |
| OS                     |
| (Process, VM, I/Os)    |
|                        |
|                        |
| Multi Core CPU         |

CUDA compiler

Nvidia Triton HTTP server

CUDA runtime/libs
(cudalib, tensorRT, ..)

OS
(I/Os management)

CUDA driver
(VM/thread management)

GPU Hardware

Webservice (C++, PHP, ...)

ARM/x86 compiler

Batch-aware HTTP server

Runtime/libs
(pthread, cstdlib, ..)

OS
(I/Os management)

RPU driver
(VM/thread management)

RPU Hardware

**CPU SW Stack** 

**GPU SW Stack** 

**RPU SW Stack** 

→ For RPU, we keep the SW programming interface as in the CPU
→ Some VM&process management system calls are reimplemented in the RPU driver to be batch-aware

# SIMT Control Efficiency



#### Microservices

Notes: (1) Batch Size = 32, (2) System Calls are not included, (3) SIMT Eff = scalar-instructions / (batch-instructions \* batch-size), (4) fine-grain locking are assumed

# SIMT Control Efficiency (Optimized)



## Current System: Selective Batching



Key Observation: Batching is heavily employed in the data center (DL inference, Memcached, ..)

# SIMR: System-Level RPU Batching



Key Observation: Batching is heavily employed in the data center (DL inference, Memcached, ..)

→ Instead of batching individual microservices, we propose batching in all microservices in the graph

# System-Level Batch Splitting

```
1. Procedure get_user(int userid)
   /* first try the cache */
   data = memcached_fetch("userrow:" + userid)
   if not data
                  /* SIMT Divergence*/
5.
        /* not found : request database */
6.
        data = db_select("SELECT * FROM users
        WHERE userid = ?", userid)
       /* then store in cache until next get */
7.
        memcached_add("userrow:" + userid, data)
8.
             /* SIMT Reconvergence Point*/
    return data
10.
```



#### **Control Flow with Active Mask**



## HW/SW Stack

| Webservice (C++, PHP,) |
|------------------------|
| ARM/x86 compiler       |
| HTTP server            |
| Runtime/libs           |
| (pthread, cstdlib,)    |
| OS                     |
| (Process, VM, I/Os)    |
|                        |
|                        |
| Multi Core CPU         |

**CPU SW Stack** 

CUDA compiler

Nvidia Triton HTTP server

CUDA runtime/libs
(cudalib, tensorRT, ..)

OS
(I/Os management)

CUDA driver
(VM/thread management)

GPU Hardware

**GPU SW Stack** 

Webservice (C++, PHP, ...)

ARM/x86 compiler

Batch-aware HTTP server

Runtime/libs
(pthread, cstdlib, ..)

OS
(I/Os management)

RPU driver
(VM/thread management)

RPU Hardware

**RPU SW Stack** 

#### RPU HW



## Control Divergence Handling

```
1. //BBA Basic Block "A"
2. if (x > 0)
3. {
4. //BBB
5. }
6. else
7. {
8. //BBC
9. }
10. //BBD
```



| PC1 | PC2 | PC3 | PC4  | Current<br>PC (min) | Active<br>mask | Next PC<br>(BP) |
|-----|-----|-----|------|---------------------|----------------|-----------------|
| 2   | 2   | 2   | 2    | 2                   | 1111           | 4               |
| 4   | 4   | 4   | 4(F) | 4                   | 1111           | 6               |
| 6   | 6   | 6   | 8    | 6                   | 1110           | 10              |
| 10  | 10  | 10  | 8    | 8                   | 0001           | 10              |
| 10  | 10  | 10  | 10   | 10                  | 1111           | 12              |

Divergent code example Control Flow with Active Mask

MinPC selection policy

Serialize divergent paths

Heuristic-based reconvergence analysis (MinPC policy) – transparent to ISA and compiler

#### MinSP-PC Heuristic



- Control Divergence
  - Control divergence wit high latency branch



- Memory Divergence
  - Cache Contention & Bank Conflicts



- Larger execution units & cache resources at the backend
  - Higher instruction execution & L1 hit latency

## Memory Coalescing Optimizations





Independent threads execution (CPU)



#### SIMT execution with MCU

HW memory coalescing unit (MCU) for Heap & Data segments

#### Traffic Reduction



→ 4x traffic reduction compared to CPU

## Batch Size Tuning to Alleviate Cache Contention



## Batch Size Tuning to Alleviate Cache Contention



# SIMT-Agnostic Memory Allocator

```
Assume data are interleaved every 32B
1. Microservice ()
                                             temp array address
2. //Create a private temporary array in the
                                                  TO
                                                               T3
                                                                                            T2
3. // heap segment
                                             0xf6746000 0x78f47000 0x80764040 0x78f47040
4. int* temp = new int[n];
  for(int i=0; i<n; i++)
                                            L1 cache
                                                          B0
                                                                    B1
                                                                              B2
                                                                                          B3
    temp[i] = i; //Write to the temp
                                              banks
                                                                 Severe Bank Conflicts
9. for(int i=0; i<n; i++)
     sum += temp[i]; //Read from the temp
10.
                                                     C++ SIMT-Agnostic Memory Allocator
```

## SIMT-Aware Memory Allocator

```
1. Microservice ()
2. //Create a private temporary array in the
3. // heap segment
4. int* temp = new int[n];
  for(int i=0; i<n; i++)
     temp[i] = i; //Write to the temp
9. for(int i=0; i<n; i++)
      sum += temp[i]; //Read from the temp
10.
```

Assume data are interleaved every 32B



C++ SIMT-Aware Memory Allocator

ensures start\_address%(n\*tid) = 0

## Deep Dive into RPU's Challenges

- Control Divergence
  - Control divergence wit high latency branch



- Memory Divergence
  - Cache Contention & Bank Conflicts



- Higher instruction execution & L1 hit latency
  - More execution units & cache resources at the backend

## Memory Latency Improvement



Metrics that contribute to total service latency

→ Memory Latency improvement (due to less traffic and crossbar) helps to offset the latency increases in instructions and cache hits

Recall: data center workloads exhibit a limited IPC and retire rate as they are bounded by memory latency

## Deep Dive into RPU's Challenges

- Control Divergence
  - Control divergence wit high latency branch



- Memory Divergence
  - Cache Contention & Bank Conflicts



- Higher instruction execution & L1 hit latency
  - More execution units & cache resources at the backend



## Evaluation

- Analytical Model
- Simulation-based evaluation
  - Chip-level evaluation
  - System-level evaluation

## Energy Efficiency of CPU vs RPU (Analytical Model)



) an anticipated 2-10x energy efficiency gain can be achieved with RPU vs CPU

## CPU Dynamic Energy Breakdown



## Experimental Setup



### Workloads: Social Network Microservices

Microsuite [IISWC 2018], DeathStarBench [ASPLOS 2020] and In-house benchmarks Libraries: c++ stdlib, Intel MKL, OpenSSL, FLANN, Pthread, zlib, protobuf, gRPC and MLPack, ...

Li, Sheng, et al. "McPAT: An integrated power, area, and timing modeling framework for multicore and manycore architectures." MICRO 2009

## Simulation Configuration

- Baseline: Single threaded CPU and SMT8 CPU
- RPU: SIMT-32 (1 batch)
- We ensure both CPU and RPU have the same pipeline configuration, frequency, and memory resources/thread for SMT8 and our RPU
- CPU & RPU power&area are estimated at the same technology node (7-nm)

| Table 4.4          | . CPU vs RPU      | J Simulated Cor    | nfiguration        |
|--------------------|-------------------|--------------------|--------------------|
| Metric             | CPU               | CPU SMT            | RPU                |
| Core               | 8-wide            | 8-wide             | 8-wide             |
| Pipeline           | 128-entry OoO     | 128-entry OoO      | 128-entry OoO      |
| Freq               | 2.5 GHZ           | 2.5 GHZ            | 2.5 GHZ            |
| #Cores             | 98                | 80                 | 20                 |
| Threads/core       | 1                 | SMT-8              | SIMT-32 (1 batch)  |
| Total Threads      | 98                | 640                | 640                |
| #Lanes             | 1                 | 1                  | 8                  |
| Max IPC/core       | 8                 | 8                  | 64 (issue x lanes) |
| ALU/Bra Exec Lat   | 1-cycle           | 1-cycle            | 4-cycle            |
| L1 Inst/core       | 64KB              | 64KB               | 64KB               |
| Reg File/core      | 2KB               | 16KB               | 64KB               |
|                    | 64KB, 8-way,      | 64KB, 8-way,       | 256KB, 8-way,      |
| L1 Cache           | 3 cycles, 1-bank  | 3 cycles, 8-banks  | 8 cycles, 8-banks  |
|                    | 32B/cycle         | 256BB/cycle        | 256B/cycle         |
| L2 Cache           | 512KB, 8-way,     | 512KB, 8-way,      | 2MB, 8-way,        |
| L2 Cache           | 12 cycles, 1-bank | 12-cycles, 2-banks | 20 cycles, 2-banks |
| DRAM               | 8x DDR5-3200,     | 10x DDR5-7200,     | 10x DDR5-7200,     |
| DIAM               | 200 GB/sec        | 576 GB/sec         | 576 GB/sec         |
| Interconnect       | 9x9 Mesh          | 11x11 Mesh         | 40x40 Crossbar     |
| OoO entries/thread | 128, 8-wide       | 16, 1-wide         | 128, 8-wide        |
| L1 capacity/thread | 64KB              | 8KB                | 8KB                |
| L1B/cycle/thread   | 32B/cycle         | 32B/cycle          | 8B/cycle           |
| memBW/thread       | 2 GB/sec          | 0.9 GB/sec         | 0.9 GB/sec         |

## Per-component Area and Peak Power Estimates

- RPU core is 6.3x larger and consumes 4.5x more peak power than the CPU core; however, the RPU core supports 32x more threads
- The additional overhead of the RPU-only structures consume 11.8% of the RPU core.

Table V: Per-component area and peak power estimates

|                   |                 | Aı        | ea              |           | Peak Power |           |       |           |  |
|-------------------|-----------------|-----------|-----------------|-----------|------------|-----------|-------|-----------|--|
| Component         | CI              | PU        | RI              | PU        | CPU        |           | RPU   |           |  |
|                   | mm <sup>2</sup> | %         | mm <sup>2</sup> | %         | Watt       | %         | Watt  | %         |  |
|                   |                 | Core      |                 | Core      |            | Core      |       | Core      |  |
| Fetch&Decode      | 0.27            | 24.3      | 0.3             | 4.3       | 0.39       | 15.6      | 0.4   | 3.6       |  |
| Branch Prediction | 0.01            | 0.9       | 0.01            | 0.1       | 0.02       | 0.8       | 0.02  | 0.2       |  |
| OoO               | 0.11            | 9.9       | 0.17            | 2.4       | 0.85       | 34        | 1.45  | 12.9      |  |
| Register File     | 0.14            | 12.6      | 2.52            | 35.8      | 0.49       | 19.6      | 4.26  | 38        |  |
| Execution Units   | 0.25            | 22.5      | 2.31            | 32.8      | 0.34       | 13.6      | 2.51  | 22.4      |  |
| Load/Store Unit   | 0.07            | 6.3       | 0.34            | 4.8       | 0.13       | 5.2       | 0.41  | 3.7       |  |
| L1 Cache          | 0.04            | 3.6       | 0.22            | 3.1       | 0.09       | 3.6       | 0.2   | 1.8       |  |
| TLB               | 0.02            | 1.8       | 0.08            | 1.1       | 0.06       | 2.4       | 0.4   | 3.6       |  |
| L2 Cache          | 0.2             | 18        | 0.71            | 10.1      | 0.13       | 5.2       | 0.24  | 2.1       |  |
| Majority Voting   | 0               | 0         | 0.02            | 0.3       | 0          | 0         | 0.03  | 0.3       |  |
| SIMT Optimizer    | 0               | 0         | 0.03            | 0.4       | 0          | 0         | 0.05  | 0.4       |  |
| MCU               | 0               | 0         | 0.02            | 0.3       | 0          | 0         | 0.01  | 0.1       |  |
| L1-Xbar           | 0               | 0         | 0.31            | 4.4       | 0          | 0         | 1.23  | 11        |  |
| Total-1core       | 1.11            |           | 7.04            |           | 2.5        |           | 11.21 |           |  |
|                   | mm <sup>2</sup> | %<br>Chip | mm <sup>2</sup> | %<br>Chip | Watt       | %<br>Chip | Watt  | %<br>Chip |  |
| Total-Allcores    | 108.8           | 77.2      | 140.8           | 81        | 245        | 72.5      | 224.2 | 73.7      |  |
| L3 Cache          | 7.82            | 5.5       | 7.82            | 4.5       | 0.75       | 0.2       | 0.75  | 0.2       |  |
| NoC               | 9.78            | 6.9       | 1.72            | 1         | 36.52      | 10.8      | 7.02  | 2.3       |  |
| Memory Ctrl       | 14.64           | 10.4      | 23.59           | 13.6      | 6.85       | 2         | 19.27 | 6.3       |  |
| Static Power      |                 |           |                 |           | 49         | 14.5      | 53    | 17.4      |  |
| Total Chip        | 141             |           | 173.9           |           | 338.1      |           | 304.2 |           |  |

# Efficiency and Service Latency Results (Simulation)



## Efficiency and Service Latency Results (Simulation)



## System-Level Results (uQsim Simulator)





Average latency 99% tail latency

→ RUP's batching overhead is amortized at low and high loads
 → Batch split technique achieves almost <u>the same</u> average and tail latency as CPU system at <u>4x higher</u> throughput
 → Without the batch split technique, we are still able to get a good tail latency

## Summary

• Request Similarity is abundant in the data center.

• We start with <u>OoO CPU</u> design and augment it with <u>SIMT execution</u> to maximize chip utilization and exploit the similarity.

 We co-design the software stack to support <u>batching</u> and awareness of SIMT execution.

# SIMT efficiency is high in the open-source microservices we study.



μSuite: A Benchmark Suite for Microservices

We are very interested in evaluating SIMT control efficiency in proprietary production microservices.



# Thank You! Q&A?

Instruction level parallelism (ILP) & Thread level parallelism (TLP)



Data level parallelism (DLP)



Request level parallelism (RLP)



# Back-Up Slides

## Motivation & Background Slides

## Energy Efficiency Crisis

• By 2030, the data centers will consume 9% of the total electricity demand





https://robertbryce.com/googles-dominance-fueled-by-zambia-size-amounts-of-electricity/

## More Moore!



### Moore's Law Is Dead. Now What?

Shrinking transistors have powered 50 years of advances in computing—but now other ways must be found to make computers more capable.

### A Massive Chip Shortage Is Hitting the **Entire Semiconductor Industry**

By Joel Hruska on December 21, 2020 at 11:15 am Comments

The Chip Shortage Keeps Getting Worse. Why Can't We Just Make More?

By <u>Ian King</u>, <u>Adrian Leung</u> and <u>Demetrios Pogkas</u>

### Why data centres are the new frontier in the fight against climate change

# Solution: Hardware/Software Co-Design (Accelerators)

#### **Potential Server Spending Over The Next Ten Years**



# Solution: Hardware/Software Co-Design (Accelerators)

Software





Hardware









**VCU** 





Accelerators

### Microservices Architecture

The microservices architecture has become a de facto standard for developing large-scale web applications.



#### **Benefits:**

- Scalability
- Modularity
- Easy to maintain/debugging
- Different programming languages
- Loose-coupling, reliability
- Owned by a small team

#### **Drawbacks:**

- Network processing overhead
- High context-switching overhead
- Complex cluster management

## Reality is Much Complex



Microservices graph of large cloud services Recent increased interest in "Nanoservices"

# Microservice Example: SocialNetwork



### Server Workloads on CPUs

- Ferdman [ASPLOS'14], Grant [HPCA'18], Grant [ISCA'21],.....
- Conclusions: CPUs are inefficient in the datacenter
  - L3 cache & DRAM BW are underutilized (low MLP)
  - ILP is limited (IPC per thread=0.25-1, average is 0.5)
  - L3 cache hit rate is low and hardware data prefetchers are ineffective
  - "Low coherence & core-to-core communication"
    - → They suggest an increase in the number of threads on-chip is necessary to better use these resources

Sriraman, Akshitha, et al. "Accelerometer: Understanding acceleration opportunities for data center overheads at hyperscale." ASPLOS 2020.

## Observations Summary

- All the requests/threads run the "same" program (SPMD)
- Threads rarely communicate
- The control flow are coherent and less divergent
- Instruction and data footprint is getting smaller
- Batching is heavily used in datacenter services
- We need energy-efficient high-throughput system

What does this look like?



Single Instruction Multiple Threads (SIMT) Or SIMD

## Observations Summary

- All the requests/threads run the "same" program (SPMD)
- Threads rarely communicate
- The control flow are coherent and less divergent
- Instruction and data footprint is getting smaller
- Batching is heavily used in datacenter services
- We need energy-efficient high-throughput system

What does this look like?



Single Instruction Multiple Threads (SIMT) Or SIMD

But, wait, what about service latency?

## More RPU Hardware Details

## Transparent Stack Segment Coalescing



## Sub-batch Interleaving



→ Alleviate divergence, exploit deeper pipeline & fully utilize your IPC utilization
 → In our final RPU configuration, SIMT lanes = 8 & max batch size = 32

## RPU's LD/ST Unit



## SIMT + Branch Predictor

• The branch predictor operates at the batch granularity, i.e., only one prediction is generated for all the threads in a batch.



# Transparent Deadlock-free Stack-less Convergence Optimizer



How to select?

- 1- Current PC = PCi of Min (SPi)
- 2- If all SPi are equal Current PC = min (PCi)
- 3- If deadlock detection (a thread X has not update PC for *m* cycles and frequent atomics are decoded)
  - $\rightarrow$  Current PC = X(PC) for k cycles

# GPU vs RPU Keywords

| GPU                                       | RPU                                        |  |  |
|-------------------------------------------|--------------------------------------------|--|--|
| Grid/Thread Block                         | SW Batch                                   |  |  |
| Warp                                      | HW Batch                                   |  |  |
| Thread                                    | Thread/Request                             |  |  |
| Kernel                                    | Service                                    |  |  |
| GPU Core / Streaming MultiProcessor (SM)  | RPU Core / Streaming MultiRequest (SM)     |  |  |
| Warp Scheduler                            | Batch Scheduler                            |  |  |
| Single Instruction Multiple Thread (SIMT) | Single Instruction Multiple Request (SIMR) |  |  |
| CUDA core                                 | Execution lane                             |  |  |

## CPU Inefficiencies and RPU's Mitigation

Table 4.3. CPU inefficiencies in the data center

| Data center characteristics & CPU in-           | RPU's mitigation                             |  |  |  |  |
|-------------------------------------------------|----------------------------------------------|--|--|--|--|
| efficiency                                      |                                              |  |  |  |  |
| Request similarity [155] & high frontend        | SIMT execution to amortize frontend over-    |  |  |  |  |
| power consumption [11]                          | head                                         |  |  |  |  |
| Inter-request data sharing [143]                | Memory coalescing and an increase in the     |  |  |  |  |
|                                                 | number of threads sharing private caches     |  |  |  |  |
| Low coherence/locks [142], [143] and even-      | Weak memory ordering, relaxed coherence      |  |  |  |  |
| tual consistency [186]                          | with non-memory-copy-atomicity & higher      |  |  |  |  |
|                                                 | bandwidth core-to-memory interconnect        |  |  |  |  |
| Low IPC due to frequent frontend stalls and     | Multi-thread interleaving                    |  |  |  |  |
| memory latency [29], [32], [141]–[144]          |                                              |  |  |  |  |
| DRAM & L3 BW are underutilized, data            | High thread level parallelism (TLP) to fully |  |  |  |  |
| prefetchers are ineffective [30], [142], [143], | utilize BW                                   |  |  |  |  |
| [145]                                           |                                              |  |  |  |  |
| Microservice/nanoservice have a smaller         | High TLP and decrease L1&L2 cache capac-     |  |  |  |  |
| cache footprint [26]                            | ity/thread                                   |  |  |  |  |

## Batching Opportunity for Facebook Services

- To amortize batching overhead, you either need:
  - (1) High service latency, with low traffic so service latency will amortize batching **OR**
  - (2) High traffic, with low service latency so high traffic will amortize batching **OR**
  - (3) High traffic and high service latency (ideal case)
- Let's take a look at Facebook in-production services:

|                               | ]_ | Insn./query | Req. latency | Throughput (QPS) | μservice |
|-------------------------------|----|-------------|--------------|------------------|----------|
|                               |    | $O(10^6)$   | O (ms)       | O (100)          | Web      |
|                               |    | $O(10^9)$   | O (ms)       | O (1000)         | Feed1    |
| Low traffic but high latency  | -  | $O(10^9)$   | O (s)        | O (10)           | Feed2    |
|                               |    | $O(10^9)$   | O (ms)       | O (10)           | Ads1     |
|                               |    | $O(10^9)$   | O (ms)       | O (100)          | Ads2     |
| Low latency but high traffic  | 15 | $O(10^3)$   | O (µs)       | O (100K)         | Cache1   |
| Low laterity but high traffic |    | $O(10^3)$   | O (μs)       | O (100K)         | Cache2   |

Note: I was not able to calculate the exact batching overhead as the exact numbers are not shown and SLA (P99 latency) is not specified.

## Batching Opportunity for Google Services

- (1) From Google in-production ML inference services:
  - Batching is widely used for DL inference with size = 8-20 reqs based on traffic and latency

| Production |    |       |       |    | MLPerf 0.7 |          |     |       |
|------------|----|-------|-------|----|------------|----------|-----|-------|
| <b>DNN</b> | ms | batch | DNN   | ms | batch      | DNN      | ms  | batch |
| MLP0       | 7  | 200   | RNN0  | 60 | 8          | Resnet50 | 15  | 16    |
| MLP1       | 20 | 168   | RNN1  | 10 | 32         | SSD      | 100 | 4     |
| CNN0       | 10 | 8     | BERT0 | 5  | 128        | GNMT     | 250 | 16    |
| CNN1       | 32 | 32    | BERT1 | 10 | 64         |          |     |       |

Table 5. Latency limit in ms and batch size picked for TPUv4i.

Quoted: "Clearly, datacenter applications limit latency, not batch size. Future DSAs should take advantage of larger batch sizes"

• (2) Further, Google search service has a high service latency (~10s ms) and high traffic (~100K QPS), so they are a good candidate for batching

# Thank You! Q&A?

### Software





#### Hardware









**VCU** 





Accelerators