# 1. Description

### 1.1. Project

| Project Name    | Tri-SPWM           |
|-----------------|--------------------|
| Board Name      | Tri-SPWM           |
| Generated with: | STM32CubeMX 4.22.0 |
| Date            | 08/10/2017         |

### 1.2. MCU

| MCU Series     | STM32F3       |
|----------------|---------------|
| MCU Line       | STM32F334     |
| MCU name       | STM32F334R8Tx |
| MCU Package    | LQFP64        |
| MCU Pin number | 64            |

## 2. Pinout Configuration



# 3. Pins Configuration

| Pin Number | Pin Name        | Pin Type | Alternate         | Label |
|------------|-----------------|----------|-------------------|-------|
| LQFP64     | (function after |          | Function(s)       |       |
|            | reset)          |          | , ,               |       |
| 1          | VBAT            | Power    |                   |       |
| 5          | PF0 / OSC_IN    | I/O      | RCC_OSC_IN        |       |
| 6          | PF1 / OSC_OUT   | I/O      | RCC_OSC_OUT       |       |
| 7          | NRST            | Reset    |                   |       |
| 8          | PC0             | I/O      | ADC2_IN6          |       |
| 12         | VSSA/VREF-      | Power    |                   |       |
| 13         | VDDA/VREF+      | Power    |                   |       |
| 14         | PA0             | I/O      | ADC1_IN1          |       |
| 15         | PA1             | I/O      | ADC1_IN2          |       |
| 16         | PA2             | I/O      | ADC1_IN3          |       |
| 18         | VSS             | Power    |                   |       |
| 19         | VDD             | Power    |                   |       |
| 20         | PA4             | I/O      | ADC2_IN1          |       |
| 21         | PA5             | I/O      | ADC2_IN2          |       |
| 22         | PA6             | I/O      | ADC2_IN3          |       |
| 23         | PA7             | I/O      | ADC2_IN4          |       |
| 24         | PC4             | I/O      | ADC2_IN5          |       |
| 25         | PC5             | I/O      | ADC2_IN11         |       |
| 31         | VSS             | Power    |                   |       |
| 32         | VDD             | Power    |                   |       |
| 41         | PA8             | I/O      | TIM1_CH1          |       |
| 42         | PA9             | I/O      | TIM1_CH2          |       |
| 43         | PA10            | I/O      | TIM1_CH3          |       |
| 46         | PA13            | I/O      | SYS_JTMS-SWDIO    |       |
| 47         | VSS             | Power    |                   |       |
| 48         | VDD             | Power    |                   |       |
| 49         | PA14            | I/O      | SYS_JTCK-SWCLK    |       |
| 55         | PB3             | I/O      | SYS_JTDO-TRACESWO |       |
| 60         | BOOT0           | Boot     |                   |       |
| 63         | VSS             | Power    |                   |       |
| 64         | VDD             | Power    |                   |       |

## 4. Clock Tree Configuration



Page 4

## 5. IPs and Middleware Configuration

#### 5.1. ADC1

IN1: IN1 Single-ended IN2: IN2 Single-ended IN3: IN3 Single-ended

#### 5.1.1. Parameter Settings:

ADCs\_Common\_Settings:

Mode Independent mode

**ADC Settings:** 

Clock Prescaler ADC Asynchronous clock mode

Resolution ADC 12-bit resolution Data Alignment Right alignment

Enabled Scan Conversion Mode Continuous Conversion Mode Disabled Discontinuous Conversion Mode Enabled \*

Number Of Discontinuous Conversions 3 \*

**DMA Continuous Requests** Disabled

End Of Conversion Selection End of single conversion Overrun behaviour Overrun data overwritten

Low Power Auto Wait Disabled

ADC\_Regular\_ConversionMode:

**Enable Regular Conversions** Disable \*

ADC\_Injected\_ConversionMode:

**Enable Injected Conversions** Enable **Number Of Conversions** 3 \*

**External Trigger Source** Timer 6 Trigger Out event \*

External Trigger Conversion Edge Trigger detection on the rising edge

Injected Conversion Mode **Discontinuous Mode \*** 

Queue Injected Context Mode Injected Queue enabled with Mode 0 (2 contexts, last active)

Rank

Channel 1 Channel

Sampling Time 4.5 Cycles \*

No offset Offset Number n

Injected Offset

Rank

2 \*

Channel 2 \*

Sampling Time 4.5 Cycles \*

Offset Number No offset

Injected Offset 0

<u>Rank</u> 3 \*

Channel 3 \*

Sampling Time 4.5 Cycles \*

Offset Number No offset

Injected Offset

**Analog Watchdog 1:** 

Enable Analog WatchDog1 Mode false

**Analog Watchdog 2:** 

Enable Analog WatchDog2 Mode false

**Analog Watchdog 3:** 

Enable Analog WatchDog3 Mode false

#### 5.2. ADC2

IN1: IN1 Single-ended

IN2: IN2 Single-ended

IN3: IN3 Single-ended

IN4: IN4 Single-ended

IN5: IN5 Single-ended

IN6: IN6 Single-ended

IN11: IN11 Single-ended

#### 5.2.1. Parameter Settings:

#### ADCs\_Common\_Settings:

Mode Independent mode

ADC\_Settings:

Clock Prescaler ADC Asynchronous clock mode

Resolution ADC 12-bit resolution

Data Alignment Right alignment

Scan Conversion Mode Enabled

Continuous Conversion Mode Disabled

Discontinuous Conversion Mode Enabled \*

Number Of Discontinuous Conversions

DMA Continuous Requests Enabled \*

End Of Conversion Selection End of single conversion

Overrun behaviour Overrun data overwritten

Low Power Auto Wait Disabled

ADC\_Regular\_ConversionMode:

Enable Regular Conversions Enable

Number Of Conversion 6 \*

External Trigger Conversion Source Timer 6 Trigger Out event \*

6 \*

External Trigger Conversion Edge Trigger detection on the rising edge

Rank 1

Channel Channel 1

Sampling Time 4.5 Cycles \*

Offset Number No offset
Offset 0
Rank 2 \*

Channel 2 \*

Sampling Time 4.5 Cycles \*

Offset Number No offset
Offset 0
Rank 3 \*

Channel 3 \*

Sampling Time 4.5 Cycles \*

Offset Number No offset
Offset 0
Rank 4 \*

Channel 4 \*
Sampling Time 4.5 Cycles \*

Offset Number No offset
Offset 0

Rank 5 \*

Channel 5 \*

Sampling Time 4.5 Cycles \*

Offset Number No offset
Offset 0
Rank 6 \*

Channel 11 \*

Sampling Time 4.5 Cycles \*

Offset Number No offset

Offset 0

ADC\_Injected\_ConversionMode:

Enable Injected Conversions Disable \*

**Analog Watchdog 1:** 

Enable Analog WatchDog1 Mode false

**Analog Watchdog 2:** 

Enable Analog WatchDog2 Mode false

**Analog Watchdog 3:** 

Enable Analog WatchDog3 Mode false

#### 5.3. RCC

High Speed Clock (HSE): Crystal/Ceramic Resonator

#### 5.3.1. Parameter Settings:

#### **System Parameters:**

VDD voltage (V) 3.3
Prefetch Buffer Enabled

Flash Latency(WS) 2 WS (3 CPU cycle)

**RCC Parameters:** 

HSI Calibration Value 16
HSE Startup Timout Value (ms) 100
LSE Startup Timout Value (ms) 5000

#### 5.4. SYS

**Debug: Trace Asynchronous Sw** 

**Timebase Source: TIM7** 

#### 5.5. TIM1

**Trigger Source: ITR0** 

Clock Source: Internal Clock
Channel1: PWM Generation CH1
Channel2: PWM Generation CH2
Channel3: PWM Generation CH3

#### 5.5.1. Parameter Settings:

**Counter Settings:** 

Prescaler (PSC - 16 bits value) 0

Counter Mode Up
Counter Period (AutoReload Register - 16 bits value ) 350

Internal Clock Division (CKD)

No Division

Repetition Counter (RCR - 16 bits value) 3 \*

auto-reload preload Enable \*

Slave Mode Controller Slave mode disable

**Trigger Output (TRGO) Parameters:** 

Master/Slave Mode Disable (no sync between this TIM (Master) and its Slaves

3599 \*

Trigger Event Selection TRGO Update Event \*

Trigger Event Selection TRGO2 Reset (UG bit from TIMx\_EGR)

**Break And Dead Time management - BRK Configuration:** 

BRK State Disable
BRK Polarity High
BRK Filter (4 bits value) 0

**Break And Dead Time management - BRK2 Configuration:** 

BRK2 State Disable
BRK2 Polarity High
BRK2 Filter (4 bits value) 0

**Break And Dead Time management - Output Configuration:** 

Automatic Output State Disable

Off State Selection for Run Mode (OSSR) Disable

Off State Selection for Idle Mode (OSSI) Disable

Lock Configuration Off

**Clear Input:** 

Clear Input Source Disable

**PWM Generation Channel 1:** 

Mode PWM mode 1

Pulse (16 bits value) 0
Fast Mode Disable
CH Polarity High
CH Idle State Reset

**PWM Generation Channel 2:** 

Mode PWM mode 1

Pulse (16 bits value) 0
Fast Mode Disable
CH Polarity High

CH Idle State Reset

**PWM Generation Channel 3:** 

Mode PWM mode 1

Pulse (16 bits value) 0

Fast Mode Disable CH Polarity High CH Idle State Reset

#### 5.6. TIM6

mode: Activated

#### 5.6.1. Parameter Settings:

#### **Counter Settings:**

Prescaler (PSC - 16 bits value) 0
Counter Mode Up
Counter Period (AutoReload Register - 16 bits value ) 359 \*
auto-reload preload Disable

#### **Trigger Output (TRGO) Parameters:**

#### 5.7. FREERTOS

mode: Enabled

#### 5.7.1. Config parameters:

#### Versions:

FreeRTOS version 9.0.0
CMSIS-RTOS version 1.02

Kernel settings:

USE\_PREEMPTION Enabled

CPU\_CLOCK\_HZ SystemCoreClock

TICK\_RATE\_HZ 1000
MAX\_PRIORITIES 7
MINIMAL\_STACK\_SIZE 128
MAX\_TASK\_NAME\_LEN 16

USE\_16\_BIT\_TICKS Disabled IDLE\_SHOULD\_YIELD Enabled

USE\_MUTEXES Disabled \*

USE\_RECURSIVE\_MUTEXES Disabled USE\_COUNTING\_SEMAPHORES Disabled

QUEUE\_REGISTRY\_SIZE 8

USE\_APPLICATION\_TASK\_TAG Disabled
ENABLE\_BACKWARD\_COMPATIBILITY Enabled
USE\_PORT\_OPTIMISED\_TASK\_SELECTION Enabled
USE\_TICKLESS\_IDLE Enabled \*

Memory management settings:

USE\_TASK\_NOTIFICATIONS

Enabled

TOTAL\_HEAP\_SIZE 3072

Memory Management scheme heap\_4

**Hook function related definitions:** 

USE\_IDLE\_HOOK Disabled
USE\_TICK\_HOOK Disabled
USE\_MALLOC\_FAILED\_HOOK Disabled
USE\_DAEMON\_TASK\_STARTUP\_HOOK Disabled
CHECK\_FOR\_STACK\_OVERFLOW Disabled

Run time and task stats gathering related definitions:

GENERATE\_RUN\_TIME\_STATS Disabled
USE\_TRACE\_FACILITY Disabled
USE\_STATS\_FORMATTING\_FUNCTIONS Disabled

Co-routine related definitions:

USE\_CO\_ROUTINES Disabled MAX\_CO\_ROUTINE\_PRIORITIES 2

Software timer definitions:

USE\_TIMERS Disabled

Interrupt nesting behaviour configuration:

LIBRARY\_LOWEST\_INTERRUPT\_PRIORITY 15
LIBRARY\_MAX\_SYSCALL\_INTERRUPT\_PRIORITY 5

#### 5.7.2. Include parameters:

#### Include definitions:

vTaskPrioritySet Enabled uxTaskPriorityGet Enabled vTaskDelete Enabled

vTaskCleanUpResources Disabled vTaskSuspend Enabled vTaskDelayUntil Disabled vTaskDelay Enabled xTaskGetSchedulerState Enabled xTaskResumeFromISR Enabled xQueueGetMutexHolder Disabled xSemaphoreGetMutexHolder Disabled pcTaskGetTaskName Disabled ux Task Get Stack High Water MarkDisabled xTaskGetCurrentTaskHandle Disabled eTaskGetState Disabled  $x \\ Event Group Set Bit From ISR$ Disabled xTimerPendFunctionCall Disabled xTaskAbortDelay Disabled xTaskGetHandle Disabled

#### \* User modified value

# 6. System Configuration

### 6.1. GPIO configuration

| IP   | Pin              | Signal                | GPIO mode                    | GPIO pull/up pull<br>down | Max<br>Speed | User Label |
|------|------------------|-----------------------|------------------------------|---------------------------|--------------|------------|
| ADC1 | PA0              | ADC1_IN1              | Analog mode                  | No pull up pull down      | n/a          |            |
|      | PA1              | ADC1_IN2              | Analog mode                  | No pull up pull down      | n/a          |            |
|      | PA2              | ADC1_IN3              | Analog mode                  | No pull up pull down      | n/a          |            |
| ADC2 | PC0              | ADC2_IN6              | Analog mode                  | No pull up pull down      | n/a          |            |
|      | PA4              | ADC2_IN1              | Analog mode                  | No pull up pull down      | n/a          |            |
|      | PA5              | ADC2_IN2              | Analog mode                  | No pull up pull down      | n/a          |            |
|      | PA6              | ADC2_IN3              | Analog mode                  | No pull up pull down      | n/a          |            |
|      | PA7              | ADC2_IN4              | Analog mode                  | No pull up pull down      | n/a          |            |
|      | PC4              | ADC2_IN5              | Analog mode                  | No pull up pull down      | n/a          |            |
|      | PC5              | ADC2_IN11             | Analog mode                  | No pull up pull down      | n/a          |            |
| RCC  | PF0 /<br>OSC_IN  | RCC_OSC_IN            | n/a                          | n/a                       | n/a          |            |
|      | PF1 /<br>OSC_OUT | RCC_OSC_OUT           | n/a                          | n/a                       | n/a          |            |
| SYS  | PA13             | SYS_JTMS-<br>SWDIO    | n/a                          | n/a                       | n/a          |            |
|      | PA14             | SYS_JTCK-<br>SWCLK    | n/a                          | n/a                       | n/a          |            |
|      | PB3              | SYS_JTDO-<br>TRACESWO | n/a                          | n/a                       | n/a          |            |
| TIM1 | PA8              | TIM1_CH1              | Alternate Function Push Pull | No pull up pull down      | Low          |            |
|      | PA9              | TIM1_CH2              | Alternate Function Push Pull | No pull up pull down      | Low          |            |
|      | PA10             | TIM1_CH3              | Alternate Function Push Pull | No pull up pull down      | Low          |            |

### 6.2. DMA configuration

|   | DMA request | Stream        | Direction            | Priority |
|---|-------------|---------------|----------------------|----------|
| ı | ADC2        | DMA1_Channel2 | Peripheral To Memory | Low      |

### ADC2: DMA1\_Channel2 DMA request Settings:

Mode: Circular \*

Peripheral Increment: Disable

Memory Increment: Enable \*

Peripheral Data Width: Half Word

Memory Data Width: Half Word

## 6.3. NVIC configuration

| Interrupt Table                                   | Enable | Preenmption Priority | SubPriority |
|---------------------------------------------------|--------|----------------------|-------------|
| Non maskable interrupt                            | true   | 0                    | 0           |
| Hard fault interrupt                              | true   | 0                    | 0           |
| Memory management fault                           | true   | 0                    | 0           |
| Pre-fetch fault, memory access fault              | true   | 0                    | 0           |
| Undefined instruction or illegal state            | true   | 0                    | 0           |
| System service call via SWI instruction           | true   | 0                    | 0           |
| Debug monitor                                     | true   | 0                    | 0           |
| Pendable request for system service               | true   | 15                   | 0           |
| System tick timer                                 | true   | 15                   | 0           |
| DMA1 channel2 global interrupt                    | true   | 5                    | 0           |
| TIM1 update and TIM16 interrupts                  | true   | 0                    | 0           |
| TIM6 global and DAC1 underrun error interrupts    | true   | 0                    | 0           |
| TIM7 global and DAC2 underrun error interrupts    | true   | 0                    | 0           |
| PVD interrupt through EXTI line 16                |        | unused               |             |
| Flash global interrupt                            |        | unused               |             |
| RCC global interrupt                              |        | unused               |             |
| ADC1 and ADC2 interrupts                          | unused |                      |             |
| TIM1 break and TIM15 interrupts                   |        | unused               |             |
| TIM1 trigger and commutation and TIM17 interrupts |        | unused               |             |
| TIM1 capture compare interrupt                    |        | unused               |             |
| Floating point unit interrupt                     |        | unused               |             |

<sup>\*</sup> User modified value

# 7. Power Consumption Calculator report

#### 7.1. Microcontroller Selection

| Series    | STM32F3       |
|-----------|---------------|
| Line      | STM32F334     |
| мси       | STM32F334R8Tx |
| Datasheet | 025409_Rev4   |

#### 7.2. Parameter Selection

| Temperature | 25  |
|-------------|-----|
| Vdd         | 3.6 |

## 8. Software Project

### 8.1. Project Settings

| Name                              | Value                  |
|-----------------------------------|------------------------|
| Project Name                      | Tri-SPWM               |
| Project Folder                    | D:\Game\Tri-SPWM       |
| Toolchain / IDE                   | EWARM                  |
| Firmware Package Name and Version | STM32Cube FW_F3 V1.9.0 |

### 8.2. Code Generation Settings

| Name                                                          | Value                                           |
|---------------------------------------------------------------|-------------------------------------------------|
| STM32Cube Firmware Library Package                            | Copy all used libraries into the project folder |
| Generate peripheral initialization as a pair of '.c/.h' files | Yes                                             |
| Backup previously generated files when re-generating          | No                                              |
| Delete previously generated files when not re-generated       | Yes                                             |
| Set all free pins as analog (to optimize the power            | No                                              |
| consumption)                                                  |                                                 |