



# **RZ/A1LU Group**

Video Utility

R01AN4313EJ0201 Rev.2.01 Oct. 31, 2018

# Introduction

This document describes the functional specifications of Renesas Video Application Interface (RVAPI) for a RZ/A1LU Software Package that supports a Stream it! RZ V2.0 with an RZ/A series RZ/A1LU group MCU.

# **Target Device**

RZ/A1LU

# **Target Board**

Stream it! RZ V2.0 (YSTREAM-IT-RZ-V2.3)

# **Contents**

| 1.  | Specifications                          | 3  |
|-----|-----------------------------------------|----|
| 2.  | Documents                               | 3  |
| 2.  | .1 Summaries of the Related Documents   | 3  |
| 3.  | Hardware Description                    | 4  |
| 3.  | .1 List of Pins That are Used           | 4  |
| 4.  | Software Description                    | 5  |
| 4.  | .1 File                                 | 5  |
| 4.2 | .2 Functions                            | 6  |
| 5.  | Function Reference (VDC5)               | 7  |
| 5.  | .1 R_RVAPI_InitializeVDC                | 7  |
| 5.2 | .2 R_RVAPI_TerminateVDC                 | 11 |
| 5.3 | .3 R_RVAPI_DispControIVDC               | 12 |
| 5.4 | .4 R_RVAPI_GraphCreateSurfaceVDC        | 15 |
| 5.  | .5 R_RVAPI_GraphChangeSurfaceVDC        | 19 |
| 5.0 | .6 R_RVAPI_GraphDestroySurfaceVDC       | 20 |
| 5.7 | .7 R_RVAPI_DispPortSettingVDC           | 21 |
| 5.8 | .8 R_RVAPI_VideoControlVDC              | 22 |
| 5.9 | .9 R_RVAPI_VideoCreateSurfaceVDC        | 25 |
| 5.  | .10 R_RVAPI_VideoDestroySurfaceVDC      | 31 |
| 5.  | .11 R_RVAPI_VideoPortSettingVDC         | 32 |
| 5.  | .12 R_RVAPI_InterruptEnableVDC          | 33 |
| 5.  | .13 R_RVAPI_InterruptDisableVDC         | 35 |
| 5.  | .14 R_RVAPI_AlphablendingRectVDC        | 36 |
| 5.  | .15 R_RVAPI_ChromakeyVDC                | 37 |
| 5.  | .16 R_RVAPI_DispCalibrationVDC          | 38 |
| 5.  | .17 R_RVAPI_DispGammaVDC                | 41 |
| 5.  | .18 R_RVAPI_VideoCalibrationVDC         | 42 |
| 5.  | .19 R_RVAPI_VideoSharpnessLtiVDC        | 44 |
| 5.2 | .20 R_RVAPI_GraphChangeSurfaceConfigVDC | 48 |
| 5.2 | .21 R_RVAPI_AlphablendingVDC            | 51 |
| 6.  | Function Reference(CEU)                 | 52 |
| 6.  | .1 R_RVAPI_InitializeCEU                | 52 |
| 6.2 | .2 R_RVAPI_TerminateCEU                 | 52 |
| 6.3 | .3 R_RVAPI_PortSettingCEU               | 53 |
| 6.4 | .4 R_RVAPI_OpenCEU                      | 54 |
| 6.  | .5 R_RVAPI_CaptureStartCEU              | 60 |
| 6.0 | .6 R_RVAPI_CaptureStatusCEU             | 61 |
|     |                                         |    |

# 1. Specifications

RVAPI implements the functions of controlling the display output and video input using the video display controller (VDC5) and various drivers for the capture engine unit (CEU) all of which are mounted on the RZ/A1.

Table 1-1 shows the peripheral functions to be used and their uses

Table 1-1 Peripheral Functions Used by RVAPI and Their Uses

| Peripheral Function                      | Use                                  |
|------------------------------------------|--------------------------------------|
| RZ/A1H- or RZ/A1LU-embedded VDC5 control | Display and video input control      |
|                                          | Display and image quality adjustment |
| RZ/A1H or RZ/A1LU embedded CEU control   | CMOS camera video input control      |

## 2. Documents

### 2.1 Summaries of the Related Documents

Summaries of the related documents follow.

- RZ/A1L Group, RZ/A1LU Group, RZ/A1LU Group User's Manual: Hardware (R01UH0437)
   This document describes the hardware specifications for RZ/A1LU.
- RZ stream it! Kit User's Manual For e2studio (R20UT3823)
  This document describes the specifications of Stream it! RZ V2.0.

# 3. Hardware Description

# 3.1 List of Pins That are Used

Table 3-1 lists the pins to be used and describes their functionalities.

Table 3-1 Pins to Be Used and Their Functions (Note)

| Pin Name         | Input/ | Description                     | Stream it! RZ V2.0 |
|------------------|--------|---------------------------------|--------------------|
|                  | Output |                                 | Board connection   |
| LCD0_CLK         | Output | Panel clock                     | CN7                |
| LCD0_DATA23 to 0 | Output | Video image data for panel      | CN7                |
|                  |        |                                 | (LCD0_DATA15~0)    |
| LCD0_TCON6 to 0  | Output | Control signal for panel        | CN7                |
| LCD0_EXTCLK      | Output | Panel clock source              | NC                 |
| DV0_CLK          | Input  | External input clock            | NC                 |
| DV0_VSYNC        | Input  | External input Vsync            | NC                 |
| DV0_HSYNC        | Input  | External input Hsync            | NC                 |
| DV0_DATA23 to 0  | Input  | External input video image data | NC                 |
| VIO_D7 to 0      | Input  | CEU data bus                    | CN12               |
| VIO_CLK          | Input  | CEU clock                       | CN12               |
| VIO_VD           | Input  | CEU vertical sync               | CN12               |
| VIO_HD           | Input  | CEU horizontal sync             | CN12               |
| VIO_FLD          | Input  | Field signal                    | NC                 |

Note: Refer to the specifications for the individual evaluation board for details.

# 4. Software Description

### **4.1** File

Table 4-1 shows the files used by the RVAPI.

## Table 4-1 Files Used by the RVAPI

```
LRZA1LU_Sample
    └--src
        └─renesas
            └─middleware
              └--video
                  ⊢ inc
                  r_rvapi_header.h
                                          : RVAPI public header
                                           : RVAPI VDC5 public header
                  r_rvapi_vdc.h
                  r_rvapi_vdec.h
                                           : RVAPI DVDEC public header (not supported)
                  r_rvapi_ceu.h
                                           : RVAPI CEU public header
                  ^{\, \sqcup}\, \mathrm{src}
                      r_rvapi_vdc.c
                                           : IRVAPI VDC5 API implementation
                                           : RVAPI DVDEC API implementation (not supported)
                      r_rvapi_vdec.c
                      r_rvapi_ceu.c
                                           : RVAPI CEU API implementation
```

#### 4.2 **Functions**

Table 4-2 gives a list of RVAPI functions. The list also contains the functions that need configuration when providing "display only," "video input only," or "video input and display" functions.

**Table 4-2 List of Functions** 

| Display only | Video<br>Input | Video<br>Display | Function Name                        | Section<br>No. | Outline                              |
|--------------|----------------|------------------|--------------------------------------|----------------|--------------------------------------|
|              | eo input dis   |                  | <u>n</u>                             |                |                                      |
| Required     | Required       | Required         | R_RVAPI_InitializeVDC                | 5.1            | VDC5 initialization clock setup      |
| -            | -              | -                | R_RVAPI_TerminateVDC                 | 5.2            | VDC5 termination setup               |
| Required     | -              | Required         | R_RVAPI_DispControlVDC               | 5.3            | Display output setup                 |
| Required     | -              | -                | R_RVAPI_GraphCreateSurfaceVDC        | 5.4            | Display area generation              |
| -            | -              | -                | R_RVAPI_GraphChangeSurfaceVDC        | 5.5            | Display area change                  |
| -            | -              | -                | R_RVAPI_GraphDestroySurfaceVDC       | 5.6            | Display area disposal                |
| Required     | -              | Required         | R_RVAPI_DispPortSettingVDC           | 5.7            | Display output pin setup             |
| -            | Required       | Required         | R_RVAPI_VideoControlVDC              | 5.8            | Video input setup                    |
| -            | Required       | Required         | R_RVAPI_VideoCreateSurfaceVDC        | 5.9            | Video and display area generation    |
| -            |                | -                | R_RVAPI_VideoDestroySurfaceVDC       | 5.10           | Video and display area cancellation  |
| -            | Required       | Required         | R_RVAPI_VideoPortSettingVDC          | 5.11           | Video input pin setup                |
| -            | -              | -                | R_RVAPI_InterruptEnableVDC           | 5.12           | VDC5 interrupt enable setup          |
| -            | -              | -                | R_RVAPI_InterruptDisableVDC          | 5.13           | VDC5 interrupt disable setup         |
| -            | -              | -                | R_RVAPI_AlphablendingRectVDC         | 5.14           | Rectangle alpha blend                |
|              |                |                  | R_RVAPI_ChromakeyVDC                 | 5.15           | Transparency using chroma key        |
| VDC5 ima     | ge quality a   | djustment f      | <u>unction</u>                       |                |                                      |
| -            | -              | -                | R_RVAPI_DispCalibrationVDC           | 5.16           | Screen output calibration processing |
| -            | -              | -                | R_RVAPI_DispGammaVDC                 | 5.17           | Gamma calibration setup              |
| -            | -              | -                | R_RVAPI_VideoCalibrationVDC          | 5.18           | Color matrix setup                   |
| -            | -              | -                | R_RVAPI_VideoSharpnessLtiVDC         | 5.19           | Image enhancement processing         |
| -            | -              | -                | R_RVAPI_GraphChangeSurfaceConfig VDC | 5.20           | Data read change processing          |
| -            | -              | -                | R_RVAPI_AlphablendingVDC             | 5.21           | 1bit alpha blending setup            |
| CEU video    | o input func   | tions (Note      | •                                    |                |                                      |
| -            | Required       | Required         | <br>R_RVAPI_InitializeCEU            | 6.1            | CEU initialization setup             |
| -            | -              | -                | R_RVAPI_TerminateCEU                 | 6.2            | CEU termination setup                |
| -            | Required       | Required         | R_RVAPI_PortSettingCEU               | 6.3            | Video input pin setup                |
| -            | Required       | Required         | R_RVAPI_OpenCEU                      | 6.4            | Image capturing setup                |
| -            | Required       | Required         | R_RVAPI_CaptureStartCEU              | 6.5            | 1-frame capture startup              |
|              | •              | •                | R_RVAPI_CaptureStatusCEU             | 6.6            | Capture termination judgment         |

Note 1: Setup is required when using CEU for the video inputs.

# 5. Function Reference (VDC5)

# 5.1 R\_RVAPI\_InitializeVDC

| R_RVAPI_Initialize |                                 |                                           |  |  |  |  |
|--------------------|---------------------------------|-------------------------------------------|--|--|--|--|
| Synopsis           | VDC5 initialization clock setup |                                           |  |  |  |  |
| Header             | r_rvapi_vdc.h                   |                                           |  |  |  |  |
| Declaration        | zeVDC(                          |                                           |  |  |  |  |
|                    |                                 | c_channel_t ch,                           |  |  |  |  |
|                    | const clo                       | ock_config_t * const c_cnf);              |  |  |  |  |
| Arguments          | [IN] vdc_channel_t ch           | : VDC5 channel                            |  |  |  |  |
| , a gamonto        | [III] Vao_onarinoi_t on         | VDC CHANNEL 0                             |  |  |  |  |
|                    |                                 | <ul><li>VDC_CHANNEL_1 (Note 1)</li></ul>  |  |  |  |  |
|                    | [IN] clock_config_t * c_cnf     | : Clock configuration                     |  |  |  |  |
|                    | -                               |                                           |  |  |  |  |
| Return             | VDC_OK:                         | : Normal termination                      |  |  |  |  |
| value              |                                 | 2                                         |  |  |  |  |
|                    | VDC_ERR_PARAM_CHANNEL           | : Channel invalid error                   |  |  |  |  |
|                    | VDC_ERR_PARAM_NULL              | : NULL specification error                |  |  |  |  |
|                    | VDC_ERR_PARAM_BIT_WIDTH         | : Bit width error                         |  |  |  |  |
|                    | VDC_ERR_PARAM_UNDEFINED         | : Undefined parameter specification error |  |  |  |  |
|                    | VDC_ERR_PARAM_EXCEED_RANGE      | : Out-of-value-range error                |  |  |  |  |
|                    | VDC_ERR_PARAM_CONDITION         | : Unauthorized condition error            |  |  |  |  |
|                    | VDC_ERR_RESOURCE_LVDS_CLK       | : LVDS clock resource error               |  |  |  |  |
|                    |                                 |                                           |  |  |  |  |

### Remarks

Note 1: Configurable only on the RZ/A1H and RZ/A1M.

### (1) **Description**

VDC5 can generate the panel clock from various input clocks as the source clocks. This function is used to set up that clock. Since the panel clock is used to control the display device, it is necessary to set up the clock according to the specifications of the display device to be used.

The following driver is used within this function:

• R\_VDC\_Initialize ()

### (2) Parameter details

# $(a) \quad \ \, \textbf{clock\_config\_t}$

The members of the clock\_config\_t structure are described below.

| Type/Member Name                   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| vdc_panel_clksel_t<br>panel_clk    | <ul> <li>Selects the panel clock.</li> <li>VDC_PANEL_ICKSEL_IMG (Note 1) Frequency-divided clock for video clock (VIDEO_X1)</li> <li>VDC_PANEL_ICKSEL_IMG_DV Frequency-divided clock for video clock (DV_CLK)</li> <li>VDC_PANEL_ICKSEL_EXT_0 (Note 1) Frequency-divided clock for peripheral clock 0 (LCD0_EXTCLK)</li> <li>VDC_PANEL_ICKSEL_EXT_1 Frequency-divided clock of external clock 1 (LCD1_EXTCLK)</li> <li>VDC_PANEL_ICKSEL_PERI Frequency-divided clock for peripheral clock 1 (P1φ)</li> <li>VDC_PANEL_ICKSEL_LVDS: LVDS (Note 1) PLL clock</li> </ul>                              |
|                                    | <ul> <li>VDC_PANEL_ICKSEL_LVDS_DIV7 (Note 1)</li> <li>Clock generated by dividing frequency of LVDS PLL by 7</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| vdc_panel_clk_dcdr_t panel_clk_div | Specifies the clock frequency division ratio.  VDC_PANEL_CLKDIV_1_1: 1/1  VDC_PANEL_CLKDIV_1_2: 1/2  VDC_PANEL_CLKDIV_1_3: 1/3  VDC_PANEL_CLKDIV_1_4: 1/4  VDC_PANEL_CLKDIV_1_5: 1/5  VDC_PANEL_CLKDIV_1_6: 1/6  VDC_PANEL_CLKDIV_1_7: 1/7  VDC_PANEL_CLKDIV_1_8: 1/8  VDC_PANEL_CLKDIV_1_9: 1/9  VDC_PANEL_CLKDIV_1_12: 1/12  VDC_PANEL_CLKDIV_1_16: 1/16  VDC_PANEL_CLKDIV_1_16: 1/16  VDC_PANEL_CLKDIV_1_24: 1/24  VDC_PANEL_CLKDIV_1_32: 1/32  This parameter is invalid when the panel clock select (panel_icksel) is set to LVDS PLL (VDC_PANEL_ICKSEL_LVDS or VDC_PANEL_ICKSEL_LVDS_DIV7). |
| const vdc_lvds_t *                 | LVDS-related parameter (Note 1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| lvds                               | Specify NULL if this parameter is not required.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

Note 1: Configurable only on the RZ/A1H and RZ/A1M.

(b) The members of the vdc\_lvds\_t structure are described below.

```
typedef struct
   vdc_lvds_in_clk_sel_t lvds_in_clk_sel;
   vdc_lvds_ndiv_t lvds_idiv_set;
   uint16_t
                        lvdspll_tst;
   vdc_lvds_ndiv_t
                        lvds_odiv_set;
   vdc_channel_t
                        lvds_vdc_sel;
   uint16_t
                        lvdspll_fd;
   uint16_t
                         lvdspll_rd;
                         lvdspll_od;
   vdc_lvds_pll_nod_t
} vdc_lvds_t;
```

| Type/Member Name      | Description                                                               |
|-----------------------|---------------------------------------------------------------------------|
| vdc_lvds_in_clk_sel_t | Selects the frequency divider 1 input                                     |
| lvds_in_clk_sel       | <ul> <li>VDC_LVDS_INCLK_SEL_IMG: VIDEO_X1</li> </ul>                      |
|                       | <ul> <li>VDC_LVDS_INCLK_SEL_DV_0: DV0_CLK0</li> </ul>                     |
|                       | <ul> <li>VDC_LVDS_INCLK_SEL_DV_1: DV1_CLK1</li> </ul>                     |
|                       | <ul> <li>VDC_LVDS_INCLK_SEL_EXT_0: LCD0_EXTCLK</li> </ul>                 |
|                       | <ul> <li>VDC_LVDS_INCLK_SEL_EXT_1: LCD1_EXTCLK</li> </ul>                 |
|                       | <ul> <li>VDC_LVDS_INCLK_SEL_PERI: P1φ</li> </ul>                          |
| vdc_lvds_ndiv_t       | Specifies the frequency divider 1 division ratio NIDIV.                   |
| lvds_idiv_set         | <ul><li>VDC_LVDS_NDIV_1: NIDIV = 1</li></ul>                              |
|                       | <ul><li>VDC_LVDS_NDIV_2: NIDIV = 2</li></ul>                              |
|                       | <ul><li>VDC_LVDS_NDIV_4: NIDIV = 4</li></ul>                              |
| uint16_t              | Specifies the LVDS PLL internal parameter.                                |
| lvdspll_tst           | Specify 16.                                                               |
| vdc_lvds_ndiv_t       | Specifies the frequency divider 2 division ratio NODIV.                   |
| lvds_odiv_set         | <ul><li>VDC_LVDS_NDIV_1: NODIV = 1</li></ul>                              |
|                       | <ul><li>VDC_LVDS_NDIV_2: NODIV = 2</li></ul>                              |
|                       | <ul><li>VDC_LVDS_NDIV_4: NODIV = 4</li></ul>                              |
| vdc_channel_t         | Selects the LVDS VDC5 channel.                                            |
| lvds_vdc_sel          | <ul> <li>VDC_CHANNEL_0</li> </ul>                                         |
|                       | VDC_CHANNEL_1                                                             |
| uint16_t              | Specifies the LVDS PLL feedback ratio NFD.                                |
| lvdspll_fd            | NFD = lvdspll_fd (24 to 2047)                                             |
|                       | The following values are invalid, however: 28 to 31, 37 to 39, 46, 47, 55 |
| uint16_t              | Specifies the LVDS PLL input frequency division ratio NRD.                |
| lvdspll_rd            | NRD = Ivdspll_rd + 1                                                      |
|                       | lvdspll_rd (0 to 31)                                                      |
| vdc_lvds_pll_nod_t    | Specifies the LVDS PLL output frequency division ratio NOD.               |
| lvdspll_od            | <ul><li>VDC_LVDS_PLL_NOD_1: NOD = 1</li></ul>                             |
|                       | <ul><li>VDC_LVDS_PLL_NOD_2: NOD = 2</li></ul>                             |
|                       | <ul><li>VDC_LVDS_PLL_NOD_4: NOD = 4</li></ul>                             |
|                       | <ul><li>VDC_LVDS_PLL_NOD_8: NOD = 8</li></ul>                             |

Note: Configurable only on the RZ/A1H and RZ/A1M.

### (3) Setting up the panel clock

An example of VDC5 panel clock configuration is shown in Table 5-1. Since the clock generated by the LVDS's PLL can be used for purposes other than LVDS crystal output, the user can generate an arbitrary clock. Examples of VDC5 panel clock configuration using the LVDS's PLL are shown in Table 5-2 and Table 5-3.

**Table 5-1 Example of Panel Clock Configuration** 

| Member Name                     | 33.3 [MHz]                     | 22.2 [MHz]                     |
|---------------------------------|--------------------------------|--------------------------------|
| panel_icksel                    | VDC_LVDS_INCLK_SEL_PERI Periph | neral clock 1 (Ρ1φ) 66.6 [MHz] |
| panel_dcdr VDC_PANEL_CLKDIV_1_2 |                                | VDC_PANEL_CLKDIV_1_3           |

Note: Peripheral clock 1 (P1 $\phi$ ) is assumed to be 66.6 [MHz].

Table 5-2 Example of Panel Clock Configuration Using LVDS PLL (Example 1)

| Member Name     | 25.175 [MHz]       | 40.0 [MHz]                                                  | 65.0 [MHz] | 83.5 [MHz] | 85.5 [MHz] |
|-----------------|--------------------|-------------------------------------------------------------|------------|------------|------------|
| panel_icksel    | VDC_PANEL_I        | VDC_PANEL_ICKSEL_LVDS                                       |            |            | •          |
| lvds_in_clk_sel | VDC_LVDS_ING       | VDC_LVDS_INCLK_SEL_PERI Peripheral clock 1 (P1φ) 66.6 [MHz] |            |            | Hz]        |
| lvds_idiv_set   | VDC_LVDS_NDIV_4    |                                                             |            |            |            |
| lvds_odiv_set   | VDC_LVDS_ND        | VDC_LVDS_NDIV_4                                             |            |            |            |
| lvdspll_fd      | 145                | 384                                                         | 312        | 481        | 82         |
| lvdspll_rd      | (3u-1u)            | (5u-1u)                                                     | (5u-1u)    | (6u-1u)    | (1u-1u)    |
| lvdspll_od      | VDC_LVDS_PLL_NOD_8 |                                                             | VDC_LVDS_P | LL_NOD_4   |            |

Note: Configurable only on the RZ/A1H and RZ/A1M.

Note: Peripheral clock 1 (P1 $\phi$ ) is assumed to be 66.6 [MHz].

Table 5-3 Example of Panel Clock Configuration Using LVDS PLL (Example 2)

| Member Name     | 25.175 [MHz]                                                | 40.0 [MHz] | 65.0 [MHz]         | 83.5 [MHz] | 85.5 [MHz] |
|-----------------|-------------------------------------------------------------|------------|--------------------|------------|------------|
| panel_icksel    | VDC_PANEL_ICKSEL_LVDS                                       |            |                    |            |            |
| lvds_in_clk_sel | VDC_LVDS_INCLK_SEL_PERI Peripheral clock 1 (P1φ) 64.0 [MHz] |            |                    |            |            |
| lvds_idiv_set   | VDC_LVDS_NDIV_4                                             |            |                    |            |            |
| lvds_odiv_set   | VDC_LVDS_NDIV_4                                             |            |                    |            |            |
| lvdspll_fd      | 151                                                         | 80         | 65                 | 167        | 171        |
| lvdspll_rd      | (3u-1u)                                                     | (1u-1u)    | (1u-1u)            | (2u-1u)    | (2u-1u)    |
| lvdspll_od      | VDC_LVDS_PLL_NOD_8                                          |            | VDC_LVDS_PLL_NOD_4 |            |            |

Note: Configurable only on the RZ/A1H and RZ/A1M.

Note: Peripheral clock 1 (P1 $\phi$ ) is assumed to be 64.0 [MHz].

# 5.2 R\_RVAPI\_TerminateVDC

### R\_RVAPI\_TerminateVDC

Synopsis VDC5 termination setup

Header r\_rvapi\_vdc.h

Declaration vdc\_error\_t R\_RVAPI\_TerminateVDC(

const vdc\_channel\_t ch);

Arguments [IN] vdc\_channel\_t ch : VDC5 channel

• VDC\_CHANNEL\_0

• VDC\_CHANNEL\_1 (Note 1)

Return VDC\_OK : Normal termination

value

VDC\_ERR\_PARAM\_CHANNEL : Channel invalid error

### Remarks

Note 1: Configurable only on the RZ/A1H and RZ/A1M.

### (1) **Description**

This function performs the VDC5 driver termination processing. It carries out VDC5 interrupt and panel clock disable processing.

The following driver is used within this function:

• R\_VDC\_Terminate ()

# 5.3 R\_RVAPI\_DispControlVDC

| R_RVAPI_DispControlVDC |                             |                                                                                         |  |  |  |  |
|------------------------|-----------------------------|-----------------------------------------------------------------------------------------|--|--|--|--|
| Synopsis               | _ ·                         |                                                                                         |  |  |  |  |
| Header                 | r_rvapi_vdc.h               |                                                                                         |  |  |  |  |
| Declaration            | _ , _                       |                                                                                         |  |  |  |  |
|                        | const vdc_cha               |                                                                                         |  |  |  |  |
|                        |                             | ff_t res_vs_sel,                                                                        |  |  |  |  |
|                        | const qe_conf               | ig_t * const q_cnf);                                                                    |  |  |  |  |
|                        |                             |                                                                                         |  |  |  |  |
| Arguments              | [IN] vdc_channel_t ch       | : VDC5 channel                                                                          |  |  |  |  |
| J                      | – –                         | <ul> <li>VDC_CHANNEL_0</li> </ul>                                                       |  |  |  |  |
|                        |                             | <ul> <li>VDC_CHANNEL_1 (Note 1)</li> </ul>                                              |  |  |  |  |
|                        | [IN] vdc_onoff_t res_vs_sel | : Selects the vertical sync signal to be output                                         |  |  |  |  |
|                        |                             | (self-running sync signal).                                                             |  |  |  |  |
|                        |                             | <ul> <li>VDC_OFF (Note 2)</li> </ul>                                                    |  |  |  |  |
|                        |                             | The vertical sync video input signal is used as the vertical sync signal for the liquid |  |  |  |  |
|                        |                             | crystal.                                                                                |  |  |  |  |
|                        |                             | VDC ON                                                                                  |  |  |  |  |
|                        |                             | Internally generated self-running vertical                                              |  |  |  |  |
|                        |                             | sync signal                                                                             |  |  |  |  |
|                        | [IN] qe_config_t * q_cnf    | : Display output configuration                                                          |  |  |  |  |
| Return                 | VDC_OK:                     | : Normal termination                                                                    |  |  |  |  |
| value                  | V50_0.4                     | . Normal termination                                                                    |  |  |  |  |
|                        | VDC_ERR_PARAM_CHANNEL       | : Channel invalid error                                                                 |  |  |  |  |
|                        | VDC_ERR_PARAM_NULL          | : NULL specification error                                                              |  |  |  |  |
|                        | VDC_ERR_PARAM_BIT_WIDTH     | : Bit width error                                                                       |  |  |  |  |
|                        | VDC_ERR_PARAM_EXCEED_RANGE  | : Out-of-value-range error                                                              |  |  |  |  |
|                        | VDC_ERR_RESOURCE_CLK        | : Clock resource error                                                                  |  |  |  |  |
|                        | VDC_ERR_RESOURCE_INPUT      | : Input signal resource error                                                           |  |  |  |  |
|                        | VDC_ERR_PARAM_UNDEFINED     | : Undefined parameter specification error                                               |  |  |  |  |
|                        | VDC_ERR_PARAM_CONDITION     | : Unauthorized condition error                                                          |  |  |  |  |
|                        | VDC_ERR_RESOURCE_VSYNC      | : Vertical sync signal resource error                                                   |  |  |  |  |
|                        |                             |                                                                                         |  |  |  |  |

### Remarks

Note 1: Configurable only on the RZ/A1H and RZ/A1M.

Note 2: Must not be configured if no video input is present.

### (1) **Description**

This function makes settings with respect to the display output. The user may use, as are, the settings that are generated by the "RZ/A Display Compatible Development Support Tool QE for Display" of the solution tool kit which runs in the integrated development environment e² studio. Visit the Renesas web site for the "RZ/A Display Compatible Development Support Tool QE for Display." A header file generated by the tool contains macro named VDC5\_xxxx. They are treated as VDC\_xxxx in RVAPI header file.

The following driver is used within this function:

- R\_VDC\_SyncControl ()
- R\_VDC\_DisplayOutput ()

### (2) Parameter details

### (a) qe\_config\_t

The members of the qe\_config\_t structure are shown below.

```
typedef struct
    uint16_t
                          vps;
    uint16_t
                          vpw;
    uint16_t
                          vs;
    uint16_t
                          vdp;
    uint16_t
                          hps;
    uint16_t
                          hpw;
    uint16_t
                          hs;
    uint16_t
                          hdp;
    uint16_t
                          vtp;
    uint16_t
                          htp;
    vdc_lcd_tcon_pin_t
                          tcon_vsync;
    vdc_lcd_tcon_pin_t
                          tcon_hsync;
    vdc_lcd_tcon_pin_t
                          tcon_de;
    vdc_sig_pol_t
                          tcon_vsync_inv;
    vdc_sig_pol_t
                          tcon_hsync_inv;
                          tcon_de_inv;
    vdc_sig_pol_t
    uint16_t
                          tcon_half;
    uint16_t
                          tcon_ofset;
    vdc_edge_t
                          lcd_data_out_edge;
    vdc_lcd_outformat_t lcd_outformat;
} qe_config_t;
```



Figure 5-1 Signal Configuration Parameter Diagram

| Type/Member Name                  | Description                                                      |
|-----------------------------------|------------------------------------------------------------------|
| uint16_t vps                      | Vsync pulse start position [in lines]                            |
| uint16_t vpw                      | Vsync pulse width [in lines]                                     |
| uint16_t vs                       | Display area vertical start position [in lines]                  |
| uint16_t vdp                      | Vertical display period [in lines]                               |
| uint16_t hps                      | Hsync pulse start position [in clks]                             |
| uint16_t hpw                      | Hsync pulse width [in clks]                                      |
| uint16_t hs                       | Display area horizontal start position [in clks]                 |
| uint16_t hdp                      | Horizontal display period [in clks]                              |
| uint16_t vtp                      | Vertical total period [in lines]                                 |
| uint16_t htp                      | Horizontal total period [in clks]                                |
| vdc_lcd_tcon_pin_t tcon_vsync     | LCD TCON output pin select                                       |
| vdc_lcd_tcon_pin_t tcon_hsync     | <ul> <li>VDC_LCD_TCON_PIN_NON (-1): No output</li> </ul>         |
| vdc_lcd_tcon_pin_t tcon_de        | <ul> <li>VDC_LCD_TCON_PIN_0 (0): LCD_TCON0 is output.</li> </ul> |
|                                   | <ul> <li>VDC_LCD_TCON_PIN_1 (1): LCD_TCON1 is output.</li> </ul> |
|                                   | <ul> <li>VDC_LCD_TCON_PIN_2 (2): LCD_TCON2 is output.</li> </ul> |
|                                   | <ul> <li>VDC_LCD_TCON_PIN_3 (3): LCD_TCON3 is output.</li> </ul> |
|                                   | <ul> <li>VDC_LCD_TCON_PIN_4 (4): LCD_TCON4 is output.</li> </ul> |
|                                   | <ul> <li>VDC_LCD_TCON_PIN_5 (5): LCD_TCON5 is output.</li> </ul> |
|                                   | <ul> <li>VDC_LCD_TCON_PIN_6 (6): LCD_TCON6 is output.</li> </ul> |
| vdc_sig_pol_t tcon_vsync_inv      | Horizontal signal operating reference select                     |
| vdc_sig_pol_t tcon_hsync_inv      | <ul><li>VDC_LCD_TCON_REFSEL_HSYNC (0):</li></ul>                 |
| vdc_sig_pol_t tcon_de_inv         | Horizontal sync signal reference                                 |
|                                   | <ul><li>VDC_LCD_TCON_REFSEL_OFFSET_H (1):</li></ul>              |
|                                   | Horizontal sync signal reference after offset                    |
| uint16_t tcon_half                | Specify htp.                                                     |
| uint16_t tcon_ofset               | Specify 0.                                                       |
| vdc_edge_t lcd_data_out_edge      | LCD_DATA23 to LCD_DATA0 pin output phase control                 |
|                                   | <ul><li>VDC_EDGE_RISING:</li></ul>                               |
|                                   | Output on rising edge of LCD_CLK pin signal.                     |
|                                   | <ul> <li>VDC_EDGE_FALLING:</li> </ul>                            |
|                                   | Output on falling edge of LCD_CLK pin signal.                    |
| vdc_lcd_outformat_t lcd_outformat | Output format select                                             |
|                                   | <ul> <li>VDC_LCD_OUTFORMAT_RGB888 (0): RGB888</li> </ul>         |
|                                   | <ul> <li>VDC_LCD_OUTFORMAT_RGB666 (1): RGB666</li> </ul>         |
|                                   | VDC_LCD_OUTFORMAT_RGB565 (2): RGB565                             |

# 5.4 R\_RVAPI\_GraphCreateSurfaceVDC

#### R\_RVAPI\_GraphCreateSurfaceVDC Synopsis Display area generation Header r\_rvapi\_vdc.h Declaration vdc\_error\_t R\_RVAPI\_GraphCreateSurfaceVDC( const vdc\_channel\_t ch, const gr\_surface\_disp\_config\_t \* const gr\_disp\_cnf); Arguments : VDC5 channel [IN] vdc\_channel\_t ch • VDC\_CHANNEL\_0 VDC\_CHANNEL\_1 (Note 1) gr surface disp config t\* [IN] : Graphics display area settings gr\_disp\_cnf Return VDC\_OK: : Normal termination value VDC\_ERR\_PARAM\_CHANNEL : Channel invalid error VDC\_ERR\_PARAM\_LAYER\_ID : Invalid layer ID error VDC ERR PARAM NULL : NULL specification error : Bit width error VDC\_ERR\_PARAM\_BIT\_WIDTH VDC\_ERR\_PARAM\_UNDEFINED : Undefined parameter specification error VDC ERR PARAM EXCEED RANGE : Out-of-value-range error : Unauthorized condition error VDC\_ERR\_PARAM\_CONDITION VDC\_ERR\_RESOURCE\_LAYER : Layer resource error Remarks

Note 1: Configurable only on the RZ/A1H and RZ/A1M.

### (1) **Description**

This function make settings for displaying the memory contents allocated in the buffer.

The following driver is used within this function:

- R\_VDC\_ReadDataControl ()
- R\_VDC\_CLUT ()
- R\_VDC\_StartProcess ()

### (2) Parameter details

## $(a) \quad \ \ \textbf{gr\_surface\_disp\_config\_t}$

The members of the gr\_surface\_disp\_config\_t structure are shown below.

```
typedef struct
   vdc_layer_id_t
                          layer_id;
                          disp_area;
   vdc_pd_disp_rect_t
                         *fb_buff;
   void
   uint32_t
                         fb_stride;
   vdc_gr_format_t
                         read_format;
                         *clut_table;
   uint32_t
   vdc_gr_ycc_swap_t
                        read_ycc_swap;
   vdc_wr_rd_swa_t
                         read_swap;
   vdc_gr_disp_sel_t
                          disp_mode;
} gr_surface_disp_config_t;
```



Figure 5-2 Layer Configuration



Figure 5-3 Graphics Parameter Diagram

| Type/Member Name   | Description                                                                                                                        |  |  |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------|--|--|
| vdc_layer_id_t     | Display layer (see Figure 5-2.)                                                                                                    |  |  |
| layer_id           | VDC_LAYER_ID_0_RD                                                                                                                  |  |  |
|                    | <ul><li>VDC_LAYER_ID_1_RD (Note 1)</li></ul>                                                                                       |  |  |
|                    | <ul> <li>VDC_LAYER_ID_2_RD</li> </ul>                                                                                              |  |  |
|                    | VDC_LAYER_ID_3_RD                                                                                                                  |  |  |
| vdc_pd_disp_rect_t | Graphics display area [in pixels] (see Figure 5-3.)                                                                                |  |  |
| disp_area          | <ul> <li>disp_area.vs_rel / vw_rel: Vertical display start position/vertical display size</li> </ul>                               |  |  |
|                    | <ul> <li>disp_area.hs_rel / hw_rel: Horizontal display start position/horizontal display</li> </ul>                                |  |  |
|                    | Size                                                                                                                               |  |  |
| void *             | vs_rel = hs_rel = 0 causes the display to start at the origin.                                                                     |  |  |
| fb_buff            | Frame buffer base address (see Figure 5-3.)  Do not specify NULL.                                                                  |  |  |
| uint32_t           | Frame buffer line offset address [in bytes] (see Figure 5-3.)                                                                      |  |  |
| fb_stride          | Specify a multiple of 32 [bytes].                                                                                                  |  |  |
| vdc_gr_format_t    | Frame buffer read signal format                                                                                                    |  |  |
| read_format        | VDC_GR_FORMAT_RGB565 (0): RGB565                                                                                                   |  |  |
|                    | <ul> <li>VDC_GR_FORMAT_ARGB8888 (4): ARGB8888</li> </ul>                                                                           |  |  |
|                    | VDC_GR_FORMAT_CLUT8 (5): CLUT8                                                                                                     |  |  |
|                    | <ul> <li>VDC_GR_FORMAT_CLUT4 (6): CLUT4</li> </ul>                                                                                 |  |  |
|                    | <ul> <li>VDC_GR_FORMAT_CLUT1 (7): CLUT1</li> </ul>                                                                                 |  |  |
|                    | <ul><li>VDC_GR_FORMAT_YCBCR422 (8): YCbCr422 (Note 2)</li></ul>                                                                    |  |  |
|                    | VDC_GR_FORMAT_RGBA8888 (11): RGBA8888                                                                                              |  |  |
| uint32_t *         | Color lookup table                                                                                                                 |  |  |
| clut_table         | This parameter is valid only when the value that is set in read_format is VDC_GR_FORMAT_CLUT8/4/1.                                 |  |  |
|                    | Specify the address of the area of a size enough to store as many CLUT data blocks (ARGB8888) as the number of colors.             |  |  |
|                    | If NULL is selected, the default CLUT data is set up.                                                                              |  |  |
|                    | (Default)                                                                                                                          |  |  |
|                    | CLUT8 (256 colors): CLUT Nos. 0-255 Monochrome (black → white)                                                                     |  |  |
|                    | CLUT4 (16 colors): CLUT Nos. 0-15                                                                                                  |  |  |
|                    | Black, red, green, cyan, blue, pink, brown, dark green, lightgoldenrod2, dark blue, violet, gray, orange, white, transparent color |  |  |
|                    | CLUT1 (2 colors): CLUT Nos. 0-1 black, white                                                                                       |  |  |
| vdc_gr_ycc_swap_t  | YCbCr422 format mode buffer read data swap control                                                                                 |  |  |
| read_ycc_swap_t    | This parameter is valid only when the value specified in read_format is VDC_GR_FORMAT_YCBCR422.                                    |  |  |
|                    | <ul> <li>VDC_GR_YCCSWAP_CBY0CRY1 (0): CbY0/Cr/Y1</li> </ul>                                                                        |  |  |
|                    | VDC GR YCCSWAP Y0CBY1CR (1): Y0/Cb/Y1/Cr                                                                                           |  |  |
|                    | VDC_GR_YCCSWAP_CRY0CBY1 (2): Cr/Y0/Cb/Y1                                                                                           |  |  |
|                    | <ul> <li>VDC_GR_YCCSWAP_Y0CRY1CB (3): Y0/Cr/Y1/Cb</li> </ul>                                                                       |  |  |
|                    | <ul> <li>VDC_GR_YCCSWAP_Y1CRY0CB (4): Y1/Cr/Y0/Cb</li> </ul>                                                                       |  |  |
|                    | <ul><li>VDC_GR_YCCSWAP_CRY1CBY0 (5): Cr/Y1/Cb/Y0</li></ul>                                                                         |  |  |
|                    | <ul> <li>VDC_GR_YCCSWAP_Y1CBY0CR (6): Y1/Cb/Y0/Cr</li> </ul>                                                                       |  |  |
|                    | VDC_GR_YCCSWAP_CBY1CRY0 (7): Cb/Y1/Cr/Y0                                                                                           |  |  |
| vdc_wr_rd_swa_t    | Makes 8-bit/16-bit/32-bit swap setting.                                                                                            |  |  |
| read_swap          | VDC_WR_RD_WRSWA_NON (0):                                                                                                           |  |  |
|                    | No swap 1-2-3-4-5-6-7-8                                                                                                            |  |  |
|                    | • VDC_WR_RD_WRSWA_8BIT (1):                                                                                                        |  |  |
|                    | 8-bit swap 2-1-4-3-6-5-8-7                                                                                                         |  |  |
|                    | VDC_WR_RD_WRSWA_16BIT (2):                                                                                                         |  |  |

|                   | 16-bit swap 3-4-1-2-7-8-5-6                                              |  |  |  |
|-------------------|--------------------------------------------------------------------------|--|--|--|
|                   | <ul><li>VDC_WR_RD_WRSWA_16_8BIT (3):</li></ul>                           |  |  |  |
|                   | 16-bit + 8-bit swap 4-3-2-1-8-7-6-5                                      |  |  |  |
|                   | <ul><li>VDC_WR_RD_WRSWA_32BIT (4):</li></ul>                             |  |  |  |
|                   | 32-bit swap 5-6-7-8-1-2-3-4                                              |  |  |  |
|                   | <ul><li>VDC_WR_RD_WRSWA_32_8BIT (5):</li></ul>                           |  |  |  |
|                   | 32-bit + 8-bit swap 6-5-8-7-2-1-4-3                                      |  |  |  |
|                   | <ul> <li>VDC_WR_RD_WRSWA_32_16BIT (6):</li> </ul>                        |  |  |  |
|                   | 32-bit + 16-bit swap 7-8-5-6-3-4-1-2                                     |  |  |  |
|                   | <ul> <li>VDC_WR_RD_WRSWA_32_16_8BIT (7):</li> </ul>                      |  |  |  |
|                   | 16-bit + 8-bit swap 8-7-6-5-4-3-2-1                                      |  |  |  |
| vdc_gr_disp_sel_t | Graphics display settings                                                |  |  |  |
| disp_mode         | <ul> <li>VDC_DISPSEL_BACK: Background color display</li> </ul>           |  |  |  |
|                   | <ul> <li>VDC_DISPSEL_LOWER: Lower layer graphics display</li> </ul>      |  |  |  |
|                   | <ul> <li>VDC_DISPSEL_CURRENT: Current graphics display</li> </ul>        |  |  |  |
|                   | VDC_DISPSEL_BLEND :                                                      |  |  |  |
|                   | <ul> <li>Blended display of lower layer and current graphics.</li> </ul> |  |  |  |

Note 1: Configurable only on RZ/A1H and RZ/A1M.

Note 2: Layer 0 and 1 are configurable on the RZ/A1H and RZ/A1M. On the other platforms, only Layer 0 is configurable.

# 5.5 R\_RVAPI\_GraphChangeSurfaceVDC

#### R\_RVAPI\_GraphChangeSurfaceVDC Synopsis Display area change Header r\_rvapi\_vdc.h Declaration vdc\_error\_t R\_RVAPI\_GraphChangeSurfaceVDC( const vdc\_channel\_t ch, const vdc\_layer\_id\_t layer\_id, void\* const fb\_buff); Arguments [IN] vdc\_channel\_t ch : VDC5 channel VDC\_CHANNEL\_0 VDC\_CHANNEL\_1 (Note 1) [IN] vdc\_layer\_id\_t layer\_id : Layer ID VDC\_LAYER\_ID\_0\_RD VDC\_LAYER\_ID\_1\_RD (Note 1) VDC\_LAYER\_ID\_2\_RD VDC LAYER ID 3 RD [IN] void \* framebuff : Frame buffer base address Return : Normal termination VDC\_OK: value VDC ERR PARAM CHANNEL : Channel invalid error VDC\_ERR\_PARAM\_LAYER\_ID : Invalid layer ID error VDC\_ERR\_PARAM\_NULL : NULL specification error : Bit width error VDC\_ERR\_PARAM\_BIT\_WIDTH VDC\_ERR\_PARAM\_UNDEFINED : Undefined parameter specification error VDC\_ERR\_PARAM\_EXCEED\_RANGE : Out-of-value-range error VDC\_ERR\_RESOURCE\_LAYER : Layer resource error Remarks

Note 1: Configurable only on the RZ/A1H and RZ/A1M.

### (1) **Description**

This function changes the address of the data read buffer.

The following driver is used within this function:

• R\_VDC\_ChangeReadProcess ()

# 5.6 R\_RVAPI\_GraphDestroySurfaceVDC

#### R\_RVAPI\_GraphDestroySurfaceVDC Synopsis Display area disposal Header r\_rvapi\_vdc.h Declaration vdc\_error\_t R\_RVAPI\_GraphDestroySurfaceVDC( const vdc\_channel\_t ch, const vdc\_layer\_id\_t layer\_id); Arguments : VDC5 channel [IN] vdc\_channel\_t ch • VDC\_CHANNEL\_0 VDC\_CHANNEL\_1 (Note 1) [IN] vdc\_layer\_id\_t layer\_id : Layer ID VDC\_LAYER\_ID\_0\_RD VDC\_LAYER\_ID\_1\_RD (Note 1) VDC\_LAYER\_ID\_2\_RD VDC LAYER ID 3 RD VDC OK: Return : Normal termination value : Channel invalid error VDC\_ERR\_PARAM\_CHANNEL : Invalid layer ID error VDC\_ERR\_PARAM\_LAYER\_ID VDC\_ERR\_RESOURCE\_LAYER : Layer resource error

#### Remarks

Note 1: Configurable only on the RZ/A1H and RZ/A1M.

### (1) **Description**

This function performs stop processing on the specified layer. It stops reading data from the frame buffer and returns the layer's graphics display settings to their initial values.

The following driver is used within this function:

- R\_VDC\_StopProcess ()
- R\_VDC\_ReleaseDataControl ()

# 5.7 R\_RVAPI\_DispPortSettingVDC

```
R_RVAPI_DispPortSettingVDC
Synopsis
             Display output pin setup
Header
            r_rvapi_vdc.h
Declaration
              void R_RVAPI_DispPortSettingVDC(
                       const vdc_channel_t ch,
                       void (* const port_func)(uint32_t));
Arguments
                                                : VDC5 channel
            [IN]
                  vdc_channel_t ch

    VDC_CHANNEL_0

                                                • VDC_CHANNEL_1 (Note 1)
                void (*port_func) (uint32_t)
                                                : Pointer of the function to set the display control
            [IN]
                                                pins.
Return
            None.
value
Remarks
```

Note 1: Configurable only on the RZ/A1H and RZ/A1M.

### (1) **Description**

The callback function to be set up with this function must configure the pins that are necessary for display output. This function must be called after making all VDC5 display settings as shown in Figure 5-4. A control signal of an unexpected period may be output if pin configuration is made before making display settings.



Figure 5-4 Display Output Pin Configuration Timing

### 5.8 R\_RVAPI\_VideoControlVDC

# R\_RVAPI\_VideoControlVDC

Synopsis Video input setup Header r\_rvapi\_vdc.h

Declaration vdc\_error\_t R\_RVAPI\_VideoControlVDC(

const vdc\_channel\_t ch,

const digital\_in\_t \* const digital);

Arguments [IN] vdc\_channel\_t ch : VDC5 channel

VDC\_CHANNEL\_0

VDC\_CHANNEL\_1 (Note 1)

[IN] digital\_in\_t \* digital : Digital video settings

Do not specify NULL.

: Normal termination

Return VDC\_OK:

value

VDC\_ERR\_PARAM\_CHANNEL : Channel invalid error VDC\_ERR\_PARAM\_NULL : NULL specification error

VDC\_ERR\_PARAM\_BIT\_WIDTH : Bit width error

VDC\_ERR\_PARAM\_UNDEFINED : Undefined parameter specification error

VDC\_ERR\_PARAM\_EXCEED\_RANGE : Out-of-value-range error VDC\_ERR\_PARAM\_CONDITION : Unauthorized condition error

### Remarks

Note 1: Configurable only on the RZ/A1H and RZ/A1M.

### (1) **Description**

This function makes video input settings. For the VDC5, make settings for the digital video input such as that from the CMOS camera.

The following driver is used within this function:

• R\_VDC\_VideoInput ()

### (2) Parameter details

### (a) digital\_in\_t

The members of the digital\_in\_t structure are shown below.

```
typedef struct
   vdc_extin_format_t
                           inp_format;
   vdc_edge_t
                           inp_pxd_edge;
   vdc_onoff_t
                           inp_endian_on;
   vdc_onoff_t
                           inp_swap_on;
   vdc_sig_pol_t
                           inp_vs_inv;
                           inp_hs_inv;
   vdc_sig_pol_t
   vdc_extin_ref_hsync_t inp_h_edge_sel;
   vdc_extin_input_line_t inp_f525_625;
   vdc_extin_h_pos_t
                         inp_h_pos;
} digital_in_t;
```

### **Type/Member Name**

### Description

| vdc_extin_format_t<br>inp_format                                                       | Selects the format of the external input.  VDC_EXTIN_FORMAT_RGB888 (0): RGB888  VDC_EXTIN_FORMAT_RGB666 (1): RGB666  VDC_EXTIN_FORMAT_RGB565 (2): RGB565  VDC_EXTIN_FORMAT_BT656 (3): BT656  VDC_EXTIN_FORMAT_BT601 (4): BT601  VDC_EXTIN_FORMAT_YCBCR422 (5): YCbCr422  VDC_EXTIN_FORMAT_YCBCR444 (6): YCbCr444                                                                                           |
|----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| vdc_edge_t<br>inp_pxd_edge                                                             | Selects the edge on which the external input video signal DV_DATA is to be sampled into the input stage.  • VDC_EDGE_RISING: Rising edge  • VDC_EDGE_FALLING: Falling edge                                                                                                                                                                                                                                 |
| vdc_onoff_t<br>inp_endian_on                                                           | Sets the bit endian mode of the external inputs.  • VDC_OFF  • VDC_ON                                                                                                                                                                                                                                                                                                                                      |
| vdc_onoff_t<br>inp_swap_on                                                             | Switches the external input B/R signal.  • VDC_OFF  • VDC_ON                                                                                                                                                                                                                                                                                                                                               |
| vdc_sig_pol_t inp_vs_inv vdc_sig_pol_t inp_hs_inv vdc_extin_ref_hsync_t inp_h_edge_sel | Exercises inversion control of the sync external input signals DV_VSYNC / DV_HSYNC.  • VDC_SIG_POL_NOT_INVERTED: Not inverted (positive polarity)  • VDC_SIG_POL_INVERTED: Inverted (negative polarity)  Selects the reference for the BT656 horizontal sync signal for the external input system.  Valid only when inp_format is set to VDC_EXTIN_FORMAT_BT656.  • VDC_EXTIN_REF_H_EAV (0): EAV reference |
| vdc_extin_input_line_t<br>inp_f525_625                                                 | VDC_EXTIN_REF_H_SAV (1): SAV reference  Specifies the number of lines for the BT656 input mode for the external input system.  Valid only when inp_format is set to VDC_EXTIN_FORMAT_BT656.                                                                                                                                                                                                                |

• VDC\_EXTIN\_LINE\_525 (0): 525 lines

• VDC\_EXTIN\_LINE\_625 (1): 625 lines

vdc\_extin\_h\_pos\_t inp\_h\_pos

Specifies the data stream start timing with respect to the horizontal sync. The following settings are possible when inp\_format is set to VDC\_EXTIN\_FORMAT\_BT656 or VDC\_EXTIN\_FORMAT\_BT601:

- VDC\_EXTIN\_H\_POS\_CBYCRY (0): Cb/Y/Cr/Y
- VDC\_EXTIN\_H\_POS\_YCRYCB (1): Y/Cr/Y/Cb
- VDC\_EXTIN\_H\_POS\_CRYCBY (2): Cr/Y/Cb/Y
- VDC\_EXTIN\_H\_POS\_YCBYCR (3): Y/Cb/Y/Cr

The following settings are possible when inp\_format is set to VDC\_EXTIN\_FORMAT\_YCBCR422:

- VDC\_EXTIN\_H\_POS\_CBYCRY (0): Cb/Y/Cr/Y
- VDC\_EXTIN\_H\_POS\_YCBYCR (3): Y/Cb/Y/Cr

# 5.9 R\_RVAPI\_VideoCreateSurfaceVDC

| R_RVAPI_VideoCreateSurfaceVDC |                                                                                                                                                                       |                                                                                                                                                                                                                                                                                |  |
|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Synopsis                      | Video and display area generation                                                                                                                                     |                                                                                                                                                                                                                                                                                |  |
| Header<br>Declaration         | <pre>r_rvapi_vdc.h   vdc_error_t R_RVAPI_VideoCreateSurfaceVDC(</pre>                                                                                                 |                                                                                                                                                                                                                                                                                |  |
| Arguments                     | <pre>[IN] vdc_channel_t ch</pre> [IN] v_surface_config_t * v_cnf I                                                                                                    | <ul><li>: VDC5 channel</li><li>• VDC_CHANNEL_0</li><li>• VDC_CHANNEL_1 (Note 1)</li><li>: Video input area settings</li></ul>                                                                                                                                                  |  |
|                               | [IN] v_surface_disp_config_t * v_g_cnf                                                                                                                                | Specify NULL when making no video input.  : Video input area display settings  Specify NULL when making no display.                                                                                                                                                            |  |
| Return<br>value               | VDC_OK:                                                                                                                                                               | : Normal termination                                                                                                                                                                                                                                                           |  |
|                               | VDC_ERR_PARAM_CHANNEL VDC_ERR_PARAM_NULL VDC_ERR_PARAM_BIT_WIDTH VDC_ERR_PARAM_UNDEFINED VDC_ERR_PARAM_EXCEED_RANGE VDC_ERR_PARAM_CONDITION VDC_ERR_RESOURCE_LVDS_CLK | <ul> <li>: Channel invalid error</li> <li>: NULL specification error</li> <li>: Bit width error</li> <li>: Undefined parameter specification error</li> <li>: Out-of-value-range error</li> <li>: Unauthorized condition error</li> <li>: LVDS clock resource error</li> </ul> |  |
| Remarks                       |                                                                                                                                                                       |                                                                                                                                                                                                                                                                                |  |

Note 1: Configurable only on the RZ/A1H and RZ/A1M.

### (1) **Description**

This function sets, as the video input area settings, the video capture timing and buffer write size. It also make settings for the display of the video input. When performing only video capturing, there is no need to make display settings for the video input area.

The following driver is used within this function:

- R\_VDC\_WriteDataControl ()
- R\_VDC\_ReadDataControl ()
- R\_VDC\_StartProcess ()

#### (2) Parameter details

### (a) v\_surface\_config\_t

The members of the v\_surface\_config\_t structure are shown below.

```
typedef struct
                         layer_id;
    vdc_layer_id_t
    vdc_period_rect_t
                         cap_area;
    void
                        *fb_buff;
    uint32 t
                         fb_stride;
    uint32_t
                         fb_offset;
    uint32_t
                         fb_num;
    vdc_res_md_t
                         write_format;
    uint16_t
                         write_fb_vw;
                         write_fb_hw;
    uint16_t
    vdc_wr_rd_swa_t
                         write_swap;
    vdc_wr_md_t
                         write_rot;
                         res_inter;
    vdc_res_inter_t
} v_surface_config_t;
```



Figure 5-5 Video Input Area Parameter Diagram

| Type/Member Name              | Description                                                                                                              |
|-------------------------------|--------------------------------------------------------------------------------------------------------------------------|
| vdc_layer_id_t                | Layer ID                                                                                                                 |
| layer_id                      | <ul> <li>VDC_LAYER_ID_0_WR</li> </ul>                                                                                    |
|                               | <ul> <li>VDC_LAYER_ID_1_WR (Note 1)</li> </ul>                                                                           |
|                               | <ul> <li>VDC_LAYER_ID_OIR_WR (Note 1)</li> </ul>                                                                         |
| vdc_period_rect_t             | Image capturing range: Horizontal [in clocks] Vertical [in lines] (see Figure 5-5.)                                      |
| cap_area                      | cap_area.vs / vw: Vertical capture start position/vertical capture size                                                  |
| • —                           | cap_area.hs / hw: Horizontal capture start position/horizontal capture size                                              |
| void * fb_buff                | Frame buffer base address (see Figure 5-5.)                                                                              |
| - · · <u>-</u> · ·            | Specify an address that is aligned on a 32 [byte] boundary.                                                              |
| uint32_t fb_stride            | Frame buffer line offset address (see Figure 5-5.)                                                                       |
|                               | Specify a multiple of 32 [lines].                                                                                        |
| uint32_t fb_offset            | Frame buffer frame offset address                                                                                        |
|                               | This parameter is invalid when the number of frames is 1 (fb_num is set to                                               |
|                               | '1'). Specify a multiple of 32.                                                                                          |
| uint32_t fb_num               | Number of write frame buffer frames                                                                                      |
|                               | Specify 1 or 2.                                                                                                          |
| vdc_res_md_t                  | Frame buffer write video format                                                                                          |
| write_format                  | VDC_RES_MD_YCBCR422 (0): YCbCr422                                                                                        |
|                               | • VDC_RES_MD_RGB565 (1): RGB565                                                                                          |
|                               | • VDC_RES_MD_RGB888 (2): RGB888                                                                                          |
|                               | VDC_RES_MD_YCBCR444 (3): YCbCr444                                                                                        |
| uint16 t                      | Buffer write vertical size [in pixels] 0x0000 to 0x07FF                                                                  |
| write_fb_vw                   | Specify a size that is aligned on a 4 [line] boundary and that is not greater                                            |
|                               | than the value of cap_area.res.vw.                                                                                       |
|                               | Data whose size is equal to or smaller than the specified size is written into                                           |
|                               | the buffer.                                                                                                              |
| uint16_t                      | Buffer write horizontal size [in clocks] 0x0000 to 0x07FF                                                                |
| write_fb_hw                   | Specify a size that is aligned on a 4[pixel] boundary and that is not greater                                            |
|                               | than the value of cap_area.hw.                                                                                           |
|                               | Data whose size is equal to or smaller than the specified size is written into the buffer.                               |
|                               |                                                                                                                          |
| vdc_wr_rd_swa_t               | 8-bit/16-bit/32-bit swap setting (Note 2)                                                                                |
| write_swap                    | <ul> <li>VDC_WR_RD_WRSWA_NON (0):</li> </ul>                                                                             |
|                               | No swap 1-2-3-4-5-6-7-8                                                                                                  |
|                               | <ul> <li>VDC_WR_RD_WRSWA_8BIT (1):</li> <li>8-bit swap 2-1-4-3-6-5-8-7</li> </ul>                                        |
|                               | •                                                                                                                        |
|                               | VDC_WR_RD_WRSWA_16BIT (2):     16 bit even 2.4.4.2.7.8.5.6.                                                              |
|                               | 16-bit swap 3-4-1-2-7-8-5-6                                                                                              |
|                               | <ul> <li>VDC_WR_RD_WRSWA_16_8BIT (3):</li> <li>16-bit + 8-bit swap 4-3-2-1-8-7-6-5</li> </ul>                            |
|                               | ·                                                                                                                        |
|                               | • VDC_WR_RD_WRSWA_32BIT (4):                                                                                             |
|                               | 32-bit swap 5-6-7-8-1-2-3-4                                                                                              |
|                               | • VDC_WR_RD_WRSWA_32_8BIT (5):                                                                                           |
|                               | 32-bit + 8-bit swap 6-5-8-7-2-1-4-3                                                                                      |
|                               | • VDC_WR_RD_WRSWA_32_16BIT (6):                                                                                          |
|                               | 32-bit + 16-bit swap 7-8-5-6-3-4-1-2                                                                                     |
|                               | • VDC_WR_RD_WRSWA_32_16_8BIT (7):                                                                                        |
|                               | 27 hit i 16 hit i 9 hit owen 0 / 6 6 / 2/ 2 1                                                                            |
| and an electric               | 32-bit + 16-bit + 8-bit swap 8-7-6-5-4-34-2-1                                                                            |
| vdc_wr_rd_swa_t               | Frame buffer writing mode for image processing                                                                           |
| vdc_wr_rd_swa_t<br>write_swap | Frame buffer writing mode for image processing  VDC_WR_MD_NORMAL (0): Normal                                             |
|                               | Frame buffer writing mode for image processing  VDC_WR_MD_NORMAL (0): Normal  VDC_WR_MD_MIRROR (1): Horizontal mirroring |
|                               | Frame buffer writing mode for image processing  VDC_WR_MD_NORMAL (0): Normal                                             |

VDC\_WR\_MD\_ROT\_270DEG (4): 270-degree rotation
 Setting this parameter to 90-degree, 180-degree, or 270-degree rotation is
 valid only when frame buffer video-signal writing format (write\_format) is set
 to YCbCr422 or RGB565.

vdc\_res\_inter\_t res\_inter Specifies the field operation mode.

- VDC\_RES\_INTER\_PROGRESSIVE (0): Progressive
- VDC\_RES\_INTER\_INTERLACE (1): Interlace

Note 1: These layers are configurable only on the RZ/A1H and RZ/A1M.

Note 2: When write\_format is set to YCbCr422 or RGB565, be sure to specify a 0 (no swap).

### (b) v\_surface\_disp\_config\_t

The members of the v\_surface\_disp\_config\_t structure are shown below.

```
typedef struct
{
    vdc_period_rect_t disp_area;
    vdc_gr_ycc_swap_t read_ycc_swap;
    vdc_wr_rd_swa_t read_swap;
} v_surface_disp_config_t;
```



Figure 5-6 Video Input Area Display Parameter Diagram

| Type/Member Name   | Description                                                                                          |  |  |
|--------------------|------------------------------------------------------------------------------------------------------|--|--|
| vdc_pd_disp_rect_t | Graphics display area [in pixels] (see Figure 5-6.)                                                  |  |  |
| disp_area          | <ul> <li>disp_area.vs_rel / vw_rel: Vertical display start position/vertical display size</li> </ul> |  |  |
|                    | <ul> <li>disp_area.hs_rel / hw_rel: Horizontal display start position/horizontal display</li> </ul>  |  |  |
|                    | size                                                                                                 |  |  |
| vdc_gr_ycc_swap_t  | YCbCr422 format mode buffer read data swap control                                                   |  |  |
| read_ycc_swap      | This parameter is valid only when the value specified in read_format is VDC_GR_FORMAT_YCBCR422.      |  |  |
|                    | <ul> <li>VDC_GR_YCCSWAP_CBY0CRY1 (0): CbY0/Cr/Y1</li> </ul>                                          |  |  |
|                    | <ul><li>VDC_GR_YCCSWAP_Y0CBY1CR (1): Y0/Cb/Y1/Cr</li></ul>                                           |  |  |
|                    | <ul> <li>VDC_GR_YCCSWAP_CRY0CBY1 (2): Cr/Y0/Cb/Y1</li> </ul>                                         |  |  |
|                    | <ul> <li>VDC_GR_YCCSWAP_Y0CRY1CB (3): Y0/Cr/Y1/Cb</li> </ul>                                         |  |  |
|                    | <ul> <li>VDC_GR_YCCSWAP_Y1CRY0CB (4): Y1/Cr/Y0/Cb</li> </ul>                                         |  |  |
|                    | <ul> <li>VDC_GR_YCCSWAP_CRY1CBY0 (5): Cr/Y1/Cb/Y0</li> </ul>                                         |  |  |
|                    | <ul><li>VDC_GR_YCCSWAP_Y1CBY0CR (6): Y1/Cb/Y0/Cr</li></ul>                                           |  |  |
|                    | <ul> <li>VDC_GR_YCCSWAP_CBY1CRY0 (7): Cb/Y1/Cr/Y0</li> </ul>                                         |  |  |
| vdc_wr_rd_swa_t    | Makes 8-bit/16-bit/32-bit swap setting.                                                              |  |  |
| read_swap          | <ul> <li>VDC_WR_RD_WRSWA_NON (0):</li> </ul>                                                         |  |  |
| road_owap          | No swap 1-2-3-4-5-6-7-8                                                                              |  |  |
|                    | <ul><li>VDC_WR_RD_WRSWA_8BIT (1):</li></ul>                                                          |  |  |
|                    | 8-bit swap 2-1-4-3-6-5-8-7                                                                           |  |  |
|                    | <ul> <li>VDC_WR_RD_WRSWA_16BIT (2):</li> <li>16-bit swap 3-4-1-2-7-8-5-6</li> </ul>                  |  |  |
|                    | <ul> <li>VDC_WR_RD_WRSWA_16_8BIT (3):</li> </ul>                                                     |  |  |
|                    | 16-bit + 8-bit swap 4-3-2-1-8-7-6-5                                                                  |  |  |
|                    | VDC_WR_RD_WRSWA_32BIT (4):                                                                           |  |  |
|                    | 32-bit swap 5-6-7-8-1-2-3-4                                                                          |  |  |
|                    | <ul><li>VDC_WR_RD_WRSWA_32_8BIT (5):</li></ul>                                                       |  |  |
|                    | 32-bit + 8-bit swap 6-5-8-7-2-1-4-3                                                                  |  |  |
|                    | <ul> <li>VDC_WR_RD_WRSWA_32_16BIT (6):</li> <li>32-bit + 16-bit swap 7-8-5-6-3-4-1-2</li> </ul>      |  |  |
|                    | <ul> <li>VDC_WR_RD_WRSWA_32_16_8BIT (7):</li> </ul>                                                  |  |  |
|                    | 32-bit +16-bit + 8-bit swap 8-7-6-5-4-3-2-1                                                          |  |  |

### (3) About the configuration of the video capture range

Examples of video capture range configuration are summarized in Table 5-4.

(Example of digital input)

VGA (640 x 480) size progressive input

Writing VGA (640 x 480) size input to buffer in YCbCr422 format with no reduction

The display size is increased from VGA (640 x 480) to SVGA (800 x 600).

Table 5-4 Examples of Video Capture Range Configuration

| Structure                            | Member Name      | Digital input               | Digital input       |  |
|--------------------------------------|------------------|-----------------------------|---------------------|--|
| Name                                 |                  | 24/18/16 bit I/F            | 8-bit I/F           |  |
| digital_in_t                         | inp_format       | RGB888/666/565              | BT6556              |  |
|                                      |                  | YCbCr422/444                | BT601               |  |
| v_surface layer_id VDC_LAYER_ID_0_WR |                  | )_WR                        |                     |  |
| _config_t                            | cap_area.vs      | Arbitrary                   |                     |  |
|                                      | cap_area vw      | 480u                        |                     |  |
|                                      | cap_area.hs      | Arbitrary                   |                     |  |
|                                      | cap_area.hw      | 640u x 1u                   | 640u x 2u (Note 1)  |  |
|                                      |                  | 1[pixel] / 1[clock]         | 1[pixel] / 2[clock] |  |
|                                      | fb_buff          | Internal RAM area           |                     |  |
|                                      | fb_stride        | 640u x 2u (as per YCbCr422) |                     |  |
|                                      | fb_num           | 2 planes                    |                     |  |
|                                      | write_format     | YCbCr422                    |                     |  |
|                                      | write_fb_vw      | 480u                        |                     |  |
|                                      | write_fb_hw      | 640u                        | 640u (Note 2)       |  |
|                                      | res_inter        | Progressive                 |                     |  |
|                                      | fb_offset        | Buffer offset               |                     |  |
| v_surface                            | disp_area.vs_rel | 0u                          |                     |  |
| _disp_config_t                       | disp_area.vw_rel | 800u (640u if equal size)   |                     |  |
|                                      | disp_area.hs_rel | 0u                          |                     |  |
|                                      | disp_area.hw_rel | 600u (480u if equa          | l size)             |  |

Note 1: The capture width clock differs according to the I/F for the external input (1[pixel] / 1[clock] and 1[pixel] / 2[clocks]).

Note 2: Horizontal reduction is required for BT.656/601 because the same image data is captured twice as per VDC5 specifications. 640u, which is the half of the buffer write setting (write\_fb\_hw), is set for the capture width clock (cap\_area.hw=640u x 2u).

# 5.10 R\_RVAPI\_VideoDestroySurfaceVDC

#### R\_RVAPI\_VideoDestroySurfaceVDC **Synopsis** Video and display area cancellation Header r\_rvapi\_vdc.h Declaration vdc\_error\_t R\_RVAPI\_VideoDestroySurfaceVDC ( const vdc\_channel\_t ch, const vdc\_layer\_id\_t layer\_id); Arguments : VDC5 channel [IN] vdc\_channel\_t ch VDC\_CHANNEL\_0 VDC\_CHANNEL\_1 (Note 1) [IN] vdc layer id t layer id : Layer ID VDC\_LAYER\_ID\_0\_WR VDC\_LAYER\_ID\_1\_WR (Note 1) VDC OK: Return : Normal termination value : Channel invalid error VDC\_ERR\_PARAM\_CHANNEL VDC\_ERR\_PARAM\_NULL : NULL specification error : Bit width error VDC\_ERR\_PARAM\_BIT\_WIDTH VDC\_ERR\_PARAM\_UNDEFINED : Undefined parameter specification error VDC ERR PARAM EXCEED RANGE : Out-of-value-range error VDC\_ERR\_PARAM\_CONDITION : Unauthorized condition error VDC\_ERR\_RESOURCE\_LVDS\_CLK : LVDS clock resource error Remarks

Note 1: Configurable only on the RZ/A1H and RZ/A1M.

### (1) **Description**

This function performs stop processing on the specified layer. It stops reading data from the frame buffer and returns the layer's graphics display settings to their initial values.

The following driver is used within this function:

- R\_VDC\_StopProcess ()
- R\_VDC\_ReleaseDataControl ()

# 5.11 R\_RVAPI\_VideoPortSettingVDC

### R\_RVAPI\_VideoPortSettingVDC Synopsis Video input pin setup Header r\_rvapi\_vdc.h Declaration void R\_RVAPI\_VideoPortSettingVDC( const vdc\_channel\_t ch, void (\* const port\_func)(uint32\_t)); Arguments : VDC5 channel [IN] vdc\_channel\_t ch • VDC\_CHANNEL\_0 VDC\_CHANNEL\_1 (Note 1) [IN] void (\* const port func) (uint32 t) : Pointer of function to set the video input pins. Return None. value Remarks

Note 1: Configurable only on the RZ/A1H and RZ/A1M.

### (1) **Description**

The callback function to be set up with this function must configure the video input pins. This function must have been called by the time the video area is generated as shown in Figure 5-7.



Figure 5-7 Timing of Configuring the Video Input Pins

# 5.12 R\_RVAPI\_InterruptEnableVDC

| R_RVAPI_InterruptEnableVDC |                                         |                               |                                                        |  |
|----------------------------|-----------------------------------------|-------------------------------|--------------------------------------------------------|--|
| Synopsis                   | VDC5 interrupt enable setup             |                               |                                                        |  |
| Header                     | r_rva                                   | r_rvapi_vdc.h                 |                                                        |  |
| Declaration                | vdc_error_t R_RVAPI_InterruptEnableVDC( |                               |                                                        |  |
|                            |                                         | const vdc_cl                  |                                                        |  |
|                            |                                         |                               | nt_type_t flag,                                        |  |
|                            |                                         |                               | 5_t line_num,<br>st callback)(vdc_int_type_t int_type, |  |
|                            |                                         | uint32_t buf                  |                                                        |  |
|                            |                                         | 4111632 <u>-</u> 6 341        |                                                        |  |
|                            |                                         |                               |                                                        |  |
| Arguments                  | [IN]                                    | vdc_channel_t ch              | : VDC5 channel                                         |  |
|                            |                                         |                               | <ul> <li>VDC_CHANNEL_0</li> </ul>                      |  |
|                            |                                         |                               | <ul> <li>VDC_CHANNEL_1 (Note 1)</li> </ul>             |  |
|                            | [IN]                                    | vdc_int_type_t flag           | : VDC5 interrupt type                                  |  |
|                            | [IN]                                    | uint16_t line_num             | : Sets up the line interrupt.                          |  |
|                            |                                         |                               | Valid only for VDC_INT_TYPE_VLINE                      |  |
|                            | [IN]                                    | void (*callback)              | : Interrupt callback function pointer                  |  |
|                            |                                         | (vdc_int_type_t, void * buff) |                                                        |  |
| Return                     | VDC                                     | OK:                           | : Normal termination                                   |  |
| value                      | VDC                                     | _OK.                          | . Normal termination                                   |  |
| value                      | VDC                                     | ERR PARAM CHANNEL             | : Channel invalid error                                |  |
|                            |                                         | _ERR_PARAM_NULL               | : NULL specification error                             |  |
|                            | VDC ERR PARAM BIT WIDTH                 |                               | : Bit width error                                      |  |
|                            |                                         | <br>_ERR_PARAM_UNDEFINED      | : Undefined parameter specification error              |  |
|                            |                                         | <br>_ERR_RESOURCE_CLK:        | : Clock resource error                                 |  |
|                            |                                         | <br>_ERR_RESOURCE_VSYNC       | : Vertical sync signal resource error                  |  |
|                            |                                         | _                             |                                                        |  |
| Remarks                    |                                         |                               |                                                        |  |

Remarks

Note 1: Configurable only on the RZ/A1H and RZ/A1M.

## (1) **Description**

This function enables the interrupts of the VDC5 interrupt types described in Table 5-5 and registers the specified callback function.

The following driver is used within this function:

• R\_VDC\_CallbackISR ()

## (2) Parameter details

The VDC5 interrupt types are listed in Table 5-5.

Table 5-5 VDC5 interrupt type

| Enumeration Constant               | Value | Description                                                       |
|------------------------------------|-------|-------------------------------------------------------------------|
| VDC_INT_TYPE_S0_VI_VSYNC           | 0     | Vertical sync signal input to scaling 0                           |
| VDC_INT_TYPE_S0_LO_VSYNC           | 1     | Vertical sync signal output from scaling 0                        |
| VDC_INT_TYPE_S0_VSYNCERR           | 2     | Missing vertical sync signal of scaling 0                         |
| VDC_INT_TYPE_VLINE                 | 3     | Graphics (3) panel output designation line signal                 |
| VDC_INT_TYPE_S0_VFIELD             | 4     | End of field signal of the scaling 0 record function              |
| VDC_INT_TYPE_IV1_VBUFERR           | 5     | Scaling 0 frame buffer write overflow signal                      |
| VDC_INT_TYPE_IV3_VBUFERR           | 6     | Graphics (0) frame buffer read underflow signal                   |
| VDC_INT_TYPE_IV5_VBUFERR           | 7     | Graphics (2) frame buffer read underflow signal                   |
| VDC_INT_TYPE_IV6_VBUFERR           | 8     | Graphics (3) frame buffer read underflow signal                   |
| VDC_INT_TYPE_S1_VI_VSYNC (Note 1)  | 10    | Vertical sync signal input to scaling 1                           |
| VDC_INT_TYPE_S1_LO_VSYNC (Note 1)  | 11    | Vertical sync signal output from scaling 1                        |
| VDC_INT_TYPE_S1_VSYNCERR (Note 1)  | 12    | Missing vertical sync signal of scaling 1                         |
| VDC_INT_TYPE_S1_VFIELD (Note 1)    | 13    | End of field signal of the scaling 1 record function              |
| VDC_INT_TYPE_IV2_VBUFERR (Note 1)  | 14    | Scaling 1 frame buffer write overflow signal                      |
| VDC_INT_TYPE_IV4_VBUFERR (Note 1)  | 15    | Graphics (1) frame buffer read underflow signal                   |
| VDC_INT_TYPE_OIR_VI_VSYNC (Note 1) | 17    | Vertical sync signal input to the output image                    |
|                                    |       | generator                                                         |
| VDC_INT_TYPE_OIR_LO_VSYNC (Note 1) | 18    | Vertical sync signal output from the output image generator       |
| VDC_INT_TYPE_OIR_VLINE (Note 1)    | 19    | Output image generator panel output designation line signal       |
| VDC_INT_TYPE_OIR_VFIELD (Note 1)   | 20    | End of field signal of the output image generator record function |
| VDC_INT_TYPE_IV7_VBUFERR (Note 1)  | 21    | Output image generator frame buffer write overflow signal         |
| VDC_INT_TYPE_IV8_VBUFERR (Note 1)  | 22    | Graphics (OIR) frame buffer read underflow signal                 |

Note 1: Configurable only on the RZ/A1H and RZ/A1M.

# 5.13 R\_RVAPI\_InterruptDisableVDC

# R\_RVAPI\_InterruptDisableVDC

Synopsis VDC5 interrupt disable setup

Header r\_rvapi\_vdc.h

Declaration vdc\_error\_t R\_RVAPI\_InterruptDisableVDC(

const vdc\_channel\_t ch,
const vdc\_int\_type\_t flag);

Arguments [IN] vdc\_channel\_t ch : VDC5 channel

VDC\_CHANNEL\_0

VDC\_CHANNEL\_1 (Note 1)

[IN] vdc\_int\_type\_t flag : VDC5 interrupt type

Return VDC\_OK: : Normal termination

value

VDC\_ERR\_PARAM\_CHANNEL : Channel invalid error VDC\_ERR\_PARAM\_NULL : NULL specification error

VDC\_ERR\_PARAM\_BIT\_WIDTH : Bit width error

VDC\_ERR\_PARAM\_UNDEFINED : Undefined parameter specification error

VDC\_ERR\_RESOURCE\_CLK : Clock resource error

VDC\_ERR\_RESOURCE\_VSYNC : Vertical sync signal resource error

### Remarks

Note 1: Configurable only on the RZ/A1H and RZ/A1M.

### (1) **Description**

This function disables the interrupts of the VDC5 interrupt types described in Table 5-5.

The following driver is used within this function:

• R\_VDC\_CallbackISR ()

# 5.14 R\_RVAPI\_AlphablendingRectVDC

| R_RVAPI_AlphablendingRectVDC |                         |                                        |                                                  |
|------------------------------|-------------------------|----------------------------------------|--------------------------------------------------|
| Synopsis                     | Rectangle alpha blend   |                                        |                                                  |
| Header                       | r_rvapi_vdc.h           |                                        |                                                  |
| Declaration                  | <del>-</del>            |                                        |                                                  |
|                              |                         | const vdc_channel                      |                                                  |
|                              |                         | const vdc_layer_i                      |                                                  |
|                              |                         | const vdc_onoff_t                      |                                                  |
|                              |                         | const vac_pa_arsp<br>const uint8_t alp | _rect_t * const alpha_area,                      |
|                              |                         | const unico_t arp                      | na_value//                                       |
| Arguments                    | [IN]                    | vdc_channel_t ch                       | : VDC5 channel                                   |
| , a garriorato               | []                      | vao_snamioi_t sn                       | VDC CHANNEL 0                                    |
|                              |                         |                                        | <ul><li>VDC_CHANNEL_1 (Note 1)</li></ul>         |
|                              | [IN]                    | vdc_layer_id_t layer_id,               | : Layer ID                                       |
|                              | []                      | ,,,,,,,                                | <ul><li>VDC_LAYER_ID_1_RD (Note 1)</li></ul>     |
|                              |                         |                                        | <ul><li>VDC_LAYER_ID_2_RD</li></ul>              |
|                              |                         |                                        | <ul><li>VDC_LAYER_ID_3_RD</li></ul>              |
|                              | [IN]                    | vdc_onoff_t alpha_onoff                | : Rectangle alpha blend ON/OFF setting           |
|                              | []                      |                                        | VDC_ON                                           |
|                              |                         |                                        | VDC OFF                                          |
|                              | [IN]                    | vdc_pd_disp_rect_t * alpha_area        | : Rectangle alpha blend area [in pixels]         |
|                              | [IN]                    | uint8_t alpha_value                    | : Alpha value (0 to 255) 0: Perfect transparency |
|                              |                         | _ , _                                  | , , , , , , , , , , , , , , , , , , , ,          |
| Return                       | VDC                     | _OK:                                   | : Normal termination                             |
| value                        | VDC_ERR_PARAM_CHANNEL   |                                        | : Channel invalid error                          |
|                              | VDC_ERR_PARAM_LAYER_ID  |                                        | : Invalid layer ID error                         |
|                              | VDC ERR PARAM BIT WIDTH |                                        | : Bit width error                                |
|                              |                         | <br>_ERR_PARAM_EXCEED_RANGE            | : Out-of-value-range error                       |
|                              | VDC_ERR_IF_CONDITION    |                                        | : Interface condition error                      |
|                              |                         | <br>_ERR_RESOURCE_LAYER                | : Layer resource error                           |
|                              |                         |                                        | •                                                |
| Remarks                      |                         |                                        |                                                  |

Remarks

Note 1: Configurable only on the RZ/A1H and RZ/A1M.

### (1) **Description**

This function turns on and off rectangular area alpha blending, sets up a rectangular area, and sets an alpha value. The following driver is used within this function:

• R\_VDC\_AlphaBlendingRect ()

# 5.15 R\_RVAPI\_ChromakeyVDC

| R_RVAPI_C       | hroma                         | keyVDC                            |                                                                                               |  |  |
|-----------------|-------------------------------|-----------------------------------|-----------------------------------------------------------------------------------------------|--|--|
| Synopsis        | Transparency using chroma key |                                   |                                                                                               |  |  |
| Header          | r_vapi_vdc.h                  |                                   |                                                                                               |  |  |
| Declaration     | vd                            | vdc_error_t R_RVAPI_ChromakeyVDC( |                                                                                               |  |  |
|                 |                               | const vdc_cha                     |                                                                                               |  |  |
|                 |                               |                                   | yer_id_t layer_id,                                                                            |  |  |
|                 |                               | const vac_onc                     | off_t gr_ck_on,<br>t ck color                                                                 |  |  |
|                 |                               |                                   | t rep_alpha);                                                                                 |  |  |
|                 |                               | 001120 421100_                    | 0 10F_01F-00/                                                                                 |  |  |
|                 |                               |                                   |                                                                                               |  |  |
| Arguments       | [IN]                          | vdc_channel_t ch                  | : VDC5 channel                                                                                |  |  |
|                 |                               |                                   | <ul> <li>VDC_CHANNEL_0</li> </ul>                                                             |  |  |
|                 |                               |                                   | <ul> <li>VDC_CHANNEL_1 (Note 1)</li> </ul>                                                    |  |  |
|                 | [IN]                          | vdc_layer_id_t layer_id,          | : Layer ID                                                                                    |  |  |
|                 |                               |                                   | <ul> <li>VDC_LAYER_ID_0_RD</li> </ul>                                                         |  |  |
|                 |                               |                                   | <ul> <li>VDC_LAYER_ID_1_RD (Note 1)</li> </ul>                                                |  |  |
|                 |                               |                                   | VDC_LAYER_ID_2_RD                                                                             |  |  |
|                 | F15.13                        |                                   | VDC_LAYER_ID_3_RD                                                                             |  |  |
|                 | [IN]                          | vdc_onoff_t gr_ck_on              | : Chroma key ON/OFF setting                                                                   |  |  |
|                 |                               |                                   | VDC_ON     VDC_OFF                                                                            |  |  |
|                 | FIN 13                        | ::at20                            | VDC_OFF      Obligation of a chicagon a booting.                                              |  |  |
|                 | [IN]                          | uint32_t ck_color                 | : Color signal subject to chroma keying<br>Specify with the color format that is used for the |  |  |
|                 |                               |                                   | target layer (LSB justified).                                                                 |  |  |
|                 | [IN]                          | uint8_t rep_alpha                 | : Alpha value after chroma key replacement (0 to                                              |  |  |
|                 |                               |                                   | 255)                                                                                          |  |  |
| <b>5</b>        |                               |                                   | No. 10 of the second                                                                          |  |  |
| Return<br>value | VDC                           | _OK:                              | : Normal termination                                                                          |  |  |
| value           | VDC                           | _ERR_PARAM_CHANNEL                | : Channel invalid error                                                                       |  |  |
|                 |                               | ERR_PARAM_LAYER_ID                | : Invalid layer ID error                                                                      |  |  |
|                 |                               | _ERR_PARAM_BIT_WIDTH              | : Bit width error                                                                             |  |  |
|                 |                               | ERR_IF_CONDITION                  | : Interface condition error                                                                   |  |  |
|                 |                               | _ERR_RESOURCE_LAYER               | : Layer resource error                                                                        |  |  |
|                 |                               | _ <b>_</b>                        | •                                                                                             |  |  |
| Remarks         |                               |                                   |                                                                                               |  |  |

### Remarks

Note 1: Configurable only on the RZ/A1H and RZ/A1M.

# (1) **Description**

This function turns on and off chroma keying and sets the color signal to be subjected to chroma keying and a post-replacement alpha value. The following driver is used within this function:

• R\_VDC\_Chromakey ()

# 5.16 R\_RVAPI\_DispCalibrationVDC

| R_RVAPI_D       | ispCali                                            | ibrationVDC                        |                                                                                       |  |  |  |  |  |
|-----------------|----------------------------------------------------|------------------------------------|---------------------------------------------------------------------------------------|--|--|--|--|--|
| Synopsis        | Screen output calibration processing               |                                    |                                                                                       |  |  |  |  |  |
| Header          | r_rvapi_vdc.h                                      |                                    |                                                                                       |  |  |  |  |  |
| Declaration     | <pre>vdc_error_t R_RVAPI_DispCalibrationVDC(</pre> |                                    |                                                                                       |  |  |  |  |  |
|                 |                                                    | const vdc_channel                  |                                                                                       |  |  |  |  |  |
|                 |                                                    | const vdc_calibr_                  |                                                                                       |  |  |  |  |  |
|                 |                                                    |                                    | <pre>bright_t * const bright, contrast_t * const contrast,</pre>                      |  |  |  |  |  |
|                 |                                                    |                                    | dither_t * const panel_dither);                                                       |  |  |  |  |  |
| Arguments       | [IN]                                               | vdc_channel_t ch                   | : VDC5 channel                                                                        |  |  |  |  |  |
| J               |                                                    |                                    | <ul> <li>VDC_CHANNEL_0</li> </ul>                                                     |  |  |  |  |  |
|                 |                                                    |                                    | <ul> <li>VDC_CHANNEL_1 (Note 1)</li> </ul>                                            |  |  |  |  |  |
|                 | [IN]                                               | vdc_calibr_route_t route           | : Calibration circuit sequence control                                                |  |  |  |  |  |
|                 |                                                    |                                    | <ul> <li>VDC_CALIBR_ROUTE_BCG</li> </ul>                                              |  |  |  |  |  |
|                 |                                                    |                                    | <ul> <li>Brightness ⇒ Contrast ⇒ Gamma</li> </ul>                                     |  |  |  |  |  |
|                 |                                                    |                                    | calibration                                                                           |  |  |  |  |  |
|                 |                                                    |                                    | <ul> <li>VDC_CALIBR_ROUTE_GBC</li> </ul>                                              |  |  |  |  |  |
|                 |                                                    |                                    | <ul> <li>Gamma calibration ⇒ Brightness ⇒         Contrast     </li> </ul>            |  |  |  |  |  |
|                 | [IN]                                               | vdc_calibr_bright_t * bright       | : Brightness (DC) adjustment parameter<br>Specify NULL if there is no need to change. |  |  |  |  |  |
|                 | [IN]                                               | vdc_calibr_contrast_t * contrast   | : Contrast (gain) adjustment parameter<br>Specify NULL if there is no need to change. |  |  |  |  |  |
|                 | [IN]                                               | vdc_calibr_dither_t * panel_dither | : Panel dithering parameter<br>Specify NULL if there is no need to change.            |  |  |  |  |  |
| Return<br>value | VDC                                                | _OK:                               | : Normal termination                                                                  |  |  |  |  |  |
| valuo           | VDC                                                | _ERR_PARAM_CHANNEL                 | : Channel invalid error                                                               |  |  |  |  |  |
|                 |                                                    | <br>_ERR_PARAM_NULL                | : NULL specification error                                                            |  |  |  |  |  |
|                 |                                                    | <br>_ERR_PARAM_BIT_WIDTH           | : Bit width error                                                                     |  |  |  |  |  |
|                 |                                                    | <br>_ERR_PARAM_UNDEFINED           | : Undefined parameter specification error                                             |  |  |  |  |  |
|                 |                                                    | _ERR_RESOURCE_OUTPUT               | : Output resource error                                                               |  |  |  |  |  |
| Romarks         |                                                    |                                    |                                                                                       |  |  |  |  |  |

# Remarks

Note 1: Configurable only on the RZ/A1H and RZ/A1M.

# (1) **Description**

This function makes settings for panel brightness, contrast adjustment, panel dithering, and panel output calibration circuit control. The settings made by this function remain valid until a hardware reset is effected or they are overwritten by other settings made through this function.

The following driver is used within this function:

• R\_VDC\_DisplayCalibration ()

### (2) Parameter details

# $(a) \quad \ vdc\_calibr\_bright\_t$

The members of the vdc\_calibr\_bright\_t structure are shown below.

```
typedef struct
{
    uint16_t    pbrt_g;
    uint16_t    pbrt_b;
    uint16_t    pbrt_r;
} vdc_calibr_bright_t;
```

| Type/Member Name | Initial Value | Description                         |
|------------------|---------------|-------------------------------------|
| uint16_t         | 512           | G signal brightness (DC) adjustment |
| pbrt_g           |               | 0x0000 (-512) to 0x03FF (+511)      |
| uint16_t         | 512           | B signal brightness (DC) adjustment |
| pbrt_b           |               | 0x0000 (-512) to 0x03FF (+511)      |
| uint16_t         | 512           | R signal brightness (DC) adjustment |
| pbrt_r           |               | 0x0000 (-512) to 0x03FF (+511)      |

### (b) vdc\_calibr\_contrast\_t

The members of the vdc\_calibr\_contrast\_t structure are shown below.

```
typedef struct
{
    uint8_t cont_g;
    uint8_t cont_b;
    uint8_t cont_r;
} vdc_calibr_contrast_t;
```

| Type/Member Name | Initial Value | Description                                      |
|------------------|---------------|--------------------------------------------------|
| uint8_t          | 128           | G signal contrast (gain) adjustment              |
| cont_g           |               | 0x0000 (0/128[times]) to 0x00FF (255/128[times]) |
| uint8_t          | 128           | B signal contrast (gain) adjustment              |
| cont_b           |               | 0x0000 (0/128[times]) to 0x00FF (255/128[times]) |
| uint8_t          | 128           | R signal contrast (gain) adjustment              |
| cont_r           |               | 0x0000 (0/128[times]) to 0x00FF (255/128[times]) |

# (c) vdc\_calibr\_dither\_t

The members of the  $vdc\_calibr\_dither\_t$  structure are shown below.

| Type/Member Name      | Initial Value | Description                                                    |
|-----------------------|---------------|----------------------------------------------------------------|
| vdc_panel_dither_md_t | 0             | Panel dithering mode                                           |
| pdth_sel              |               | <ul> <li>VDC_PDTH_MD_TRU (0): Truncation</li> </ul>            |
|                       |               | <ul> <li>VDC_PDTH_MD_RDOF (1): Rounding</li> </ul>             |
|                       |               | <ul> <li>VDC_PDTH_MD_2X2 (2): 2x2 pattern dithering</li> </ul> |
|                       |               | VDC_PDTH_MD_RAND (3): Random pattern dithering                 |
| uint8_t               | 3             | 2x2 pattern dithering pattern value                            |
| pdth_pa               |               | 0 to 3                                                         |
|                       |               | Referenced only when pdth_sel is set to                        |
|                       |               | VDC_PDTH_MD_2X2.                                               |
| uint8_t               | 0             | 2x2 pattern dithering pattern value (B)                        |
| pdth_pb               |               | 0 to 3                                                         |
|                       |               | Referenced only when pdth_sel is set to                        |
| -                     |               | VDC_PDTH_MD_2X2.                                               |
| uint8_t               | 2             | 2x2 pattern dithering pattern value (C)                        |
| pdth_pc               |               | 0 to 3                                                         |
|                       |               | Referenced only when pdth_sel is set to                        |
|                       |               | VDC_PDTH_MD_2X2.                                               |
| uint8_t               | 1             | 2x2 pattern dithering pattern value (D)                        |
| pdth_pd               |               | 0 to 3                                                         |
|                       |               | Referenced only when pdth_sel is set to VDC PDTH MD 2X2.       |

# 5.17 R\_RVAPI\_DispGammaVDC

| R_RVAPI_D   | R_RVAPI_DispGammaVDC                            |          |                    |                                                           |  |
|-------------|-------------------------------------------------|----------|--------------------|-----------------------------------------------------------|--|
| Synopsis    | Gamma calibration setup                         |          |                    |                                                           |  |
| Header      | r_rva                                           | pi_vdc.h |                    |                                                           |  |
| Declaration | vdo                                             | c_error_ | _t R_RVAPI_DispGar |                                                           |  |
|             |                                                 |          | const vdc_char     |                                                           |  |
|             |                                                 |          | const vdc_ono      |                                                           |  |
|             |                                                 |          |                    | t * const gam_r_gain,                                     |  |
|             |                                                 |          |                    | * const gam_r_th,                                         |  |
|             |                                                 |          |                    | t * const gam_g_gain,<br>* const gam_g_th,                |  |
|             |                                                 |          |                    | t * const gam_b_gain,                                     |  |
|             |                                                 |          |                    | * const gam_b_gain;                                       |  |
|             |                                                 |          | 001150 411100_0    | 001150 gam_2_011//                                        |  |
| Arguments   | [IN]                                            | vdc_chai | nnel t ch          | : VDC5 channel                                            |  |
| J           |                                                 |          |                    | <ul> <li>VDC_CHANNEL_0</li> </ul>                         |  |
|             |                                                 |          |                    | <ul> <li>VDC_CHANNEL_1 (Note 1)</li> </ul>                |  |
|             | [IN]                                            | vdc_ono  | ff_t gam_on        | : Gamma correction ON/OFF setting                         |  |
|             |                                                 |          |                    | VDC_ON                                                    |  |
|             |                                                 |          |                    | <ul><li>VDC_OFF</li></ul>                                 |  |
|             | [IN]                                            | uint16_t | * gam_r_gain,      | : Gain adjustment for the R signal areas 0 to 31          |  |
|             |                                                 |          |                    | Unsigned (0 to 2047[LSB], 1024[LSB] = 1.0[time])          |  |
|             | [IN]                                            | uint8_t  | * gam_r_th         | : Starting threshold value for the R signal areas 1 to 31 |  |
|             |                                                 |          |                    | Unsigned (0 to 255[LSB])                                  |  |
|             | [IN]                                            | uint16_t | * gam_g_gain       | : Gain adjustment for the G signal areas 0 to 31          |  |
|             |                                                 |          |                    | Unsigned (0 to 2047[LSB], 1024[LSB] = 1.0[time])          |  |
|             | [IN]                                            | uint8_t  | * gam_g_th         | : Starting threshold value for the G signal areas 1 to 31 |  |
|             |                                                 |          |                    | Unsigned (0 to 255[LSB])                                  |  |
|             | [IN]                                            | uint16_t | * gam_b_gain       | : Gain adjustment for the B signal areas 0 to 31          |  |
|             |                                                 |          |                    | Unsigned (0 to 2047[LSB], 1024[LSB] = 1.0[time])          |  |
|             | [IN]                                            | uint8_t  | * gam_b_th         | : Starting threshold value for the B signal areas 1 to 31 |  |
|             |                                                 |          |                    | Unsigned (0 to 255[LSB])                                  |  |
|             |                                                 |          |                    |                                                           |  |
| Return      | VDC_OK: : Normal termination                    |          |                    | : Normal termination                                      |  |
| value       | VDC                                             |          |                    | . Channal invalid array                                   |  |
|             |                                                 |          | RAM_CHANNEL        | : Channel invalid error                                   |  |
|             |                                                 |          |                    | : Bit width error                                         |  |
| Remarks     | VDC_ERR_RESOURCE_OUTPUT : Output resource error |          |                    |                                                           |  |
| Remarks     |                                                 |          |                    |                                                           |  |

Note 1: Configurable only on the RZ/A1H and RZ/A1M.

# (1) **Description**

This function turns on and off gamma calibration and sets the gamma calibration values and gamma calibration starting threshold values of the G/B/R signals. For gamma calibration processing, the user can configure gamma calibration ON/OFF control and gamma calibration parameter setup separately. The gamma calibration parameter values, once set, is valid until a hardware reset is effected or they are overwritten by other settings.

The following driver is used within this function:

• R\_VDC\_GammaCorrection ()

# 5.18 R\_RVAPI\_VideoCalibrationVDC

# R\_RVAPI\_VideoCalibrationVDC Synopsis Color matrix setup

Header r\_rvapi\_vdc.h

Declaration vdc\_error\_t R\_RVAPI\_VideoCalibrationVDC(

const vdc\_channel\_t ch,

const vdc\_color\_matrix\_t \* const color\_matrix);

Arguments [IN] vdc\_channel\_t ch : VDC5 channel

• VDC\_CHANNEL\_0

VDC\_CHANNEL\_1 (Note 1)

[IN] vdc\_color\_matrix\_t \* color\_matrix : Color matrix setup parameter

Return VDC\_OK: : Normal termination

value

VDC\_ERR\_PARAM\_CHANNEL : Channel invalid error VDC\_ERR\_PARAM\_NULL : NULL specification error

VDC\_ERR\_PARAM\_BIT\_WIDTH : Bit width error

VDC\_ERR\_PARAM\_UNDEFINED : Undefined parameter specification error

VDC\_ERR\_PARAM\_CONDITION : Unauthorized condition error

VDC\_ERR\_RESOURCE\_LAYER : Layer resource error

### Remarks

Note 1: Configurable only on the RZ/A1H and RZ/A1M.

### (1) **Description**

This function sets up the specified color matrix. This color matrix is used to adjust the contrast and brightness of the video input.

The following driver is used within this function:

• R\_VDC\_ImageColorMatrix ()

### (2) Parameter details

### (a) vdc\_color\_matrix\_t

The members of the vdc\_color\_matrix\_t structure are shown below.

| Type/Member Name               | Description                                                                       |
|--------------------------------|-----------------------------------------------------------------------------------|
| vdc_colormtx_module_t          | Selects the module to be subjected to color matrix setup.                         |
| module                         | Input controller                                                                  |
|                                | <ul> <li>VDC_COLORMTX_ADJ_0 (1): Image quality enhancer 0</li> </ul>              |
|                                | <ul> <li>VDC_COLORMTX_ADJ_1 (2): Image quality enhancer 1<br/>(Note 1)</li> </ul> |
| vdc_colormtx_mode_t            | Specifies the color matrix operating mode.                                        |
| mtx_mode                       | <ul> <li>VDC_COLORMTX_GBR_GBR:GBR ⇒ GBR</li> </ul>                                |
|                                | <ul> <li>VDC_COLORMTX_GBR_YCBCR:GBR ⇒ YCbCr (Note</li> </ul>                      |
|                                | 2)                                                                                |
|                                | <ul> <li>VDC_COLORMTX_YCBCR_GBR:YCbCr ⇒ GBR</li> </ul>                            |
|                                | <ul><li>VDC_COLORMTX_YCBCR_YCBCR:</li></ul>                                       |
|                                | $YCbCr \Rightarrow YCbCr (Note 2)$                                                |
| uint16_t                       | Y/G, B, and R signal offset (DC) adjustment                                       |
| offset[VDC_COLORMTX_OFFST_NUM] | 0x0000 (-128) to 0x0080 (0) to 0x00FF (+127)                                      |
| uint16_t                       | GG, GB, GR, BG, BB, BR, RG, RB, and RR gain adjustment                            |
| gain[VDC_COLORMTX_GAIN_NUM]    | Signed (2's complement)                                                           |
|                                | -1024 to +1023[LSB], 256[LSB] = 1.0 [times]                                       |

Note 1: Configurable only on the RZ/A1H and RZ/A1M.

Note 2: The operating mode in which conversion to YCbCr is performed is made available only when the input controller (VDC\_COLORMTX\_IMGCNT) is specified in module.

# 5.19 R\_RVAPI\_VideoSharpnessLtiVDC

```
R_RVAPI_VideoSharpnessLtiVDC
Synopsis
            Image enhancement processing
Header
            r_rvapi_vdc.h
Declaration
              vdc_error_t R_RVAPI_VideoSharpnessLtiVDC(
                             const vdc_channel_t ch,
                             const vdc_imgimprv_id_t imgimprv_id,
                             const vdc_onoff_t shp_h_on,
                             const vdc_enhance_sharp_t * const sharp_param,
                             const vdc_onoff_t lti_h_on,
                             const vdc_enhance_lti_t * const lti_param,
                             const vdc_period_rect_t * const enh_area);
Arguments
            [IN] vdc_channel_t ch
                                                   : VDC5 channel

    VDC CHANNEL 0

    VDC_CHANNEL_1 (Note 1)

            [IN]
                 vdc_imgimprv_id_t
                                                   : image quality enhancer ID
                 imgimprv_id
                                                   VDC_IMG_IMPRV_0:
                                                     Image quality enhancer 0
                                                   • VDC_IMG_IMPRV_1:
                                                     Image quality enhancer 1 (Note 1)
                                                   : Sharpness ON/OFF setting
            [IN]
                 vdc_onoff_t
                                    shp_h_on
            [IN]
                 vdc_enhance_sharp_t
                                                   : Sharpness parameter
                 * sharp param
            [IN]
                 vdc_onoff_t
                                                   : LTI ON/OFF setting
                                    lti_h_on
            [INI]
                 vdc_enhance_lti_t * lti_param
                                                   : LTI parameter
            [IN]
                 vdc_period_rect_t * enh_area
                                                   : Image quality enhancement area parameter
Return
            VDC OK:
                                                   : Normal termination
value
            VDC ERR PARAM CHANNEL
                                                   : Channel invalid error
                                                   : Bit width error
            VDC_ERR_PARAM_BIT_WIDTH
            VDC_ERR_PARAM_UNDEFINED
                                                   : Undefined parameter specification error
                                                   : Out-of-value-range error
            VDC_ERR_PARAM_EXCEED_RANGE
            VDC_ERR_IF_CONDITION
                                                   : Interface condition error
            VDC_ERR_RESOURCE_LAYER
                                                   : Layer resource error
```

Note 1: Configurable only on the RZ/A1H and RZ/A1M.

### (1) **Description**

This function sets up the sharpness ON/OFF setting and sharpness parameters, LTI ON/OFF setting and LTI parameters, and the rectangular area where sharpness and LTI are to be applied.

The following driver is used within this function:

• R\_VDC\_ImageEnhancement ()

### (2) Parameter details

### (a) vdc\_enhance\_sharp\_t

The members of the vdc\_enhance\_sharp\_t structure are shown below.

| Type/Member Name       | Initial Value | Description                                           |
|------------------------|---------------|-------------------------------------------------------|
| vdc_onoff_t            | VDC_OFF       | Selects the LPF to be used for fold removal before H2 |
| shp_h2_lpf_sel         | (0)           | edge detection.                                       |
|                        |               | <ul> <li>VDC_OFF: Without LPF</li> </ul>              |
|                        |               | VDC_ON: With LPF                                      |
| vdc_sharpness_ctrl_t   | -             | Sharpness control parameter                           |
| hrz_sharp              |               | Horizontal sharpness (H1, H2, H3)                     |
| [VDC_IMGENH_SHARP_NUM] |               |                                                       |

# $(b) \quad vdc\_sharpness\_ctrl\_t$

The members of the vdc\_sharpness\_ctrl\_t structure are shown below.

| Type/Member Name | Initial Value | Description                                                    |
|------------------|---------------|----------------------------------------------------------------|
| uint8_t          | 0             | Sharpness correction value clip (overshoot side)               |
| shp_clip_o       |               | 0x0000 to 0x00FF                                               |
| uint8_t          | 0             | Sharpness correction value clip (undershoot side)              |
| shp_clip_u       |               | 0x0000 to 0x00FF                                               |
| uint8_t          | 0             | Specifies the gain for sharpness edge amplitude value          |
| shp_gain_o       |               | (overshoot side)                                               |
|                  |               | 0x0000 (0 time) to 0x0040 (1 time) to 0x00FF (approx. 4 times) |
| uint8_t          | 0             | Specifies the gain for sharpness edge amplitude value          |
| shp_gain_u       |               | (undershoot side)                                              |
|                  |               | 0x0000 (0 time) to 0x0040 (1 time) to 0x00FF (approx. 4 times) |
| uint8_t          | 0             | Specifies the active sharpness area.                           |
| shp_core         |               | 0x0000 to 0x007F                                               |

# $(c) \quad \ vdc\_enhance\_lti\_t$

The members of the vdc\_enhance\_lti\_t structure are shown below.

| Type/Member Name        | Initial Value | Description                                                                        |
|-------------------------|---------------|------------------------------------------------------------------------------------|
| vdc_onoff_t             | VDC_OFF(0)    | Selects the LPF to be used for fold removal before H2                              |
| lti_h2_lpf_sel          |               | edge detection.                                                                    |
|                         |               | <ul> <li>VDC_OFF: Without LPF</li> </ul>                                           |
|                         |               | <ul> <li>VDC_ON: With LPF</li> </ul>                                               |
| vdc_lti_mdfil_sel_t     | 0             | Selects the median filter pixel to be referenced                                   |
| lti_h4_median_tap_sel   |               | <ul> <li>VDC_LTI_MDFIL_SEL_ADJ2 (0): Reference to 2<br/>adjacent pixels</li> </ul> |
|                         |               | <ul> <li>VDC_LTI_MDFIL_SEL_ADJ1 (1): Reference to 1</li> </ul>                     |
|                         |               | adjacent pixel                                                                     |
| vdc_lti_ctrl_t          | -             | LTI control parameter                                                              |
| lti[VDC_IMGENH_LTI_NUM] |               | Horizontal LTI (H2, H4)                                                            |

# $(d) \quad vdc\_lti\_ctrl\_t$

The members of the vdc\_lti\_ctrl\_t structure are shown below.

```
typedef struct
{
    uint8_t    lti_inc_zero;
    uint8_t    lti_gain;
    uint8_t    lti_core;
} vdc_lti_ctrl_t;
```

| Type/Member Name | Initial Value | Description                                                    |
|------------------|---------------|----------------------------------------------------------------|
| uint8_t          | 10            | Specifies the LTI correction threshold for the median filter.  |
| lti_inc_zero     |               | 0x0000 to 0x00FF                                               |
| uint8_t          | 0             | Specifies the gain for the LTI edge amplitude value.           |
| lti_gain         |               | 0x0000 (0 time) to 0x0040 (1 time) to 0x00FF (approx. 4 times) |
| uint8_t          | 0             | LTI coring                                                     |
| lti_core         |               | 0x0000 to 0x00FF                                               |

# $(e) \quad \ vdc\_period\_rect\_t$

The members of the  $vdc\_period\_rect\_t$  structure are shown below.

```
typedef struct
{
    uint16_t    vs;
    uint16_t    vw;
    uint16_t    hs;
    uint16_t    hw;
} vdc_period_rect_t;
```

| Type/Member Name | Initial Value | Description                                                                                                                                |
|------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| uint16_t vs      | 0             | Specifies the start position of the effective vertical image area in the enhancer effective area (in lines).                               |
|                  |               | Specify 2 lines or more.                                                                                                                   |
| uint16_t vw      | 0             | Specifies the width of the effective vertical image area in the enhancer effective area (in lines).                                        |
| uint16_t hs      | 0             | Specifies the start position of the effective horizontal image area in the enhancer effective area (in clocks).  Specify 4 clocks or more. |
| uint16_t hw      | 0             | Specifies the width of the effective horizontal image area in the enhancer effective area (in clocks).                                     |

# 5.20 R\_RVAPI\_GraphChangeSurfaceConfigVDC

```
R_RVAPI_GraphChangeSurfaceConfigVDC
Synopsis
            Data read change processing
Header
            r_rvapi_vdc.h
Declaration
              vdc_error_t R_RVAPI_GraphChangeSurfaceVDC(
                              const vdc_channel_t ch,
                              const vdc_layer_id_t layer_id,
                              void* const fb_buff,
                              vdc_period_rect_t * const gr_grc,
                              vdc_width_read_fb_t * const width_read_fb,
                              vdc_gr_disp_sel_t * const gr_disp_sel);
                                                    : VDC5 channel
Arguments
            [IN]
                vdc_channel_t ch

    VDC_CHANNEL_0

    VDC_CHANNEL_1 (Note 1)

            [IN] vdc_layer_id_t layer_id
                                                    : Layer ID

    VDC_LAYER_ID_0_RD

    VDC_LAYER_ID_1_RD (Note 1)

    VDC_LAYER_ID_2_RD

    VDC LAYER ID 3 RD

            [IN]
                 void * framebuff
                                                    : Frame buffer base address
            [IN]
                 vdc_period_rect_t * gr_grc
                                                    : Graphics display area
            [IN]
                 vdc_width_read_fb_t * width_read_fb
                                                    : Size of the frame buffer to be read
            [IN]
                 vdc_gr_disp_sel_t * r_disp_sel
                                                    : Graphics display mode
Return
            VDC_OK:
                                                    : Normal termination
value
                                                    : Channel invalid error
            VDC_ERR_PARAM_CHANNEL
            VDC ERR PARAM LAYER ID
                                                    : Invalid layer ID error
            VDC_ERR_PARAM_NULL
                                                    : NULL specification error
            VDC_ERR_PARAM_BIT_WIDTH
                                                    : Bit width error
            VDC_ERR_PARAM_UNDEFINED
                                                    : Undefined parameter specification error
            VDC_ERR_PARAM_EXCEED_RANGE
                                                    : Out-of-value-range error
            VDC_ERR_RESOURCE_LAYER
                                                    : Layer resource error
```

### Remarks

Note 1: Configurable only on the RZ/A1H and RZ/A1M.

### (1) **Description**

This function changes the address of the data read buffer.

The following driver is used within this function:

• R\_VDC\_ChangeReadProcess ()

# (2) Parameter details

### (a) vdc\_period\_rect\_t

vdc\_period\_rect\_t is a structure for representing the horizontal/vertical timing of the VDC signals.

```
typedef struct
{
    uint16_t vs;
    uint16_t vw;
    uint16_t hs;
    uint16_t hw;
} vdc5_period_rect_t;
```

### **Type Description Member Name** uint16\_t Vertical signal start position from the reference signal (lines) vs = 0 causes the display to start at the origin. VS Vertical signal width (lines) uint16 t VW uint16\_t Horizontal signal start position from the reference signal (clock cycles) hs = 0 causes the display to start at the origin. uint16\_t Horizontal signal width (clock cycles) hw

### (b) vdc\_width\_read\_fb

The members of the vdc\_width\_read\_fb\_t structure is described below.

# Type Member Name Uint16\_t In\_vw Uint16\_t Uint16

# $(c) \quad vdc\_gr\_disp\_sel\_t$

 $vdc5\_gr\_disp\_sel\_t \ is \ an \ enumeration \ type \ for \ representing \ the \ graphics \ display \ modes.$ 

```
typedef enum
{
    VDC_DISPSEL_IGNORED = -1,
    VDC_DISPSEL_BACK = 0,
    VDC_DISPSEL_LOWER = 1,
    VDC_DISPSEL_CURRENT = 2,
    VDC_DISPSEL_BLEND = 3,
    VDC_DISPSEL_NUM = 4
} vdc_gr_disp_sel_t;
```

# Enumeration constant Description

| VDC_DISPSEL_IGNORED                                                            | Ignored, no change made                         |  |
|--------------------------------------------------------------------------------|-------------------------------------------------|--|
| VDC_DISPSEL_BACK Background color display                                      |                                                 |  |
| VDC_DISPSEL_LOWER                                                              | PSEL_LOWER Lower-layer graphics display         |  |
| VDC_DISPSEL_CURRENT                                                            | Current graphics display                        |  |
| VDC_DISPSEL_BLEND Blended display of lower-layer graphics and current graphics |                                                 |  |
| VDC_DISPSEL_NUM                                                                | DC_DISPSEL_NUM Number of graphics display modes |  |

# 5.21 R\_RVAPI\_AlphablendingVDC

### R\_RVAPI\_GraphChangeSurfaceVDC **Synopsis** 1bit alpha blending setup Header r\_rvapi\_vdc.h Declaration vdc\_error\_t R\_RVAPI\_AlphablendingVDC( const vdc\_channel\_t ch, const vdc\_layer\_id\_t layer\_id, uint8\_t alpha\_value0, uint8\_t alpha\_value1); Arguments [IN] vdc\_channel\_t ch : VDC5 channel VDC\_CHANNEL\_0 VDC\_CHANNEL\_1 (Note 1) [IN] vdc\_layer\_id\_t layer\_id : Layer ID VDC\_LAYER\_ID\_0\_RD VDC\_LAYER\_ID\_1\_RD (Note 1) VDC\_LAYER\_ID\_2\_RD VDC\_LAYER\_ID\_3\_RD [IN] uint8\_t alpha\_value0 : Alpha signal of the ARGB1555/RGBA5551 ormat Alpha signal when alpha is set to '0' 0 to 255 [IN] uint8\_t alpha\_value1 : Alpha signal of the ARGB1555/RGBA5551 ormat Alpha signal when alpha is set to '1' 0 to 255 Return VDC\_OK: : Normal termination value VDC ERR PARAM CHANNEL : Channel invalid error VDC\_ERR\_PARAM\_LAYER\_ID : Invalid layer ID error VDC\_ERR\_PARAM\_NULL : NULL specification error VDC\_ERR\_RESOURCE\_LAYER : Layer resource error

### Remarks

Note 1: Configurable only on the RZ/A1H and RZ/A1M.

### (1) **Description**

This function changes the address of the data read buffer.

The following driver is used within this function:

• R\_VDC\_AlphaBlending ()

# 6. Function Reference(CEU)

# 6.1 R\_RVAPI\_InitializeCEU

R\_RVAPI\_InitializeCEU

Synopsis CEU initialization setup

Header r\_rvapi\_ceu.h

Declaration void R\_RVAPI\_InitializeCEU(void);

Arguments [IN] None :

Return

None

value

Remarks

### (1) **Description**

This function releases the CEU standby mode, enables interrupts, and sets up the interrupt handler.

The following driver is used within this function:

• R\_CEU\_Initialize ()

# 6.2 R RVAPI TerminateCEU

R\_RVAPI\_TerminateCEU

Synopsis CEU termination setup

Header r\_rvapi\_ceu.h

Declaration void R\_RVAPI\_TerminateCEU(void);

Arguments [IN] None :

Return

None

value

Remarks

### (1) **Description**

This function enables the CEU standby mode, disables interrupts, and releases the interrupt handler.

The following driver is used within this function:

- R\_CEU\_InterruptDisable ()
- R\_CEU\_Terminate ()

# 6.3 R\_RVAPI\_PortSettingCEU

| R_RVAPI_P       | R_RVAPI_PortSettingCEU                                                                      |  |  |  |
|-----------------|---------------------------------------------------------------------------------------------|--|--|--|
| Synopsis        | Video input pin setup                                                                       |  |  |  |
| Header          | r_rvapi_ceu.h                                                                               |  |  |  |
| Declaration     | <pre>void R_RVAPI_PortSettingCEU(</pre>                                                     |  |  |  |
|                 | <pre>void (* const port_func)(uint32_t));</pre>                                             |  |  |  |
| Arguments       | [IN] void (* const port_func) (uint32_t) : Pointer of function to set the video input pins. |  |  |  |
| Return<br>value | None                                                                                        |  |  |  |
| Remarks         |                                                                                             |  |  |  |

### (1) **Description**

The callback function to be set up with this function must configure the pins that are necessary for the CEU to capture video image. This function must have been called by the time the CEU starts image capturing as shown in Figure 6-1.



Figure 6-1 Timing When Configuring the CEU's Video Input Pins

# 6.4 R\_RVAPI\_OpenCEU

# R\_RVAPI\_OpenCEU

Synopsis Image capturing setup

Header r\_rvapi\_ceu.h

Declaration ceu\_error\_t R\_RVAPI\_OpenCEU(

const ceu\_config\_t \* const config);

Arguments [IN] ceu\_config\_t \* config : Configuration

Do not specify NULL.

Return CEU\_OK : Normal termination

value

CEU\_ERR\_PARAM : config or cap is set to NULL,

cap and clp values are out of valid range.

Remarks

### (1) **Description**

This function is used to select the CEU capture mode, set up the capture size, and set up the interface with the external module. There are some parameters that need no configuration depending on the capture mode selected. Table 6-1 lists the parameters that may not be set up.

Table 6-1 Parameters that need not be Set up Depending on the Selected Capture Mode

| Capture Mode Selection ceu_jpg_t jpg | Image Capture<br>Mode | Data Synchronous<br>Fetch Mode | Data Enable Fetch<br>Mode |
|--------------------------------------|-----------------------|--------------------------------|---------------------------|
| ceu_dtif_t dtif                      | ✓                     | ✓                              | ✓                         |
| ceu_sig_pol_t vdpol                  | ✓                     | ✓                              | Need not be set.          |
| ceu_sig_pol_t hdpol                  | ✓                     | ✓                              | Need not be set.          |
| ceu_dtary_t dtary                    | ✓                     | ✓ (Note1)                      | ✓ (Note1)                 |
| ceu_cap_rect_t * cap                 | ✓                     | ✓                              | Need not be set.          |
| ceu_clp_t * clp                      | ✓                     | Need not be set.(Note 2)       | Need not be set.          |
| ceu_onoff_t cols/ cows/ cobs         | ✓                     | ✓                              | ✓                         |

Note 1: CEU\_CB0\_Y0\_CR0\_Y1 must be set up by the driver.

Note 2: The driver must set vfclp to vwdth and hfclp to hwdth/2 for the 8-bit interface.

For the 16-bit interface, the driver must set vfclp to vwdth and hfclp to hwdth.

The following driver is used within this function:

- R\_CEU\_Open ()
- R\_CEU\_InterruptEnable ()

### (2) Parameter details

# $(a) \quad ceu\_config\_t$

The members of the ceu\_config\_t structure are shown below.

```
typedef struct
   ceu_jpg_t
                   jpg;
  ceu_dtary_t
                  dtary;
                 * cap;
   ceu_cap_rect_t
                 * clp;
   ceu_clp_t
                  cols;
   ceu_onoff_t
   ceu_onoff_t
                  cows;
   ceu_onoff_t
                  cobs;
} ceu_config_t;
```

# Type/Member Name

# Description

| Type/Member Name    | Description                                                                                                                                                                                                                 |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ceu_jpg_t jpg       | Capture mode selection  • CEU_IMAGE_CAPTURE_MODE Image capture mode                                                                                                                                                         |
|                     | <ul> <li>CEU_DATA_SYNC_MODE         Data synchronous fetch mode     </li> </ul>                                                                                                                                             |
|                     | CEU_DATA_ENABLE_MODE (Note 1)     Data enable fetch mode                                                                                                                                                                    |
| ceu_dtif_t dtif     | <ul> <li>Specifies the pins to be used to input the digital image to be captured.</li> <li>CEU_8BIT_DATA_PINS</li> <li>8-bit interface</li> </ul>                                                                           |
|                     | CEU_16BIT_DATA_PINS (Note 2)     16-bit interface                                                                                                                                                                           |
| ceu_sig_pol_t vdpol | Specifies the sensing polarity of the vertical sync signal from the external module.  • CEU_HIGH_ACTIVE Senses the vertical sync signal from the external module (VD) as a high active signal.  • CEU_LOW_ACTIVE            |
|                     | Senses the vertical sync signal from the external module (VD) as a low active signal.                                                                                                                                       |
| ceu_sig_pol_t hdpol | Specifies the sensing polarity of the horizontal sync signal from the external module.  • CEU_HIGH_ACTIVE Senses the horizontal sync signal from the external module (HD) as a high active signal.                          |
|                     | <ul> <li>CEU_LOW_ACTIVE         Senses the vertical sync signal from the external module (HD) as a low active signal.</li> </ul>                                                                                            |
| ceu_dtary_t dtary   | Specifies the order in which the luminance and color difference components are to be input.  Specify CEU_CB0_Y0_CR0_Y1 for the data synchronous and data enable fetch modes.  (With the 8-bit interface)  CEU_CB0_Y0_CR0_Y1 |

|                      | The image input data is fetched in the order of Cb0, Y0, Cr0, and Y1.                              |
|----------------------|----------------------------------------------------------------------------------------------------|
|                      | • CEU_CR0_Y0_CB0_Y1                                                                                |
|                      | The image input data is fetched in the order of Cr0, Y0, Cb0, and Y1.                              |
|                      | • CEU_Y0_CB0_Y1_CR0                                                                                |
|                      | The image input data is fetched in the order of Y0, Cb0, Y1, and Cr0.                              |
|                      | <ul> <li>CEU_Y0_CR0_Y1_CB0</li> </ul>                                                              |
|                      | The image input data is fetched in the order of Y0, Cr0, Y1, and Cb0.                              |
|                      | (With the 16-bit interface)                                                                        |
|                      | • CEU_CB0_Y0_CR0_Y1                                                                                |
|                      | The image input data is fetched in the order of {Cb0, Y0} and {Cr0, Y1}.                           |
|                      | • CEU_CR0_Y0_CB0_Y1                                                                                |
|                      | The image input data is fetched in the order of {Cr0, Y0} and {Cb0, Y1}.                           |
|                      | • CEU_Y0_CB0_Y1_CR0                                                                                |
|                      | The image input data is fetched in the order of {Y0, Cb0} and {Y1, Cr0}.                           |
|                      | • CEU_Y0_CR0_Y1_CB0                                                                                |
|                      | The image input data is fetched in the order of {Y0, Cr0} and {Y1, Cb0}.                           |
| ceu_cap_rect_t * cap | Specifies the capture size.                                                                        |
|                      | This member need be set up when the image capture mode or data synchronous fetch mode is selected. |
|                      | Specify NULL if the member need not be set up.                                                     |
| ceu_clp_t * clp      | Filter size clip setting.                                                                          |
|                      | This member need be set up when the image capture mode is selected.                                |
|                      | Specify NULL if the member need not be set up.                                                     |
| ceu_onoff_t cols     | 32-bit swap                                                                                        |
| ceu_onoff_t cows     | 16-bit swap                                                                                        |
| ceu_onoff_t cobs     | 8-bit swap                                                                                         |

Note 1: Must not be set up for the RZ/A1H and RZ/A1M.

Note 2: Configurable only on the RZ/A1H and RZ/A1M.

# $(b) \quad ceu\_cap\_rect\_t$

The members of the ceu\_cap\_rect\_t structure are shown below. These members need be set up when the image capture mode or data synchronous fetch mode is selected.

```
typedef struct
{
    uint32_t vofst;
    uint32_t vwdth;
    uint32_t hofst;
    uint32_t hwdth;
} ceu_cap_rect_t;
```

| Type/Member Name Description |                                                                                                             |                                                                            |  |
|------------------------------|-------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|--|
| uint32_t vofst               | Specifies the capture position with the number of HDs from the vertical sync signal [in 1HD units].         |                                                                            |  |
|                              | Specify a number 4095 or smaller.                                                                           |                                                                            |  |
| uint32_t vwdth               | Specifies the capture period in the vertical direction [in 4HD units].                                      |                                                                            |  |
|                              | Specify a number not greater than 1920.                                                                     |                                                                            |  |
| uint32_t hofst               | Specifies the capture position with the number of cycles from the horizontal sync signal [in 1cycle units]. |                                                                            |  |
|                              | Specify a number 8191 or smaller.                                                                           |                                                                            |  |
| uint32_t hwdth               | Specifies the capture period in the horizontal direction.                                                   |                                                                            |  |
|                              | (With the 8-bit interface) In image capture mode: In data synchronous fetch mode:                           | [8 cycle units]: 5,120 cycles or smaller [4 cycle units]: 2,560 or smaller |  |
|                              | (With the 16-bit interface) In image capture mode: In data synchronous fetch mode:                          | [4 cycle units]: 2,560 cycles or smaller [2 cycle units]: 1,280 or smaller |  |

# $(c) \quad ceu\_clp\_t$

The members of the ceu\_clp\_t structure are shown below.

These members need be set up when the image capture mode is selected.

```
typedef struct
{
    uint32_t vfclp;
    uint32_t hfclp;
} ceu_clp_t;
```

# Type/Member Name Description

| uint32_t vfclp | Clip value of the vertical direction filter output size [in 4 pixel units]   |
|----------------|------------------------------------------------------------------------------|
| uint32_t hfclp | Clip value of the horizontal direction filter output size [in 4 pixel units] |

### About the configuration of the capture size

Given below is an explanation of the capture size configuration (cap) to be made when connecting a CMOS camera which generates YCbCr422 format video output.



Figure 6-2 Timing of the Signals Output from the Camera

The timing of the camera-output signals is shown in Figure 3-1. This figure shows that since the image data is output from the camera at the same timing when the horizontal sync signals (Hsync)/vertical sync signal (Vsync) rise, hofst/vofst which indicates the image capture position are set to 0.

While the value of which indicating the vertical image capture period is 480 which is the same as the height of the image, the value of hwdth, which indicates the horizontal image capture period, varies depending on the number of clocks that are required to capture 1 pixel.

When an 8-bit interface is attached, since the number of clocks required to capture 2 [pixels] is 4 [clks] (twice), the value of hwdth turns to 640 x 2 [clks].

When a 16-bit interface is attached, since the number of clocks required to capture 2 [pixels] is 2 [clk] (the same value), the value of hwdth turns to 640 [clks].

Figure 6-3 shows a configuration example for a 8-bit interface.

```
Image capture mode
                                       Data synchronous fetch mode
                                                                             Data enable fetch mode
ceu_config_t config;
                                       ceu_config_t config;
                                                                             ceu_config_t config;
ceu_cap_rect_t cap;
                                       ceu_cap_rect_t cap;
ceu_clp_t
             clp;
                                       config.jpg =
                                                                             config.jpg =
config.jpg =
CEU_IMAGE_CAPTURE_MODE;
                                       CEU_DATA_SYNC_MODE;
                                                                             CEU_DATA_ENABLE_MODE;
cap.hofst = 0u;
                                       cap.hofst = 0u;
                                                                             config.cap = NULL;
cap.vofst = 0u;
                                       cap.vofst = 0u;
cap.hwdth = 640u^* 2u;
                                       cap.hwdth = 640u^* 2u;
                                                                             config.clp = NULL;
cap.vwdth = 480u;
                                       cap.vwdth = 480u;
config.cap = ∩
                                       config.cap = ∩
clp.hfclp = 640u;
                                       config.clp = NULL;
clp.vfclp = 480u;
config.clp = &clp;
```

Figure 6-3 Sample Parameter Settings (8-bit Interface)

Figure 6-4 shows a configuration example for a 16-bit interface.

```
Image capture mode
                                         Data synchronous fetch mode
                                                                               Data enable fetch mode
ceu_config_t config;
                                         ceu_config_t config;
                                                                               ceu_config_t config;
ceu_cap_rect_t cap;
                                         ceu_cap_rect_t cap;
ceu_clp_t
             clp;
config.jpg
                                         config.jpg =
                                                                               config.jpg =
CEU_IMAGE_CAPTURE_MODE;
                                         CEU_DATA_SYNC_MODE;
                                                                               CEU_DATA_ENABLE_MODE;
cap.hofst = 0u;
cap.vofst = 0u;
                                         cap.hofst = 0u;
                                                                               config.cap = NULL;
                                         cap.vofst = 0u;
cap.hwdth = 640u;
                                         cap.hwdth = 640u;
                                                                               config.clp = NULL;
cap.vwdth = 480u;
                                         cap.vwdth = 480u;
config.cap = ∩
                                         config.cap = ∩
                                        config.clp = NULL;
clp.hfclp
         = 640u;
         = 480u;
clp.vfclp
config.clp = &clp;
```

Figure 6-4 Sample Parameter Settings (16-bit Interface)

Video Utility RZ/A1LU Group

### 6.5 R\_RVAPI\_CaptureStartCEU

R\_RVAPI\_CaptureStartCEU Synopsis 1-frame capture startup Header r\_rvapi\_ceu.h Declaration ceu\_error\_t R\_RVAPI\_CaptureStartCEU( const void \* cayr, const void \* cacr, uint32\_t chdw); Arguments [IN] void \* cayr : Data storage area address specification 1 Do not specify NULL. • In image capture mode Address of the area for storing the capture data luminance component data [in 4 byte units] Data synchronous fetch mode Address of data storage area [in 4 byte units] In data enable fetch mode Address of data storage area [in 32 byte units] [IN] void \* cacr : Data storage area address specification 2 This member need be set up when the image capture mode is selected. Address of the area for storing the capture data color difference component data [in 4 byte units] [IN] uint32\_t chdw : Data buffer stride [bytes] In image capture mode Capture data buffer stride [in 4 byte units] Data synchronous fetch mode

— (For the 8-bit interface)

Specify horizontal capture period (hwdth).

(For the 16-bit interface)

Specify horizontal capture period (hwdth) x 2.

Return CEU\_OK : Normal termination value

> CEU ERR PARAM : cayr/ cacr set to NULL. (Note 1)

> > : cayr/ cacr values are out of valid range. (Note 1)

: chdw value is out of valid range.

: The function is called again during capture processing.

Remarks

### Description (1)

This function starts capturing one frame. Since this function is of asynchronous type, it is necessary to use function described in "6.6 R\_RVAPI\_CaptureStatusCEU ()" to identify the completion of the 1-frame capturing.

The following driver is used within this function:

• R\_CEU\_Execute ()

# 6.6 R\_RVAPI\_CaptureStatusCEU

R\_RVAPI\_CaptureStatusCEU

Synopsis Capture termination judgment

Header r\_rvapi\_ceu.h

Declaration cap\_status\_t R\_RVAPI\_CaptureStatusCEU(void);

Arguments None

Return CAP\_BUSY : Capturing in progress

value

CAP\_END : Capturing has ended.

Remarks

# (1) **Description**

This function returns the end of 1-frame capture status. It returns the end of capture status even when no capturing is started.

# **Website and Support**

Renesas Electronics Website <a href="https://www.renesas.com/">https://www.renesas.com/</a>

Inquiries

https://www.renesas.com/contact/

All trademarks and registered trademarks are the property of their respective owners.

# **Revision History**

|      |               | Description      |                                                                                          |  |
|------|---------------|------------------|------------------------------------------------------------------------------------------|--|
| Rev. | Date          | Page             | Summary                                                                                  |  |
| 2.01 | Oct. 31 2018  | Introductio<br>n | Modified the package name to "RZ/A1LU Software Package". Added "Target Board".           |  |
| 2.00 | Jun. 29, 2018 | whole            | Changed notation because "QE for Video Display Controller 5" changed to "QE for Display" |  |
|      |               | p.48, 51         | Additional below function                                                                |  |
|      |               |                  | · R_RVAPI_GraphChangeSurfaceConfigVDC()                                                  |  |
|      |               |                  | · R_RVAPI_AlphablendingVDC()                                                             |  |
| 1.00 | Apr. 6, 2018  | -                | First edition issued                                                                     |  |

### General Precautions in the Handling of Microprocessing Unit and Microcontroller Unit Products

The following usage notes are applicable to all Microprocessing unit and Microcontroller unit products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

### 1. Handling of Unused Pins

Handle unused pins in accordance with the directions given under Handling of Unused Pins in the manual.

The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.

### 2. Processing at Power-on

The state of the product is undefined at the moment when power is supplied.

- The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied.
  - In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed.

In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.

### 3. Prohibition of Access to Reserved Addresses

Access to reserved addresses is prohibited.

 The reserved addresses are provided for the possible future expansion of functions. Do not access these addresses; the correct operation of LSI is not guaranteed if they are accessed.

### 4. Clock Signals

After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.

When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.

### 5. Differences between Products

Before changing from one product to another, i.e. to a product with a different part number, confirm that the change will not lead to problems.

The characteristics of Microprocessing unit or Microcontroller unit products in the same group but having a different part number may differ in terms of the internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product.

### Notice

- criptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully resp the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information
- 2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
  - Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment: industrial robots: etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc. Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

- 6. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable aws and regulations
- 9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third earty in advance of the contents and conditions set forth in this document
- 11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.

(Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics

(Rev.4.0-1 November 2017)



### SALES OFFICES

# Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information.

Renesas Electronics Corporation TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan

Renesas Electronics America Inc. 1001 Murphy Ranch Road, Milpitas, CA 95035, U.S.A. Tel: +1-408-432-8888, Fax: +1-408-434-5351

Renesas Electronics Canada Limited 9251 Yonge Street, Suite 8309 Richmond Hill, Ontario Canada L4C 9T3 Tel: +1-905-237-2004

Renesas Electronics Europe Limited
Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K
Tel: +44-1628-651-700

Renesas Electronics Europe GmbH

Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-6503-0, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd.
Room 1709 Quantum Plaza, No.27 ZhichunLu, Haidian District, Beijing, 100191 P. R. China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd.

Unit 301, Tower A, Central Towers, 555 Langae Road, Putuo District, Shanghai, 200333 P. R. China Tel: +86-21-2226-0888, Fax: +86-21-2226-0999

Renesas Electronics Hong Kong Limited

Unit 1601-1611, 16IF., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +852-2265-6688, Fax: +852 2886-9022

Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd.
80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre, Singapore 339949
Tel: +65-6213-0200, Fax: +65-6213-0300

Renesas Electronics Malaysia Sdn.Bhd.
Unit 1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510

Renesas Electronics India Pvt. Ltd. No.777C, 100 Feet Road, HAL 2nd Stage, Ind Tel: +91-80-67208700, Fax: +91-80-67208777 Indiranagar, Bangalore 560 038, India

Renesas Electronics Korea Co., Ltd. 17F, KAMCO Yangjae Tower, 262, Gangnam-daero, Gangnam-gu, Seoul, 06265 Korea Tel: +82-2-558-3737, Fax: +82-2-558-5338