# Lab 5: Binary counter

#### Github repository

## Pushbutton connection table

Buttons are connected with pulldown resistor. When button is not pressed, logical value is **0**. When pressed, logical value is **1**.

| Button name | FPGA register name   | FPGA package pin |
|-------------|----------------------|------------------|
| BTNL        | IO_L12P_T1_MRCC_14   | P17              |
| BTNR        | IO_L10N_T1_D15_14    | M17              |
| BTNU        | IO_L4N_T0_D05_14     | M18              |
| BTND        | IO_L9N_T1_DQS_D13_14 | P18              |
| BTNC        | IO_L9P_T1_DQS_14     | N17              |

## Time interval table

| Time<br>interval | Number of clk<br>periods | Number of clk periods in hex | Number of clk periods in binary       |
|------------------|--------------------------|------------------------------|---------------------------------------|
| 2 ms             | 200 000                  | x"3_0d40"                    | b"0011_0000_1101_0100_0000"           |
| 4 ms             | 400 000                  | x"6_1a80"                    | b"0110_0001_1010_1000_0000"           |
| 10 ms            | 1 000 000                | x"f_4240"                    | b"1111_0100_0010_0100_0000"           |
| 250 ms           | 25 000 000               | x"17d_7840"                  | b"0001_0111_1101_0111_1000_0100_0000" |
| 500 ms           | 50 000 000               | x"2fa_f080"                  | b"0010_1111_1010_1111_0000_1000_0000" |
| 1 sec            | 100 000 000              | x"5f5_e100"                  | b"0101_1111_0101_1110_0001_0000_0000" |

## Bidirectional counter

VHDL code of the process p\_cnt\_up\_down

```
architecture behavioral of cnt_up_down is

-- Local counter
  signal s_cnt_local : unsigned(g_CNT_WIDTH - 1 downto 0);

begin

-- p_cnt_up_down:
  -- Clocked process with synchronous reset which implements n-bit
```

```
-- up/down counter.
    p_cnt_up_down : process(clk)
    begin
        if rising_edge(clk) then
            if (reset = '1') then
                                                -- Synchronous reset
                s_cnt_local <= (others => '0'); -- Clear all bits
            elsif (en_i = '1') then
                                          -- Test if counter is enabled
            if (cnt_up_i = '1') then
                s_cnt_local <= s_cnt_local + 1;</pre>
            else
                s_cnt_local <= s_cnt_local - 1;</pre>
            end if;
            end if;
        end if;
    end process p_cnt_up_down;
    -- Output must be retyped from "unsigned" to "std_logic_vector"
    cnt_o <= std_logic_vector(s_cnt_local);</pre>
end architecture behavioral;
```

#### VHDL reset and stimulus processes

```
-- Reset generation process
p_reset_gen : process
begin
   s_reset <= '0';
   wait for 12 ns;
   -- Reset activated
   s reset <= '1';
   wait for 73 ns;
   s_reset <= '0';</pre>
   wait;
end process p_reset_gen;
-- Data generation process
  _____
p_stimulus : process
begin
   report "Stimulus process started" severity note;
   -- Enable counting
```

```
s_en <= '1';

-- Change counter direction
s_cnt_up <= '1';
wait for 380 ns;
s_cnt_up <= '0';
wait for 220 ns;

-- Disable counting
s_en <= '0';
report "Stimulus process finished" severity note;
wait;
end process p_stimulus;</pre>
```

#### Screenshot of simulated waveforms



# Top level

#### VHDL code

```
-- Company:
-- Engineer:
-- Create Date: 10.03.2021 13:58:39
-- Design Name:
-- Module Name: top - Behavioral
-- Project Name:
-- Target Devices:
-- Tool Versions:
-- Description:
-- Dependencies:
-- Revision:
-- Revision 0.01 - File Created
-- Additional Comments:
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
-- Uncomment the following library declaration if using
-- arithmetic functions with Signed or Unsigned values
```

```
--use IEEE.NUMERIC_STD.ALL;
-- Uncomment the following library declaration if instantiating
-- any Xilinx leaf cells in this code.
--library UNISIM;
--use UNISIM.VComponents.all;
entity top is
-- Port ( );
   port(
       CLK100MHZ : in std_logic;
       BTNC
                   : in std_logic;
                   : in std_logic_vector (1 - 1 downto 0);
       SW
                   : out std_logic_vector (4 - 1 downto 0);
       LED
       CA
                   : out std_logic;
                   : out std_logic;
       CB
       CC
                   : out std_logic;
       CD
                   : out std logic;
       CE
                   : out std_logic;
        CF
                   : out std_logic;
       CG
                   : out std_logic;
       AN
                   : out std_logic_vector (8 - 1 downto 0)
    );
end top;
-- Architecture body for top level
_____
architecture Behavioral of top is
    -- Internal clock enable
   signal s_en : std_logic;
    -- Internal counter
    signal s_cnt : std_logic_vector(4 - 1 downto 0);
begin
    -- Instance (copy) of clock_enable entity
    clk_en0 : entity work.clock_enable
        generic map(
           g_MAX => 100000000;
        port map(
           clk
                => CLK100MHZ,
           reset => BTNC,
           ce_o => s_en
        );
    -- Instance (copy) of cnt_up_down entity
    bin_cnt0 : entity work.cnt_up_down
        generic map(
            g CNT WIDTH => 4
```

```
port map(
             clk
                         => CLK100MHZ,
             reset
                         => BTNC,
             en_i
                         => s_en,
             cnt_up_i
                         => SW,
             cnt_o
                           => s_cnt
         );
    -- Display input value on LEDs
    LED(3 downto ∅) <= s_cnt;
    -- Instance (copy) of hex_7seg entity
    hex2seg : entity work.hex_7seg
         port map(
             hex_i => s_cnt,
             seg_o(6) \Rightarrow CA
             seg_o(5) \Rightarrow CB,
             seg_o(4) \Rightarrow CC,
             seg_o(3) \Rightarrow CD,
             seg_o(2) \Rightarrow CE,
             seg_o(1) \Rightarrow CF,
             seg_o(0) \Rightarrow CG
         );
    -- Connect one common anode to 3.3V
    AN <= b"1111_1110";
end architecture Behavioral;
```

#### Image of top level with bidirectional 4 and 16-bit counter

On the blue background, there is 4-bit bidirectional counter with connection to the 7 segment display. On the green background, there is 16-bit bidirectional counter with different time domain. Output of this counter is not connected. We could connect it into another display or with multiplexor and select switch to the same display.

