









SNVSAF7B - AUGUST 2016-REVISED FEBRUARY 2017

LM27762

# LM27762 Low-Noise Positive and Negative Output Integrated **Charge Pump Plus LDO**

#### **Features**

- Generates Low-Noise Adjustable Positive Supply Voltage Between 1.5 V and 5 V and Negative Supply Voltage Between -1.5 V and -5 V
- Input Voltage Range 2.7 V to 5.5 V
- ±250-mA Output Current
- Inverting Charge Pump Followed by Negative
- 2-MHz Low-Noise Fixed-Frequency Operation
- 2.5-Ω Inverter Output Impedance,  $V_{IN} = 5 \text{ V}$
- Negative LDO Dropout Voltage 30 mV at 100 mA,  $V_{OUT} = -5 V$
- Positive LDO with 45-mV Dropout Voltage at 100  $mA, V_{OUT} = 5 V$
- 390-µA Quiescent Current (Typical)
- Shutdown Quiescent Current to 0.5 µA (Typical)
- **Current Limit and Thermal Protection**
- Power Good Pin (Active Low)
- Create a Custom Design Using the LM27762 With the WEBENCH® Power Designer

# **Applications**

- Hi-Fi Audio Headphone Amplifiers
- **Operational Amplifier Power Biasing**
- **Powering Data Converters**
- Wireless Communication Systems
- Interface Power Supplies
- Handheld Instrumentation

# 3 Description

The LM27762 delivers very low-noise positive and negative outputs that are adjustable between ±1.5 V and ±5 V. Input-voltage range is from 2.7 V to 5.5 V, and output current goes up to ±250 mA. With an operating current of only 390 µA and 0.5-µA typical shutdown current, the LM27762 provides ideal performance for power amplifier and DAC bias and other high-current, low-noise negative voltage needs. The device provides a small solution size with few external components.

Negative voltage is generated by a regulated inverting charge pump followed by a low-noise negative LDO. The inverting charge pump of the LM27762 device operates at 2-MHz (typical) switching frequency to reduce output resistance and voltage ripple. Positive voltage is generated from the input by a low-noise positive LDO.

Positive and negative outputs of LM27762 have dedicated enable inputs. These outputs support independent timing for the positive and negative rails for specific system power-sequence needs. Enable inputs can be also shorted together and connected to the input voltage. The LM27762 has an optional Power Good feature.

# Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| LM27762     | WSON (12) | 2.00 mm × 3.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Simplified Schematic



Copyright © 2016, Texas Instruments Incorporated



# **Table of Contents**

| 1 | Features 1                           | 7.4 Device Functional Modes11                           |
|---|--------------------------------------|---------------------------------------------------------|
| 2 | Applications 1                       | 8 Application and Implementation 12                     |
| 3 | Description 1                        | 8.1 Application Information                             |
| 4 | Revision History2                    | 8.2 Typical Application12                               |
| 5 | Pin Configuration and Functions      | 9 Power Supply Recommendations 17                       |
| 6 | Specifications4                      | 10 Layout 17                                            |
| • | 6.1 Absolute Maximum Ratings 4       | 10.1 Layout Guidelines 17                               |
|   | 6.2 ESD Ratings                      | 10.2 Layout Example 18                                  |
|   | 6.3 Recommended Operating Conditions | 11 Device and Documentation Support 19                  |
|   | 6.4 Thermal Information              | 11.1 Device Support 19                                  |
|   | 6.5 Electrical Characteristics       | 11.2 Receiving Notification of Documentation Updates 19 |
|   | 6.6 Typical Characteristics          | 11.3 Community Resources 19                             |
| 7 | Detailed Description 8               | 11.4 Trademarks 19                                      |
|   | 7.1 Overview 8                       | 11.5 Electrostatic Discharge Caution 19                 |
|   | 7.2 Functional Block Diagram 9       | 11.6 Glossary19                                         |
|   | 7.3 Feature Description              | 12 Mechanical, Packaging, and Orderable Information     |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cł | hanges from Revision A (September 2016) to Revision B                                                                                                                                                                                                      | Page |
|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •  | Added added ulinks for WEBENCH                                                                                                                                                                                                                             | 1    |
| Cł | hanges from Original (July 2016) to Revision A                                                                                                                                                                                                             | Page |
| •  | Changed "Switched Capacitor" to "Charge Pump" in title                                                                                                                                                                                                     | 1    |
| •  | Changed "Generates Low-Noise Adjustable Positive and Negative Supply Voltages From ±1.5 V and ±5 V" to "Generates Low-Noise Adjustable Positive Supply Voltages Between 1.5 V and 5 V and Negative Supply Voltages From –1.5 V to –5 V" in <i>Features</i> | 1    |



# 5 Pin Configuration and Functions

DSS Package 12-Pin WSON With Thermal Pad Top View



# **Pin Functions**

| PII         | N      | TVDE   | DEGODIDATION                                                                                                       |  |  |  |
|-------------|--------|--------|--------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME        | NUMBER | TYPE   | DESCRIPTION                                                                                                        |  |  |  |
| C1+         | 10     | Power  | Positive terminal for C <sub>1</sub>                                                                               |  |  |  |
| C1-         | 9      | Power  | Negative terminal for C <sub>1</sub>                                                                               |  |  |  |
| СР          | 5      | Power  | Negative unregulated output voltage                                                                                |  |  |  |
| EN+         | 12     | Input  | Enable input for the positive LDO, Active high                                                                     |  |  |  |
| EN-         | 8      | Input  | Enable input for the charge pump and negative LDO, Active high                                                     |  |  |  |
| FB+         | 2      | Power  | Feedback input. Connect FB+ to an external resistor divider between OUT+ and GND. <b>DO NOT</b> leave unconnected. |  |  |  |
| FB-         | 7      | Power  | Feedback input. Connect FB– to an external resistor divider between OUT– and GND. <b>DO NOT</b> leave unconnected. |  |  |  |
| GND         | 4      | Ground | Ground                                                                                                             |  |  |  |
| OUT+        | 11     | Power  | Regulated positive output voltage                                                                                  |  |  |  |
| OUT-        | 6      | Power  | Regulated negative output voltage                                                                                  |  |  |  |
| PGOOD       | 1      | Output | Power Good flag; open drain; Logic 0 = power good, Logic 1 = power not good. Connect to ground if not used.        |  |  |  |
| VIN         | 3      | Power  | Positive power supply input                                                                                        |  |  |  |
| Thermal Pad | _      | Ground | Ground. DO NOT leave unconnected.                                                                                  |  |  |  |



# 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)(2)

|                                                         | MIN          | MAX                | UNIT |
|---------------------------------------------------------|--------------|--------------------|------|
| VIN to GND or GND to VOUT                               |              | 5.8                | V    |
| EN+, EN-                                                | GND - 0.3    | V <sub>IN</sub>    | V    |
| CPOUT, OUT+ and OUT-, continuous output current         |              | 300                | mA   |
| OUT+, OUT- short-circuit duration to GND <sup>(3)</sup> |              | 1                  | s    |
| Continuous power dissipation <sup>(4)</sup>             | Internally I | Internally limited |      |
| $T_{JMAX}^{(4)}$                                        |              | 150                | °C   |
| Operating input voltage, V <sub>IN</sub>                | 2.7          | 5.5                | V    |
| Operating output current, I <sub>OUT</sub>              | 0            | 250                | mA   |
| Operating ambient temperature, T <sub>A</sub>           | -40          | 85                 | °C   |
| Operating junction temperature, T <sub>J</sub>          | -40          | 125                | °C   |
| Storage temperature, T <sub>stq</sub>                   | <b>–65</b>   | 150                | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 6.2 ESD Ratings

|                    |                         |                                                                     | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------|-------|------|
| V                  | Flactroatatic disaboras | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>   | ±1000 | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±250  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

# 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                                | MIN | MAX | UNIT |
|------------------------------------------------|-----|-----|------|
| Operating ambient temperature, T <sub>A</sub>  | -40 | 85  | °C   |
| Operating junction temperature, T <sub>J</sub> | -40 | 125 | °C   |

# 6.4 Thermal Information

|                       |                                              | LM27762    |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DSS (WSON) | UNIT |
|                       |                                              | 12 PINS    |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 62.2       | °C/W |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance    | 54.7       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 25.6       | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 1.8        | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 25.6       | °C/W |
| R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 9.2        | °C/W |

(1) For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics.

<sup>(2)</sup> If Military/Aerospace specified devices are required, contact the TI Sales Office/Distributors for availability and specifications.

<sup>(3)</sup> OUT may be shorted to GND for one second without damage. However, shorting OUT to VIN may damage the device and must be avoided. Also, for temperatures above T<sub>A</sub> = 85°C, V<sub>OUT</sub> must not be shorted to GND or VIN or device may be damaged.

<sup>(4)</sup> Internal thermal shutdown circuitry protects the device from damage.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



# 6.5 Electrical Characteristics

Typical limits apply for  $T_A$  = 25°C; minimum and maximum limits apply over the full temperature range. Unless otherwise specified  $V_{IN}$  = 5 V,  $C_{IN}$  =  $C_{OUT_+}$  =  $C_{OUT_-}$  = 2.2  $\mu$ F,  $C_1$  = 1  $\mu$ F,  $C_{POUT}$  = 4.7  $\mu$ F.

|                   | PARAMETER                              | TEST CONDITIONS                                                                                | MIN        | TYP   | MAX    | UNIT          |
|-------------------|----------------------------------------|------------------------------------------------------------------------------------------------|------------|-------|--------|---------------|
| IQ                | Supply current                         | Open circuit, no load, EN+, EN-<br>connected to VIN. (1)                                       |            | 390   |        | μΑ            |
| I <sub>SD</sub>   | Shutdown supply current                |                                                                                                |            | 0.5   | 5      | μΑ            |
| $f_{\sf SW}$      | Switching frequency                    | V <sub>IN</sub> = 3.6 V                                                                        | 1.7        | 2     | 2.3    | MHz           |
| R <sub>NEG</sub>  | Output resistance to C <sub>POUT</sub> | V <sub>IN</sub> = 5.5 V, I <sub>L</sub> = 100 mA                                               |            | 2.5   |        | Ω             |
| $V_{LDO-}$        | LDO dropout voltage                    | $I_L = 100 \text{ mA}, V_{OUT-} = -5 \text{ V}$                                                |            | 30    |        | mV            |
| PSRR              | Power supply rejection ratio, OUT-     | I <sub>L</sub> = 100 mA, V <sub>OUT</sub> = −1.8 V, 10 kHz                                     |            | 50    |        | dB            |
| V <sub>N</sub> -  | Output noise voltage                   | I <sub>L</sub> = 80 mA, 10 Hz to 100 kHz                                                       |            | 22    |        | $\mu V_{RMS}$ |
| V <sub>FB</sub> _ | Feedback pin reference voltage         |                                                                                                | -1.238     | -1.22 | -1.202 | V             |
|                   | Adjustable output voltage              | 5.5 V ≥ V <sub>IN</sub> ≥ 2.7 V                                                                | <b>-</b> 5 |       | -1.5   | V             |
| V <sub>OUT</sub>  | Load regulation                        | 0 to 250 mA, $V_{OUT} = -1.8 \text{ V}$                                                        |            | 34    |        | μV/mA         |
|                   | Line regulation                        | $5 \text{ V} \ge \text{V}_{\text{IN}} \ge 2.7 \text{ V}, \text{ I}_{\text{L}} = 50 \text{ mA}$ |            | 1.5   |        | mV/V          |
| $V_{LDO+}$        | LDO dropout voltage                    | I <sub>L</sub> = 100 mA, V <sub>OUT</sub> = 5 V                                                |            | 45    |        | mV            |
| PSRR              | Power supply rejection ratio, OUT+     | $I_L = 100 \text{ mA}, V_{OUT+} = 1.8 \text{ V}, 10 \text{ kHz}$                               |            | 43    |        | dB            |
| V <sub>N+</sub>   | Output noise voltage                   | I <sub>L</sub> = 80 mA, 10 Hz to 100 kHz                                                       |            | 22    |        | $\mu V_{RMS}$ |
| V <sub>FB+</sub>  | Feedback pin reference voltage         |                                                                                                | 1.182      | 1.2   | 1.218  | V             |
|                   | Adjustable output voltage              | 5.5 V ≥ V <sub>IN</sub> ≥ 2.7 V                                                                | 1.5        |       | 5      | V             |
| V <sub>OUT+</sub> | Load regulation                        | 0 to 250 mA, V <sub>OUT</sub> = 1.8 V                                                          |            | 11    |        | μV/mA         |
|                   | Line regulation                        | 5 V ≥ V <sub>IN</sub> ≥ 2.7 V, I <sub>L</sub> = 50 mA                                          |            | 1.9   |        | mV/V          |
| V <sub>IH</sub>   | Enable pin input voltage high          | 5.5 V ≥ V <sub>IN</sub> ≥ 2.7 V                                                                | 1.2        |       |        | V             |
| V <sub>IL</sub>   | Enable pin input voltage low           | 5.5 V ≥ V <sub>IN</sub> ≥ 2.7 V                                                                |            |       | 0.4    | V             |

<sup>(1)</sup> When VIN = 5.5V charge pump may enter PWM mode in hot conditions.

# TEXAS INSTRUMENTS

# 6.6 Typical Characteristics



Submit Documentation Feedback

Copyright © 2016–2017, Texas Instruments Incorporated



# **Typical Characteristics (continued)**



Copyright © 2016–2017, Texas Instruments Incorporated

Submit Documentation Feedback



# 7 Detailed Description

#### 7.1 Overview

The LM27762 low-noise inverting charge pump with both positive and negative LDOs delivers very low-noise adjustable positive and negative outputs between  $\pm 1.5$  V and  $\pm 5$  V. The output voltage levels of the positive and negative LDO are independently controllable with external resistors. Input voltage range of LM27762 is from 2.7 V to 5.5 V. Five low-cost capacitors are used in this circuit to provide up to  $\pm 250$  mA of output current. The LM27762 operates at 2-MHz (typical) switching frequency to reduce output resistance and voltage ripple. With an typical operating current of only 390  $\mu$ A and 0.5- $\mu$ A typical shutdown current, the LM27762 provides ideal performance for power amplifiers and DAC bias and other high-current, low-noise negative voltage needs.

The LM27762 device has an enable input (EN+) for the positive LDO and another enable input (EN-) for the negative charge pump and LDO. This supports independent timing for the positive and negative rails in system power sequence. Enable inputs can be also shorted together and connected to VIN. When LDO is disabled, output of the positive LDO has  $50\text{-k}\Omega$  pulldown to ground, and output of the negative LDO has  $50\text{-k}\Omega$  pullup to ground. The LM27762 has power good monitoring for OUT+ and OUT- outputs. The PGOOD pin is an opendrain output and requires an external pullup resistor. When Power Good feature is not used, PGOOD pin can be connected to ground.



# 7.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated



#### 7.3 Feature Description

## 7.3.1 Undervoltage Lockout

The LM27762 has an internal comparator that monitors the voltage at  $V_{IN}$  and forces the device into shutdown if the input voltage drops to 2.4 V. If the input voltage rises above 2.6 V, the LM27762 resumes normal operation.

#### 7.3.2 Input Current Limit

The LM27762 contains current limit circuitry that protects the device in the event of excessive input current and/or output shorts to ground. The charge pump and positive LDO both have 500 mA (typical) input current limit when the output is shorted directly to ground. When the LM27762 is current limiting, power dissipation in the device is likely to be quite high. In this event, thermal cycling is expected.

## 7.3.3 PFM Operation

To minimize quiescent current during light load operation, the LM27762 allows PFM or pulse-skipping operation. By allowing the charge pump to switch less when the output current is low, the quiescent current drawn from the power source is minimized. The frequency of pulsed operation is not limited and can drop into the sub-2-kHz range when unloaded. As the load increases, the frequency of pulsing increases until it transitions to constant frequency. The fundamental switching frequency in the LM27762 is 2 MHz.

#### 7.3.4 Output Discharge

In shutdown, the LM27762 actively pulls down on the outputs (OUT+, OUT-) of the device until the output voltage reaches GND.

#### 7.3.5 Power Good Output (PGOOD)

The LM27762 has monitoring for the OUT+ and OUT- output voltage levels and open-drain PGOOD output.

EN+ EN-OUT+ OUT-**PGOOD** Low Low Don't care High Don't care High Low < 95% of target value Don't care High Don't care High Low > 95% of target value Low Low < 95% of target value High Don't care High > 95% of target value Low High Don't care Low High High < 95% of target value Don't care High High High Don't care < 95% of target value High High > 95% of target value > 95% of target value Low High

Table 1. PGOOD (Active Low) Operation

#### 7.3.6 Thermal Shutdown

The LM27762 implements a thermal shutdown mechanism to protect the device from damage due to overheating. When the junction temperature rises to 150°C (typical), the device switches into shutdown mode. The LM27762 releases thermal shutdown when the junction temperature is reduced to 130°C (typical).

Thermal shutdown is most often triggered by self-heating, which occurs when there is excessive power dissipation in the device and/or insufficient thermal dissipation. The LM27762 device power dissipation increases with increased output current and input voltage. When self-heating brings on thermal shutdown, thermal cycling is the typical result. Thermal cycling is the repeating process where the part self-heats, enters thermal shutdown (where internal power dissipation is practically zero), cools, turns on, and then heats up again to the thermal shutdown threshold. Thermal cycling is recognized by a pulsing output voltage and can be stopped by reducing the internal power dissipation (reduce input voltage and/or output current) or the ambient temperature. If thermal cycling occurs under desired operating conditions, thermal dissipation performance must be improved to accommodate the power dissipation of the device.



#### 7.4 Device Functional Modes

#### 7.4.1 Shutdown Mode

When enable pins (EN+, EN-) are low, both positive and negative outputs of LM27762 are disabled, and the device is in shutdown mode reducing the quiescent current to minimum level. In shutdown, the outputs of the LM27762 are pulled to ground (internal 50 k $\Omega$  between each OUT pin and ground).

#### 7.4.2 Enable Mode

Applying a voltage greater than 1.2 V to the EN+ pin enables the positive LDO. Applying a voltage greater than 1.2 V to the EN- pin enables the negative CP and LDO. When enabled, the positive and negative output voltages are equal to levels set by external resistors. Care must be taken to both the positive LDO and the inverting charge pump followed by negative LDO have enough headroom. Power Good ouput PGOOD indicates the status of OUT+ and OUT- voltage levels.



# 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 8.1 Application Information

The LM27762 input voltage range is from 2.7 V to 5.5 V. The positive LDO provides a positive voltage configurable with external gain setting resistors  $R_1$ ,  $R_2$ . The low-noise charge-pump voltage converter inverts the input voltage V to a negative output voltage. Charge pump is followed by the negative LDO which regulates a negative output voltage configurable with external gain setting resistors  $R_3$ ,  $R_4$ . Output voltage range is  $\pm$  1.5 V to  $\pm$  5 V. When selecting input (VIN) and output (OUT+, OUT-) voltages ranges, headroom required by the charge pump and LDOs must to be considered. Charge-pump minimum headroom can be estimated based on the maximum load current and charge pump output resistance.

The device uses five low-cost capacitors to provide up to 250 mA of output current. The LM27762 operates at a 2-MHz oscillator frequency to reduce charge-pump output resistance and voltage ripple under heavy loads. When using the optional open-drain PGOOD feature, connect a 10-k $\Omega$  pullup resistor (R<sub>PU</sub>) to VIN. Connect pin to ground if PGOOD is not used.

# 8.2 Typical Application



Copyright © 2016, Texas Instruments Incorporated

Figure 12. LM27762 Typical Application



# **Typical Application (continued)**

#### 8.2.1 Design Requirements

The following example describes powering an amplifier driving high impedance headphones. Input voltage is from a smart-phone battery. Amplifier is driving  $2\text{-V}_{\text{RMS}}$  to  $600\text{-}\Omega$  stereo headphones.

**Table 2. Application Example Design Parameters** 

| DESIGN PARAMETER                                         | EXAMPLE VALUE                                                               |
|----------------------------------------------------------|-----------------------------------------------------------------------------|
| Input voltage                                            | 3.3 V to 4.2 V                                                              |
| Output voltage                                           | ±3 V                                                                        |
| Output current                                           | 10 mA (LM27762 capability 250 mA maximum)                                   |
| C <sub>VIN</sub> , C <sub>OUT+</sub> , C <sub>OUT-</sub> | 2.2 μF                                                                      |
| C <sub>CP</sub>                                          | 4.7 μF                                                                      |
| R <sub>PU</sub>                                          | 10 $k\Omega$ (optional, connect PGOOD pin to ground if feature is not used) |

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the LM27762 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance.
- Run thermal simulations to understand board thermal performance.
- Export customized schematic and layout into popular CAD formats.
- Print PDF reports for the design, and share the design with colleagues.

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

# 8.2.2.2 Positive Low-Dropout Linear Regulator and OUT+ Voltage Setting

LM27762 features a low-dropout, linear positive voltage regulator (LDO). The LDO output is rated for a current of 250 mA. This LDO allows the device to provide a very low noise output, low output voltage ripple, high PSRR, and low line or load transient response.

The positive output voltage of the LM27762 is externally configurable. The value of  $R_1$  and  $R_2$  determines the output voltage setting. The output voltage can be calculated using Equation 1:

$$V_{OUT} = 1.2 \text{ V} \times (R_1 + R_2) / R_2 \tag{1}$$

The value for  $R_2$  must be no less than 50 k $\Omega$ .

#### 8.2.2.3 Charge-Pump Voltage Inverter

The main application of the LM27762 is to generate a regulated negative supply voltage. The voltage inverter circuit uses only three external capacitors, and the LDO regulator circuit uses one additional output capacitor.

The voltage inverter portion of the LM27761 contains four large CMOS switches which are switched in sequence to invert the input supply voltage. Energy transfer and storage are provided by external capacitors. Figure 13 shows the voltage switches S2 and S4 are open. In the second time interval, S1 and S3 are open; at the same time, S2 and S4 are closed, and  $C_1$  is charging  $C_{CP}$ . After a number of cycles, the voltage across  $C_{CP}$  is pumped into  $V_{IN}$ . Because the anode of  $C_{CP}$  is connected to ground, the output at the cathode of  $C_{CP}$  equals  $-(V_{IN})$  when there is no load current. When a load is added, the output voltage drop is determined by the parasitic resistance ( $R_{DSON}$  of the MOSFET switches and the equivalent series resistance (ESR) of the capacitors) and the charge transfer loss between the capacitors.



Copyright © 2016, Texas Instruments Incorporated

Figure 13. Voltage Inverting Principle

The output characteristic of this circuit can be approximated by an ideal voltage source in series with a resistance. The voltage source equals  $-(V_{IN})$ . The output resistance  $R_{OUT}$  is a function of the ON resistance of the internal MOSFET switches, the oscillator frequency, the capacitance, and the ESR of  $C_1$  and  $C_{CP}$ . Because the switching current charging and discharging  $C_1$  is approximately twice as the output current, the effect of the ESR of the pumping capacitor  $C_1$  is multiplied by four in the output resistance. The charge-pump output capacitor  $C_{CP}$  is charging and discharging at a current approximately equal to the output current; therefore, its ESR only counts once in the output resistance. A good approximation of charge-pump  $R_{OUT}$  is shown in Equation 2:

$$R_{OUT} = (2 \times R_{SW}) + [1 / (f_{SW} \times C_1)] + (4 \times ESR_{C1}) + ESR_{CCP}$$

where

High capacitance and low-ESR ceramic capacitors reduce the output resistance.

# 8.2.2.4 Negative Low-Dropout Linear Regulator and OUT- Voltage Setting

At the output of the inverting charge-pump the LM27762 features a low-dropout, linear negative voltage regulator (LDO). The LDO output is rated for a current of 250 mA. This negative LDO allows the device to provide a very low noise output, low output voltage ripple, high PSRR, and low line or load transient response.

The negative output voltage of the LM27762 is externally configurable. The value of  $R_3$  and  $R_4$  determines the output voltage setting. The output voltage can be calculated using Equation 1:

$$V_{OIIT} = -1.22 \text{ V} \times (R_3 + R_4) / R_4$$
 (3)

The value for  $R_4$  must be no less than 50 k $\Omega$ .

# 8.2.2.5 External Capacitor Selection

The LM27762 requires 5 external capacitors for proper operation. Surface-mount multi-layer ceramic capacitors are recommended. These capacitors are small, inexpensive, and have very low ESR ( $\leq$  15 m $\Omega$  typical). Tantalum capacitors, OS-CON capacitors, and aluminum electrolytic capacitors generally are not recommended for use with the LM27762 due to their high ESR compared to ceramic capacitors.

For most applications, ceramic capacitors with an X7R or X5R temperature characteristic are preferable for use with the LM27762. These capacitors have tight capacitance tolerances (as good as  $\pm 10\%$ ) and hold their value over temperature (X7R:  $\pm 15\%$  over -55°C to +125°C; X5R  $\pm 15\%$  over -55°C to +85°C).



Using capacitors with a Y5V or Z5U temperature characteristic is generally not recommended for the LM27762. These capacitors typically have wide capacitance tolerance (80%, ....20%) and vary significantly over temperature (Y5V: 22%, -82% over  $-30^{\circ}$ C to  $+85^{\circ}$ C range; Z5U: 22%, -56% over  $10^{\circ}$ C to  $85^{\circ}$ C range). Under some conditions a  $1-\mu$ F-rated Y5V or Z5U capacitor could have a capacitance as low as  $0.1~\mu$ F. Such detrimental deviation is likely to cause Y5V and Z5U capacitors to fail to meet the minimum capacitance requirements of the LM27762.

Net capacitance of a ceramic capacitor decreases with increased DC bias. This degradation can result in lower-than-expected capacitance on the input and/or output, resulting in higher ripple voltages and currents. Using capacitors at DC bias voltages significantly below the capacitor voltage rating usually minimizes DC bias effects. Consult capacitor manufacturers for information on capacitor DC bias characteristics.

Capacitance characteristics can vary quite dramatically with different application conditions, capacitor types, and capacitor manufacturers. TI strongly recommends that the LM27762 circuit be evaluated thoroughly early in the design-in process with the mass-production capacitor of choice. This helps ensure that any such variability in capacitance does not negatively impact circuit performance.

#### 8.2.2.5.1 Charge-Pump Output Capacitor

In typical applications, Texas Instruments recommends a  $4.7-\mu F$  low-ESR ceramic charge-pump output capacitor ( $C_{CP}$ ). Different output capacitance values can be used to reduce charge pump ripple, shrink the solution size, and/or cut the cost of the solution. However, changing the output capacitor may also require changing the flying capacitor or input capacitor to maintain good overall circuit performance.

In higher-current applications, a  $10-\mu F$ , 10-V low-ESR ceramic output capacitor is recommended. If a small output capacitor is used, the output ripple can become large during the transition between PFM mode and constant switching. To prevent toggling, a  $2-\mu F$  capacitance is recommended. For example,  $10-\mu F$ , 10-V output capacitor in a 0402 case size typically has only  $2-\mu F$  capacitance when biased to 5~V.

#### 8.2.2.5.2 Input Capacitor

The input capacitor (C2) is a reservoir of charge that aids in a quick transfer of charge from the supply to the flying capacitors during the charge phase of operation. The input capacitor helps to keep the input voltage from drooping at the start of the charge phase when the flying capacitors are connected to the input. It also filters noise on the input pin, keeping this noise out of the sensitive internal analog circuitry that is biased off the input line.

Input capacitance has a dominant and first-order effect on the input ripple magnitude. Increasing (decreasing) the input capacitance results in a proportional decrease (increase) in input voltage ripple. Input voltage, output current, and flying capacitance also affects input ripple levels to some degree.

In typical applications, a  $4.7-\mu F$  low-ESR ceramic capacitor is recommended on the input. When operating near the maximum load of 250 mA, after taking into the DC bias derating, a minimum recommended input capacitance is 2  $\mu F$  or larger. Different input capacitance values can be used to reduce ripple, shrink the solution size, and/or cut the cost of the solution.

## 8.2.2.5.3 Flying Capacitor

The flying capacitor ( $C_1$ ) transfers charge from the input to the output. Flying capacitance can impact both output current capability and ripple magnitudes. If flying capacitance is too small, the LM27762 may not be able to regulate the output voltage when load currents are high. On the other hand, if the flying capacitance is too large, the flying capacitor might overwhelm the input and charge pump output capacitors, resulting in increased input and output ripple.

In typical high-current applications,  $0.47-\mu F$  or  $1-\mu F$  10-V low-ESR ceramic capacitors are recommended for the flying capacitors. Polarized capacitors (tantalum, aluminum, electrolytic, etc.) must not be used for the flying capacitor, as they could become reverse-biased during LM27762 operation.

## 8.2.2.5.4 LDO Output Capacitor

The LDO output capacitor (COUT+, COUT-) value and the ESR affect stability, output ripple, output noise, PSRR and transient response. The LM27762 only requires the use of a 2.2-µF ceramic output capacitor for stable operation. For typical applications, a 2.2-µF ceramic output capacitor located close to the output is sufficient.

(6)



#### 8.2.2.6 Power Dissipation

The allowed power dissipation for any package is a measure of the ability of the device to pass heat from the junctions of the device to the heatsink and the ambient environment. Thus, the power dissipation is dependent on the ambient temperature and the thermal resistance across the various interfaces between the die junction and ambient air.

The maximum allowable power dissipation can be calculated by Equation 4:

$$P_{D-MAX} = (T_{J-MAX} - T_A) / R_{\theta JA}$$
(4)

The actual power being dissipated in the device can be represented by Equation 5:

$$P_{D} = P_{IN} - P_{OUT} = V_{IN} \times (-I_{OUT-} + I_{OUT+} + I_{Q}) - (V_{OUT+} \times I_{OUT+} + V_{OUT-} \times I_{OUT-})$$
(5)

Equation 4 and Equation 5 establish the relationship between the maximum power dissipation allowed due to thermal consideration, the voltage drop across the device, and the continuous current capability of the device. These equations must be used to determine the optimum operating conditions for the device in a given application.

In lower power dissipation applications the maximum ambient temperature ( $T_{A-MAX}$ ) may be increased. In higher power dissipation applications the maximum ambient temperature( $T_{A-MAX}$ ) may have to be derated.  $T_{A-MAX}$  can be calculated using Equation 6:

$$T_{A\text{-MAX}} = T_{J\text{-MAX-OP}} - (R_{\theta JA} \times P_{D\text{-MAX}})$$

where

- T<sub>J-MAX-OP</sub> = maximum operating junction temperature (125°C)
- P<sub>D-MAX</sub> = the maximum allowable power dissipation
- R<sub>BJA</sub> = junction-to-ambient thermal resistance of the package

Alternately, if  $T_{A-MAX}$  cannot be derated, the power dissipation value must be reduced. This can be accomplished by reducing the input voltage as long as the minimum  $V_{IN}$  is not violated, or by reducing the output current, or some combination of the two.

#### 8.2.3 Application Curves

Refer also to Typical Characteristics





Submit Documentation Feedback

Copyright © 2016–2017, Texas Instruments Incorporated



# 9 Power Supply Recommendations

The LM27762 is designed to operate from an input voltage supply range between 2.7 V and 5.5 V. This input supply must be well regulated and capable of supplying the required input current. If the input supply is located far from the LM27762, additional bulk capacitance may be required in addition to the ceramic bypass capacitors.

# 10 Layout

## 10.1 Layout Guidelines

The high switching frequency and large switching currents of the LM27762 make the choice of layout important. Use the following steps as a reference to ensure the device is stable and maintains proper LED current regulation across its intended operating voltage and current range:

- Place C<sub>IN</sub> on the top layer (same layer as the LM27762) and as close as possible to the device. Connecting
  the input capacitor through short, wide traces to both the VIN and GND pins reduces the inductive voltage
  spikes that occur during switching, which can corrupt the VIN line.
- Place C<sub>CPOUT</sub> on the top layer (same layer as the LM27762) and as close as possible to the VOUT and GND pins. The returns for both C<sub>IN</sub> and C<sub>CPOUT</sub> must come together at one point, as close as possible to the GND pin. Connecting C<sub>CPOUT</sub> through short, wide traces reduces the series inductance on the VCPOUT and GND pins that can corrupt the VCPOUT and GND lines and cause excessive noise in the device and surrounding circuitry.
- Place C<sub>1</sub> on top layer (same layer as the LM27762) and as close as possible to the device. Connect the flying capacitor through short, wide traces to both the C1+ and C1- pins.
- Place C<sub>OUT+</sub>, C<sub>OUT-</sub> on the top layer (same layer as the LM27762) and as close to the respective OUT pin as
  possible. For best performance the ground connection for C<sub>OUT</sub> must connect back to the GND connection at
  the thermal pad of the device.
- Place R<sub>1</sub> to R<sub>4</sub> on the top layer (same layer as LM27762) and as close as possible to the respective FB pin.
   For best performance the ground connection of R<sub>2</sub>, R<sub>4</sub> must connect back to the GND connection at the thermal pad of the device.

Connections using long trace lengths, narrow trace widths, or connections through vias must be avoided. These add parasitic inductance and resistance that results in inferior performance, especially during transient conditions.



# 10.2 Layout Example



Figure 16. LM27762 Layout Example (Note: Pullup resistor for PGOOD not shown in example.)

Submit Documentation Feedback



# 11 Device and Documentation Support

# 11.1 Device Support

Using the LM27762EVM Evaluation Module

# 11.1.1 Development Support

# 11.1.1.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the LM27762 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- · Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

# 11.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

# 11.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

## 11.4 Trademarks

E2E is a trademark of Texas Instruments.

WEBENCH is a registered trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

## 11.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# 11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.



# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# PACKAGE OPTION ADDENDUM

6-Feb-2017

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | _       | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| LM27762DSSR      | ACTIVE | WSON         | DSS     | 12   | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | L27762         | Samples |
| LM27762DSST      | ACTIVE | WSON         | DSS     | 12   | 250     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | L27762         | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

6-Feb-2017

| n no event shall TI's liabili | ty arising out of such information | exceed the total purchase | price of the TI part(s) | at issue in this document sold by | TI to Customer on an annual basis. |
|-------------------------------|------------------------------------|---------------------------|-------------------------|-----------------------------------|------------------------------------|
|                               |                                    |                           |                         |                                   |                                    |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 7-Feb-2017

# TAPE AND REEL INFORMATION





| A0 | <u> </u>                                                  |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM27762DSSR | WSON            | DSS                | 12 | 3000 | 180.0                    | 8.4                      | 2.25       | 3.25       | 1.05       | 4.0        | 8.0       | Q1               |
| LM27762DSST | WSON            | DSS                | 12 | 250  | 180.0                    | 8.4                      | 2.25       | 3.25       | 1.05       | 4.0        | 8.0       | Q1               |

www.ti.com 7-Feb-2017



#### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins SPQ |      | Length (mm) | Width (mm) | Height (mm) |  |
|-------------|--------------|-----------------|----------|------|-------------|------------|-------------|--|
| LM27762DSSR | WSON         | DSS             | 12       | 3000 | 210.0       | 185.0      | 35.0        |  |
| LM27762DSST | WSON         | DSS             | 12       | 250  | 210.0       | 185.0      | 35.0        |  |

DSS (R-PWSON-N12)

PLASTIC SMALL OUTLINE NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. SON (Small Outline No-Lead) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.



# DSS (R-PWSON-N12)

PLASTIC SMALL OUTLINE NO-LEAD

# THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Exposed Thermal Pad Dimensions

Bottom View

4210135-3/D 02/16

NOTE: All linear dimensions are in millimeters



#### IMPORTANT NOTICE FOR TI DESIGN INFORMATION AND RESOURCES

Texas Instruments Incorporated ('TI") technical, application or other design advice, services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using any particular TI Resource in any way, you (individually or, if you are acting on behalf of a company, your company) agree to use it solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources.

You understand and agree that you remain responsible for using your independent analysis, evaluation and judgment in designing your applications and that you have full and exclusive responsibility to assure the safety of your applications and compliance of your applications (and of all TI products used in or for your applications) with all applicable regulations, laws and other applicable requirements. You represent that, with respect to your applications, you have all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. You agree that prior to using or distributing any applications that include TI products, you will thoroughly test such applications and the functionality of such TI products as used in such applications. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

You are authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING TI RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY YOU AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

You agree to fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of your non-compliance with the terms and provisions of this Notice.

This Notice applies to TI Resources. Additional terms apply to the use and purchase of certain types of materials, TI products and services. These include; without limitation, TI's standard terms for semiconductor products <a href="http://www.ti.com/sc/docs/stdterms.htm">http://www.ti.com/sc/docs/stdterms.htm</a>), evaluation modules, and samples (<a href="http://www.ti.com/sc/docs/sampterms.htm">http://www.ti.com/sc/docs/sampterms.htm</a>).

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated