# $Componentes\ sintetizados$

# Multiplexor 16 a 4

#### Display controller

#### Contador final

Flip-Flops

## $Componentes\ utilizados$

## Reporte cuantitativo de la síntesis.

# HDL Synthesis Report

| Macro Statistics              |   |     |
|-------------------------------|---|-----|
| # ROMs                        | : | 2   |
| 16x7-bit ROM                  | : | 1   |
| 4x4-bit ROM                   | : | 1   |
| # Adders/Subtractors          | : | 7   |
| 3-bit adder                   | : | 1   |
| 32-bit adder                  | : | 4   |
| 32-bit subtractor             | : | 2   |
| # Counters                    | : | 2   |
| 32-bit down counter           | : | 2   |
| # Registers                   | : | 11  |
| 1-bit register                | : | 6   |
| 3-bit register                | : | 1   |
| 32-bit register               | : | 4   |
| # Multiplexers                | : | 4   |
| 1-bit 4-to-1 multiplexer      | : | 4   |
| Advanced HDL Synthesis Report |   |     |
| Macro Statistics              |   |     |
| # ROMs                        | : | 2   |
| 16x7-bit ROM                  | : | 1   |
| 4x4-bit ROM                   | : | 1   |
| # Adders/Subtractors          | : | 7   |
| 3-bit adder                   | : | 1   |
| 32-bit adder                  | : | 4   |
| 32-bit subtractor             | : | 2   |
| # Counters                    | : | 2   |
| 32-bit down counter           | : | 2   |
| # Registers                   | : | 137 |

: 137



Figure 1: Multiplexor



Figure 2: Display controller

| # Multiplexers           | : 4      |
|--------------------------|----------|
| 1-bit 4-to-1 multiplexer | : 4      |
| ·                        |          |
|                          | ======== |
| Final Register Report    |          |
| Macro Statistics         |          |
| # Registers              | : 199    |
| Flip-Flops               | : 199    |
| 1 1                      |          |

## Porcentual del dispositivo utilizado

| ${\tt Device}$ | ${\tt utilization}$ | summary: |
|----------------|---------------------|----------|
|                |                     |          |

Selected Device : 3s200ft256-4

| Number o | of Slices:           | 235 | out of | 1920 | 12% |
|----------|----------------------|-----|--------|------|-----|
| Number o | of Slice Flip Flops: | 199 | out of | 3840 | 5%  |
| Number o | of 4 input LUTs:     | 334 | out of | 3840 | 8%  |
| Number o | of IOs:              | 13  |        |      |     |
| Number o | of bonded IOBs:      | 13  | out of | 173  | 7%  |
| Number o | of GCLKs:            | 1   | out of | 8    | 12% |



Figure 3: TP1

# Frecuencia máxima del reloj

Timing Summary: Speed Grade: -4

Minimum period: 12.264ns (Maximum Frequency: 81.541MHz)