SLVS568C - JANUARY 2005 - REVISED NOVEMBER 2007

- 1.8-V and 5-V Performance
- Low Offset (A Grade)
  - 1.25 mV Max (25°C)
  - 1.7 mV Max (-40°C to 125°C)
- Rail-to-Rail Output Swing
- Wide Common-Mode Input Voltage Range . . . -0.2 V to (V<sub>+</sub> - 0.5 V)
- Input Bias Current . . . 1 pA (Typ)
- Input Offset Voltage . . . 0.3 mV (Typ)
- Low Supply Current . . . 70 μA/Channel
- Low Shutdown Current . . .
   10 pA (Typ) Per Channel
- Gain Bandwidth . . . 2.3 MHz (Typ)
- Slew Rate . . . 0.9 V/μs (Typ)
- Turn-On Time From Shutdown
   ... 5 μs (Typ)

TLV341 DBV (SOT-23) OR DCK (SC-70) PACKAGE (TOP VIEW)



- Input Referred Voltage Noise (at 10 kHz) ... 20 nV/√Hz
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)
- Applications
  - Cordless/Cellular Phones
  - Consumer Electronics (Laptops, PDAs)
  - Audio Pre-Amp for Voice
  - Portable/Battery-Powered Electronic Equipment
  - Supply Current Monitoring
  - Battery Monitoring
  - Buffers
  - Filters
  - Drivers

TLV341 DRL (SOT-563) PACKAGE (TOP VIEW)



TLV342 D (SOIC) OR DGK (MSOP) PACKAGE (TOP VIEW)



TLV342 RUG (QFN) PACKAGE (TOP VIEW)



NC - No internal connection

TLV342S RUG (QFN) PACKAGE (TOP VIEW)



NC - No internal connection

#### TLV344 D (SOIC) OR PW (TSSOP) PACKAGE (TOP VIEW)





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



SLVS568C - JANUARY 2005 - REVISED NOVEMBER 2007

#### description/ordering information

The TLV341, TLV342, and TLV344 are single, dual, and quad CMOS operational amplifiers, respectively, with low-voltage, low-power, and rail-to-rail output swing capabilities. The PMOS input stage offers an ultra-low input bias current of 1 pA (typ) and an offset voltage of 0.3 mV (typ). For applications requiring excellent dc precision, the A grade (TLV34xA) has a low offset voltage of 1.25 mV (max) at 25°C.

These single-supply amplifiers are designed specifically for ultra-low-voltage (1.5-V to 5-V) operation, with a common-mode input voltage range that typically extends from -0.2 V to 0.5 V from the positive supply rail. Additional features include  $20\text{-nV}/\sqrt{\text{Hz}}$  voltage noise at 10 kHz, 2.3-MHz unity-gain bandwidth, and 0.9-V/ $\mu$ s slew rate.

The TLV341 (single) and TLV342 (dual) in the RUG package also offer a shutdown (SHDN) pin that can be used to disable the device. In shutdown mode, the supply current is reduced to 45 pA (typ). Offered in both the SOT-23 and smaller SC-70 packages, the TLV341 is suitable for the most space-constrained applications. The dual TLV342 is offered in the standard SOIC, MSOP, and QFN packages.

An extended industrial temperature range from –40°C to 125°C makes the TLV34x suitable in a wide variety of commercial and industrial applications.



SLVS568C - JANUARY 2005 - REVISED NOVEMBER 2007

#### **ORDERING INFORMATION**†

| T <sub>A</sub> | MAX V <sub>IO</sub><br>(25°C) |          | PACKAGE <sup>‡</sup> |              | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING§ |  |
|----------------|-------------------------------|----------|----------------------|--------------|--------------------------|----------------------|--|
|                |                               |          | 00T 00 DDV           | Reel of 3000 | TLV341IDBVR              | V00                  |  |
|                |                               |          | SOT-23 – DBV         | Reel of 250  | TLV341IDBVT              | YC9_                 |  |
|                |                               | Single   | 00.70 001/           | Reel of 3000 | TLV341IDCKR              |                      |  |
|                |                               |          | SC-70 – DCK          | Reel of 250  | TLV341IDCKT              | Y4_                  |  |
|                |                               |          | SOT-563 – DRL        | Reel of 4000 | TLV341IDRLR              | Y4_                  |  |
|                |                               |          | 0.511 B110           | Reel of 3000 | TLV342IRUGR              | Y6E                  |  |
|                |                               |          | QFN – RUG            | Reel of 3000 | TLV342SIRUGR             | 2YE                  |  |
|                | Standard grade: 4 mV          | <u>.</u> | 2010 . D             | Tube of 75   | TLV342ID                 | T) (0.40             |  |
|                | grade. 4 mv                   | Dual     | SOIC - D             | Reel of 2500 | TLV342IDR                | TY342                |  |
|                |                               |          | MOODWOOD DOW         | Reel of 2500 | TLV342IDGKR              | DDE) ((E)A)          |  |
|                |                               |          | MSOP/VSSOP – DGK     | Reel of 250  | TLV342IDGKT              | PREVIEW              |  |
|                |                               | Quad     | 2010 5               | Tube of 50   | TLV344ID                 |                      |  |
|                |                               |          | SOIC - D             | Reel of 2500 | TLV344IDR                | PREVIEW              |  |
| -40°C to 125°C |                               |          | TCCOD DW             | Tube of 90   | TLV344IPWR               | DDE:///EIA/          |  |
|                |                               |          | TSSOP – PW           | Reel of 2000 | TLV344IPWR               | PREVIEW              |  |
|                |                               |          | 00T 00 DDV           | Reel of 3000 | TLV341AIDBVR             | VOC                  |  |
|                |                               | 0        | SOT-23 – DBV         | Reel of 250  | TLV341AIDBVT             | YCG_                 |  |
|                |                               | Single   | 00.70 001/           | Reel of 3000 | TLV341AIDCKR             | \/F                  |  |
|                |                               |          | SC-70 – DCK          | Reel of 250  | TLV341AIDCKT             | Y5_                  |  |
|                |                               |          | 2010 5               | Tube of 75   | TLV342AID                | T) (0 (0 A           |  |
|                | A grade:                      | <u>.</u> | SOIC - D             | Reel of 2500 | TLV342AIDR               | TY342A               |  |
|                | 1.25 mV                       | Dual     | MOODWOOD DOW         | Reel of 2500 | TLV342AIDGKR             | DDE: ((E)4)          |  |
|                |                               |          | MSOP/VSSOP – DGK     | Reel of 250  | TLV342AIDGKT             | PREVIEW              |  |
|                |                               |          | 0010 D               | Tube of 50   | TLV344AID                | DDE\/IE\M            |  |
|                |                               |          | SOIC - D             | Reel of 2500 | TLV344AIDR               | PREVIEW              |  |
|                |                               | Quad     | T000D BW             | Tube of 90   | TLV344AIPWR              | DDE) ((E)A)          |  |
|                |                               |          | TSSOP - PW           | Reel of 2000 | TLV344AIPWR              | PREVIEW              |  |

<sup>&</sup>lt;sup>†</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

<sup>&</sup>lt;sup>‡</sup> Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.

<sup>§</sup> DBV/DCK/DRL: The actual top-side marking has one additional character that designates the wafer fab/assembly site.

SLVS568C - JANUARY 2005 - REVISED NOVEMBER 2007

#### symbol (each amplifier)



#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage, V <sub>+</sub> (see Note 1)                   |                    |                  |
|---------------------------------------------------------------|--------------------|------------------|
| Input voltage range, V <sub>I</sub> (either input)            |                    | 0 to 5.5 V       |
| Package thermal impedance, $\theta_{JA}$ (see Notes 3 and 4): | D package (8 pin)  | 97°C/W           |
| •                                                             | D package (14 pin) | 86°C/W           |
|                                                               | DBV package        | 165°C/W          |
|                                                               | DCK package        | 259°C/W          |
|                                                               | DGK package        | 172°C/W          |
|                                                               | DRL package        | 142°C/W          |
|                                                               | PW package         | 113°C/W          |
|                                                               | RUG package        | 243°C/W          |
| Operating virtual junction temperature                        |                    | 150°C            |
| Storage temperature range, T <sub>sta</sub>                   |                    | . −65°C to 150°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. All voltage values (except differential voltages and V+ specified for the measurement of IOS) are with respect to the network GND.

- 2. Differential voltages are at IN+ with respect to IN-.
- 3. Maximum power dissipation is a function of  $T_J(max)$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any allowable ambient temperature is  $P_D = (T_J(max) T_A)/\theta_{JA}$ . Selecting the maximum of 150°C can affect reliability.
- 4. The package thermal impedance is calculated in accordance with JESD 51-7.

#### recommended operating conditions

|   |                                                         | MIN | MAX | UNIT |
|---|---------------------------------------------------------|-----|-----|------|
| ١ | V <sub>+</sub> Supply voltage (single-supply operation) | 1.5 | 5.5 | V    |
| 7 | Γ <sub>A</sub> Operating free-air temperature           | -40 | 125 | °C   |

#### **ESD** protection

| TEST CONDITIONS  | TYP  | UNIT |
|------------------|------|------|
| Human-Body Model | 2000 | V    |
| Machine Model    | 200  | V    |



SLVS568C - JANUARY 2005 - REVISED NOVEMBER 2007

# electrical characteristics, V<sub>+</sub> = 1.8 V, GND = 0, V<sub>IC</sub> = V<sub>O</sub> = V<sub>+</sub>/2, R<sub>L</sub> > 1 M $\Omega$ (unless otherwise noted)

|                   | PARAMETER                                               | TEST CONDITIO                                               | NS              | T <sub>A</sub> | MIN | TYP†  | MAX                | UNIT               |  |
|-------------------|---------------------------------------------------------|-------------------------------------------------------------|-----------------|----------------|-----|-------|--------------------|--------------------|--|
|                   |                                                         | Oten dend and de                                            |                 | 25°C           |     | 0.3   | 4                  |                    |  |
|                   |                                                         | Standard grade                                              |                 | Full range     |     |       | 4.5                |                    |  |
| V <sub>IO</sub>   | Input offset voltage                                    |                                                             |                 | 25°C           |     | 0.3   | 1.25               | mV                 |  |
|                   |                                                         | A grade                                                     |                 | 0°C to 125°C   |     | 0.3   | 1.5                |                    |  |
|                   |                                                         |                                                             |                 | -40°C to 125°C |     | 0.3   | 1.7                |                    |  |
| $\alpha_{V_{IO}}$ | Average temperature coefficient of input offset voltage |                                                             |                 | Full range     |     | 1.9   |                    | μV/°C              |  |
|                   |                                                         |                                                             |                 | 25°C           |     | 1     | 100                |                    |  |
| I <sub>IB</sub>   | Input bias current                                      |                                                             |                 | –40°C to 85°C  |     |       | 375                | pА                 |  |
|                   |                                                         |                                                             |                 | -40°C to 125°C |     |       | 3000               |                    |  |
| I <sub>IO</sub>   | Input offset current                                    |                                                             |                 | 25°C           |     | 6.6   |                    | fA                 |  |
| OL LED            |                                                         | 0.414                                                       |                 | 25°C           | 60  | 85    |                    | 1                  |  |
| CMRR              | Common-mode rejection ratio                             | 0 ≤ V <sub>ICR</sub> ≤ 1.2 V                                |                 | Full range     | 50  |       |                    | dB                 |  |
|                   | 0 1 11 11 11                                            | 4.07/ 1/2 1/57/                                             |                 | 25°C           | 75  | 95    |                    | 1                  |  |
| k <sub>SVR</sub>  | Supply-voltage rejection ratio                          | $1.8 \text{ V} \leq \text{V}_{+} \leq 5 \text{ V}$          |                 | Full range     | 65  |       |                    | dB                 |  |
| V <sub>ICR</sub>  | Common-mode input voltage range                         | CMRR ≥ 60 dB                                                |                 | 25°C           | 0   |       | 1.2                | ٧                  |  |
|                   |                                                         |                                                             | 40 10 1 4 05 1/ |                | 70  | 110   |                    |                    |  |
|                   | Large-signal voltage gain                               | $R_L = 10 \text{ k}\Omega \text{ to } 1.35 \text{ V}$       |                 | Full range     | 60  |       |                    |                    |  |
| $A_V$             | (see Note 5)                                            |                                                             | D 010 to 4.05 V |                |     | 100   |                    | dB                 |  |
|                   | $R_L = 2 k\Omega$ to 1.35 V                             |                                                             |                 | Full range     | 55  |       |                    |                    |  |
|                   |                                                         |                                                             |                 | 25°C           |     | 22    | 50                 |                    |  |
|                   |                                                         |                                                             | Low level       | Full range     |     |       | 75                 |                    |  |
|                   |                                                         | $R_L = 2 k\Omega$ to 0.9 V                                  | 25°C            |                | 25  | 50    |                    |                    |  |
|                   | Output swing                                            |                                                             | High level      | Full range     |     |       | 75                 | l                  |  |
| v <sub>o</sub>    | (delta from supply rails)                               |                                                             |                 | 25°C           |     | 14    | 20                 | mV                 |  |
|                   |                                                         |                                                             | Low level       | Full range     |     |       | 25                 |                    |  |
|                   |                                                         | $R_L = 10 \text{ k}\Omega \text{ to } 0.9 \text{ V}$        |                 | 25°C           |     | 7     | 20                 |                    |  |
|                   |                                                         |                                                             | High level      | Full range     |     |       | 25                 |                    |  |
|                   |                                                         |                                                             |                 | 25°C           |     | 70    | 150                |                    |  |
| Icc               | Supply current (per channel)                            |                                                             |                 | Full range     |     |       | 200                | μΑ                 |  |
|                   |                                                         | Sourcing                                                    |                 |                | 6   | 12    |                    |                    |  |
| los               | Output short-circuit current                            | Sinking                                                     |                 | 25°C           | 10  | 20    |                    | mA                 |  |
| SR                | Slew rate                                               | $R_L$ = 10 kΩ, Note 6                                       |                 | 25°C           |     | 0.9   |                    | V/μs               |  |
| GBW               | Unity-gain bandwidth                                    | $R_L = 100 \text{ k}\Omega, C_L = 200 \text{ pF}$           |                 | 25°C           |     | 2.2   |                    | MHz                |  |
| $\Phi_{m}$        | Phase margin                                            | $R_L = 100 \text{ k}\Omega, C_L = 20 \text{ pF}$            |                 | 25°C           |     | 55    |                    | ٥                  |  |
| G <sub>m</sub>    | Gain margin                                             | $R_L$ = 100 kΩ, $C_L$ = 20 pF                               |                 | 25°C           |     | 15    |                    | dB                 |  |
| V <sub>n</sub>    | Equivalent input noise voltage                          | f = 1 kHz                                                   | 25°C            |                | 33  |       | nV/√ <del>Hz</del> |                    |  |
| In                | Equivalent input noise current                          | f = 1 kHz                                                   |                 | 25°C           |     | 0.001 |                    | pA/√ <del>Hz</del> |  |
| THD               | Total harmonic distortion                               | $f = 1 \text{ kHz}, A_V = 1, R_L = 600$<br>$V_I = 1 V_{PP}$ | Ω,              | 25°C           |     | 0.015 |                    | %                  |  |

<sup>&</sup>lt;sup>†</sup> Typical values represent the most likely parametric norm. NOTES: 5. GND + 0.2 V  $\leq$  V<sub>O</sub>  $\leq$  V<sub>CC+</sub> - 0.2 V

<sup>6.</sup> Connected as voltage follower with 1.1-V<sub>PP</sub> step input. Number specified is the slower of the positive and negative slew rates.



SLVS568C – JANUARY 2005 – REVISED NOVEMBER 2007

# shutdown characteristics, V<sub>+</sub> = 1.8 V, GND = 0, $V_{IC}$ = $V_{O}$ = $V_{+}/2$ , $R_{L}$ > 1 M $\Omega$ (unless otherwise noted)

|                   | PARAMETER                       | TEST CONDITIONS | TA         | MIN | TYP  | MAX | UNIT |
|-------------------|---------------------------------|-----------------|------------|-----|------|-----|------|
|                   | Supply current in shutdown mode | v 0V            | 25°C       |     | 0.01 | 1   | μΑ   |
| ICC(SHDN)         | (per channel)                   | $V_{SD} = 0 V$  | Full range |     |      | 1.5 | μΑ   |
| t <sub>(on)</sub> | Amplifier turn-on time          |                 | 25°C       |     | 5    |     | μs   |
| V                 | Chartelesson win voltage gange  | ON mode         | 0500       | 1.5 |      | 1.8 | V    |
| $V_{SD}$          | Shutdown pin voltage range      | Shutdown mode   | 25°C       | 0   |      | 0.5 | V    |



SLVS568C - JANUARY 2005 - REVISED NOVEMBER 2007

# electrical characteristics, V<sub>+</sub> = 5 V, GND = 0, V<sub>IC</sub> = V<sub>0</sub> = V<sub>+</sub>/2, R<sub>L</sub> > 1 M $\Omega$ (unless otherwise noted)

|                   | PARAMETER                                               | TEST CONDIT                                                | IONS       | T <sub>A</sub> | MIN | TYP†        | MAX                | UNIT               |
|-------------------|---------------------------------------------------------|------------------------------------------------------------|------------|----------------|-----|-------------|--------------------|--------------------|
|                   |                                                         | Ctandard grade                                             |            | 25°C           |     | 0.3         | 4                  |                    |
|                   |                                                         | Standard grade                                             |            | Full range     |     |             | 4.5                |                    |
| V <sub>IO</sub>   | Input offset voltage                                    |                                                            |            | 25°C           |     | 0.3         | 1.25               | mV                 |
|                   |                                                         | A grade                                                    |            | 0°C to 125°C   |     | 0.3         | 1.5                |                    |
|                   |                                                         |                                                            |            | -40°C to 125°C |     | 0.3         | 1.7                |                    |
| $\alpha_{V_{IO}}$ | Average temperature coefficient of input offset voltage |                                                            |            | Full range     |     | 1.9         |                    | μV/°C              |
|                   |                                                         |                                                            |            | 25°C           |     | 1           | 200                |                    |
| I <sub>IB</sub>   | Input bias current                                      |                                                            |            | -40°C to 85°C  |     |             | 375                | pА                 |
|                   |                                                         |                                                            |            | -40°C to 125°C |     |             | 3000               |                    |
| I <sub>IO</sub>   | Input offset current                                    |                                                            |            | 25°C           |     | 6.6         |                    | fA                 |
| 01455             |                                                         |                                                            |            | 25°C           | 75  | 90          |                    |                    |
| CMRR              | Common-mode rejection ratio                             | $0 \le V_{ICR} \le 4.4 \text{ V}$                          |            | Full range     | 70  |             |                    | dB                 |
|                   |                                                         |                                                            |            | 25°C           | 75  | 95          |                    |                    |
| k <sub>SVR</sub>  | Supply-voltage rejection ratio                          | $1.8 \text{ V} \leq \text{V}_{+} \leq 5 \text{ V}$         |            | Full range     | 65  |             |                    | dB                 |
| V <sub>ICR</sub>  | Common-mode input voltage range                         | CMRR ≥ 70 dB                                               |            | 25°C           | 0   | -0.2 to 4.5 | 4.4                | V                  |
|                   |                                                         |                                                            |            | 25°C           | 80  | 110         |                    |                    |
|                   | Large-signal voltage gain                               | $R_L = 10 \text{ k}\Omega \text{ to } 2.5 \text{ V}$       |            | Full range     | 70  |             |                    |                    |
| $A_V$             | (see Note 5)                                            |                                                            |            | 25°C           | 75  | 105         |                    | dB                 |
|                   |                                                         | $R_L = 2 k\Omega$ to 2.5 V                                 |            | Full range     | 60  |             |                    |                    |
|                   |                                                         |                                                            |            | 25°C           |     | 40          | 60                 |                    |
|                   |                                                         |                                                            | Low level  | Full range     |     |             | 85                 |                    |
|                   |                                                         | $R_L = 2 k\Omega$ to 2.5 V                                 |            | 25°C           |     | 25          | 60                 |                    |
|                   | Output swing                                            |                                                            | High level | Full range     |     |             | 85                 | .,                 |
| V <sub>O</sub>    | (delta from supply voltage)                             |                                                            |            | 25°C           |     | 18          | 30                 | mV                 |
|                   |                                                         |                                                            | Low level  | Full range     |     |             | 40                 |                    |
|                   |                                                         | $R_L = 10 \text{ k}\Omega \text{ to } 2.5 \text{ V}$       |            | 25°C           |     | 7           | 15                 |                    |
|                   |                                                         |                                                            | High level | Full range     |     |             | 20                 |                    |
|                   |                                                         |                                                            | •          | 25°C           |     | 75          | 150                |                    |
| Icc               | Supply current (per channel)                            |                                                            |            | Full range     |     |             | 200                | μΑ                 |
|                   | 0.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1                 | Sourcing                                                   |            | 05:0           | 60  | 113         |                    |                    |
| los               | Output short-circuit current                            | Sinking                                                    |            | 25°C           | 80  | 115         |                    | mA                 |
| SR                | Slew rate                                               | $R_L = 10 \text{ k}\Omega$ , Note 6                        |            | 25°C           |     | 1           |                    | V/μs               |
| GBW               | Unity-gain bandwidth                                    | $R_L = 10 \text{ k}\Omega, C_L = 200$                      | pF         | 25°C           |     | 2.3         |                    | MHz                |
| $\Phi_{m}$        | Phase margin                                            | $R_L = 100 \text{ k}\Omega, C_L = 20$                      | pF         | 25°C           |     | 55          |                    | 0                  |
| G <sub>m</sub>    | Gain margin                                             | $R_L = 100 \text{ k}\Omega, C_L = 20$                      | pF         | 25°C           |     | 15          |                    | dB                 |
| V <sub>n</sub>    | Equivalent input noise voltage                          | f = 1 kHz                                                  | 25°C       |                | 33  |             | nV/√ <del>Hz</del> |                    |
| In                | Equivalent input noise current                          | f = 1 kHz                                                  |            | 25°C           |     | 0.001       |                    | pA/√ <del>Hz</del> |
| THD               | Total harmonic distortion                               | $f = 1 \text{ kHz}, A_V = 1, R_L = V_I = 1 \text{ V}_{PP}$ | = 600 Ω,   | 25°C           |     | 0.012       |                    | %                  |

<sup>†</sup> Typical values represent the most likely parametric norm.

NOTES: 5. GND + 0.2 V ≤ V<sub>O</sub> ≤ V<sub>CC+</sub> − 0.2 V

6. Connected as voltage follower with 2-V<sub>PP</sub> step input. Number specified is the slower of the positive and negative slew rates.



SLVS568C – JANUARY 2005 – REVISED NOVEMBER 2007

# shutdown characteristics, V<sub>+</sub> = 5 V, GND = 0, V<sub>IC</sub> = V<sub>O</sub> = V<sub>+</sub>/2, R<sub>L</sub> > 1 M $\Omega$ (unless otherwise noted)

|                   | PARAMETER                       | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP  | MAX | UNIT |
|-------------------|---------------------------------|-----------------|----------------|-----|------|-----|------|
|                   | Supply current in shutdown mode | v 0V            | 25°C           |     | 0.01 | 1   | Α.   |
| ICC(SHDN)         | (per channel)                   | $V_{SD} = 0 V$  | Full range     |     |      | 1.5 | μΑ   |
| t <sub>(on)</sub> | Amplifier turn-on time          |                 | 25°C           |     | 5    |     | μs   |
| V                 | Chartelesson nin valtage van se | ON mode         | 0500           | 4.5 |      | 5   | V    |
| $V_{SD}$          | Shutdown pin voltage range      | Shutdown mode   | 25°C           | 0   |      | 8.0 | V    |







# OUTPUT VOLTAGE SWING vs



# OUTPUT VOLTAGE SWING vs SUPPLY VOLTAGE



























#### FREQUENCY RESPONSE



Figure 21

#### **FREQUENCY RESPONSE**



Figure 22





#### **FREQUENCY RESPONSE**









Figure 32

#### **TYPICAL CHARACTERISTICS**



Figure 31

Figure 35









10-Jun-2014

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------|--------------------|--------------|----------------------|---------|
| TLV341AIDBVR     | ACTIVE | SOT-23       | DBV                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | YCGE                 | Samples |
| TLV341AIDBVT     | ACTIVE | SOT-23       | DBV                | 6    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | YCGE                 | Samples |
| TLV341AIDBVTE4   | ACTIVE | SOT-23       | DBV                | 6    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | YCGE                 | Samples |
| TLV341AIDCKR     | ACTIVE | SC70         | DCK                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | Y5E                  | Samples |
| TLV341AIDCKT     | ACTIVE | SC70         | DCK                | 6    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | Y5E                  | Samples |
| TLV341AIDCKTG4   | ACTIVE | SC70         | DCK                | 6    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | Y5E                  | Samples |
| TLV341IDBVR      | ACTIVE | SOT-23       | DBV                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | YC9E                 | Samples |
| TLV341IDBVRG4    | ACTIVE | SOT-23       | DBV                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | YC9E                 | Samples |
| TLV341IDCKR      | ACTIVE | SC70         | DCK                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | Y4E                  | Samples |
| TLV341IDCKT      | ACTIVE | SC70         | DCK                | 6    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | Y4E                  | Samples |
| TLV341IDCKTG4    | ACTIVE | SC70         | DCK                | 6    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | Y4E                  | Samples |
| TLV341IDRLR      | ACTIVE | SOT          | DRL                | 6    | 4000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | (Y4A ~ Y4W)          | Samples |
| TLV342AID        | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | TY342A               | Samples |
| TLV342AIDG4      | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | TY342A               | Samples |
| TLV342AIDR       | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | TY342A               | Samples |
| TLV342AIDRG4     | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | TY342A               | Samples |
| TLV342ID         | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | TY342                | Samples |



#### PACKAGE OPTION ADDENDUM

10-Jun-2014

| Orderable Device | Status | Package Type | _       | Pins | _    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| TLV342IDGKR      | ACTIVE | VSSOP        | DGK     | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | Y6A            | Samples |
| TLV342IDR        | ACTIVE | SOIC         | D       | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | TY342          | Samples |
| TLV342IRUGR      | ACTIVE | X2QFN        | RUG     | 10   | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | Y6E            | Samples |
| TLV342SIRUGR     | ACTIVE | X2QFN        | RUG     | 10   | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 2YE            | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



#### **PACKAGE OPTION ADDENDUM**

10-Jun-2014

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com 26-Nov-2014

#### TAPE AND REEL INFORMATION



# TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 -

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| All dimensions are nomina | ı               |                    |    |      |                          |                          |            |            |            |            |           |                  |
|---------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                    | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TLV341AIDBVR              | SOT-23          | DBV                | 6  | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TLV341AIDBVT              | SOT-23          | DBV                | 6  | 250  | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TLV341AIDCKR              | SC70            | DCK                | 6  | 3000 | 179.0                    | 8.4                      | 2.2        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| TLV341AIDCKT              | SC70            | DCK                | 6  | 250  | 179.0                    | 8.4                      | 2.2        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| TLV341IDBVR               | SOT-23          | DBV                | 6  | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TLV341IDCKR               | SC70            | DCK                | 6  | 3000 | 179.0                    | 8.4                      | 2.2        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| TLV341IDCKT               | SC70            | DCK                | 6  | 250  | 179.0                    | 8.4                      | 2.2        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| TLV341IDRLR               | SOT             | DRL                | 6  | 4000 | 180.0                    | 8.4                      | 1.98       | 1.78       | 0.69       | 4.0        | 8.0       | Q3               |
| TLV342AIDR                | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TLV342IDGKR               | VSSOP           | DGK                | 8  | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TLV342IDR                 | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TLV342IRUGR               | X2QFN           | RUG                | 10 | 3000 | 179.0                    | 8.4                      | 1.75       | 2.25       | 0.65       | 4.0        | 8.0       | Q1               |
| TLV342SIRUGR              | X2QFN           | RUG                | 10 | 3000 | 179.0                    | 8.4                      | 1.75       | 2.25       | 0.65       | 4.0        | 8.0       | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 26-Nov-2014



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLV341AIDBVR | SOT-23       | DBV             | 6    | 3000 | 203.0       | 203.0      | 35.0        |
| TLV341AIDBVT | SOT-23       | DBV             | 6    | 250  | 203.0       | 203.0      | 35.0        |
| TLV341AIDCKR | SC70         | DCK             | 6    | 3000 | 203.0       | 203.0      | 35.0        |
| TLV341AIDCKT | SC70         | DCK             | 6    | 250  | 203.0       | 203.0      | 35.0        |
| TLV341IDBVR  | SOT-23       | DBV             | 6    | 3000 | 203.0       | 203.0      | 35.0        |
| TLV341IDCKR  | SC70         | DCK             | 6    | 3000 | 203.0       | 203.0      | 35.0        |
| TLV341IDCKT  | SC70         | DCK             | 6    | 250  | 203.0       | 203.0      | 35.0        |
| TLV341IDRLR  | SOT          | DRL             | 6    | 4000 | 202.0       | 201.0      | 28.0        |
| TLV342AIDR   | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| TLV342IDGKR  | VSSOP        | DGK             | 8    | 2500 | 358.0       | 335.0      | 35.0        |
| TLV342IDR    | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| TLV342IRUGR  | X2QFN        | RUG             | 10   | 3000 | 203.0       | 203.0      | 35.0        |
| TLV342SIRUGR | X2QFN        | RUG             | 10   | 3000 | 203.0       | 203.0      | 35.0        |

DBV (R-PDSO-G6)

## PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation.
- Falls within JEDEC MO-178 Variation AB, except minimum lead width.



# DBV (R-PDSO-G6)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



# DGK (S-PDSO-G8)

# PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



# DCK (R-PDSO-G6)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Falls within JEDEC MO-203 variation AB.



# DCK (R-PDSO-G6)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



# DRL (R-PDSO-N6)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body dimensions do not include mold flash, interlead flash, protrusions, or gate burrs.

  Mold flash, interlead flash, protrusions, or gate burrs shall not exceed 0,15 per end or side.
- D. JEDEC package registration is pending.



# DRL (R-PDSO-N6)

#### PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.
- E. Maximum stencil thickness 0,127 mm (5 mils). All linear dimensions are in millimeters.
- F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- G. Side aperture dimensions over—print land for acceptable area ratio > 0.66. Customer may reduce side aperture dimensions if stencil manufacturing process allows for sufficient release at smaller opening.





NOTES: All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
  C. QFN (Quad Flatpack No-Lead) package configuration.
  D. This package complies to JEDEC MO-288 variation X2EFD.



# RUG (R-PQFP-N10)



- NOTES: A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Publication IPC-7351 is recommended for alternate designs.
  - D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.
  - E. Maximum stencil thickness 0,127 mm (5 mils). All linear dimensions are in millimeters.
  - F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
  - G. Side aperture dimensions over-print land for acceptable area ratio > 0.66. Customer may reduce side aperture dimensions if stencil manufacturing process allows for sufficient release at smaller opening.



# D (R-PDSO-G8)

#### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



# D (R-PDSO-G8)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom Amplifiers amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID <u>www.ti-rfid.com</u>

OMAP Applications Processors <u>www.ti.com/omap</u> TI E2E Community <u>e2e.ti.com</u>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>