



# Numerical Behavior of NVIDIA Tensor Cores

Massimiliano Fasi,<sup>1</sup> Nicholas J. Higham,<sup>2</sup> Mantas Mikaitis,<sup>2</sup> and Srikara Pranesh<sup>2</sup>

<sup>1</sup>Örebro University, Sweden

<sup>2</sup>University of Manchester, UK

Contact: mantas.mikaitis@manchester.ac.uk

## Matrix multiply-add (MMA) operation in hardware

- For many years we have  $+, \times, \div$ , FMA,  $\sqrt{\text{in hardware}}$
- Required by IEEE 754 floating-point (FP) standard
- Sometimes also  $2^x$ , sin, cos, rand ... but not required
- Machine learning (ML) applications use MMA a lot
- Therefore, the MMA (or dot prod) operation is being added to most new hardware



# Tensor Cores (NVIDIA MMA)

- NVIDIA V100 Tensor Cores provide: D = AB + C on  $4 \times 4$  matrices
- Performs 64 inherently mixed prec. FMAs per cycle
- Note that this is comprised of FMAs, but is not an FMMA
- Researchers try to use this for other problems in Sc. Comp.
- Precise <u>numerical properties</u> are not specified



## Hardware with MMA or dot products

| Year of release | Device             | Matrix<br>dimensions        | Input<br>format | Output<br>format | Reference        |  |
|-----------------|--------------------|-----------------------------|-----------------|------------------|------------------|--|
| 2016            | Google TPU v2      | $128 \times 128 \times 128$ | bfloat16        | binary32         | (Google, 2020)   |  |
| 2017            | Google TPU v3      | $128\times128\times128$     | bfloat16        | binary32         | (Google, 2020)   |  |
| 2017            | <b>NVIDIA V100</b> | $4 \times 4 \times 4$       | binary16        | binary32         | (NVIDIA, 2017)   |  |
| 2018            | <b>NVIDIA T4</b>   | $4 \times 4 \times 4$       | binary16        | binary32         | (NVIDIA, 2018)   |  |
| 2019            | Arm v8.6-A         | $2 \times 4 \times 2$       | bfloat16        | binary32         | (Arm Ltd., 2020) |  |
| 2020            | NVIDIA A100        | $8 \times 8 \times 4$       | bfloat16        | binary32         | (NVIDIA, 2020b)  |  |
|                 |                    | $8 \times 8 \times 4$       | binary16        | binary32         |                  |  |
|                 |                    | $4 \times 8 \times 4$       | TensorFloat-32  | binary32         |                  |  |
|                 |                    | $4 \times 2 \times 2$       | binary64        | binary64         |                  |  |

- <u>116 machines</u> in the Nov. <u>TOP500 list</u> contain NVIDIA V100 and A100 devices with Tensor Cores
- Papers on dot prod or MMA in the ARITH conference:

**2**017: 4/22

**2**019: 5/29

**2**020: 2/20

## FP formats in the hardware of 2021

|                        | binary16  | bfloat16   | TensorFloat-32 | binary32   | binary64    |
|------------------------|-----------|------------|----------------|------------|-------------|
| $\overline{p}$         | 11        | 8          | 11             | 24         | 53          |
| $e_{ m max}$           | 15        | 127        | 127            | 127        | 1023        |
| $e_{ m min}$           | -14       | -126       | -126           | -126       | -1022       |
| $oldsymbol{arepsilon}$ | $2^{-10}$ | $2^{-7}$   | $2^{-10}$      | $2^{-23}$  | $2^{-52}$   |
| $f_{ m min}$           | $2^{-14}$ | $2^{-126}$ | $2^{-126}$     | $2^{-126}$ | $2^{-1022}$ |
| $s_{\min}$             | $2^{-24}$ | $2^{-133}$ | $2^{-136}$     | $2^{-149}$ | $2^{-1074}$ |



## Rounding in hardware

### Rounding modes in IEEE 754:

- RN—Round to nearest, even on ties,
- RZ—round towards zero,
- RU—round (up) towards  $+\infty$ , and
- RD—round (down) towards  $-\infty$ .



Also stochastic and round to odd in some hardware.

### Motivation

- Low precision <u>arrived with ML</u>
- A wide array of old and new FP features in HW
- Some follow IEEE 754, some diverge
- New HW such as MMA
- Understanding, developing testsuites and documenting the low level FP details is beneficial for
  - Creating new numerical error analysis tools
  - Explaining experimental results
  - Simulating HW precisely
  - Informing upcoming hardware
  - Reproducibility (or explain why not achieved)

Many choices for prec. and rounding—not straightforward to use/understand anymore

## Tensor Core MMA operation in the V100



$$d_{11} = a_{11}b_{11} + a_{12}b_{21} + a_{13}b_{31} + a_{14}b_{41} + c_{11}$$

- Nonhomogeneous arithmetic operation (i/o formats different) + mixed prec.—both new features
- Assumption: all the elements of *D* are calculated in the same fashion (and all tensor cores are the same)

## Reduction operations in IEEE 754

- "Unlike the other operations in this standard, these operate on vectors of operands in one format and return a result in the same format. Implementations may associate in any order or evaluate in any wider format." (IEEE-754 2019, [7])
- This provides very relaxed requirements for dot products
  - Does not say if intermediate results must be normalized
  - 2. Does not specify the rounding mode
  - 3. No mention when rounding should happen
- Due to this, implementations will give different results

IEEE 754 is relaxed on dot prod implementations

## Numerical specification of Tensor Cores

- "Tensor Cores operate on FP16 input data with FP32
   accumulation. The FP16 multiply results in a full
   precision product that is then accumulated using FP32
   addition with the other intermediate products for a 4 × 4 × 4
   matrix multiply." (NVIDIA 2017, [4])
- "Element-wise multiplication of matrix A and B is performed with at least single precision. When .ctype or .dtype is .f32, accumulation of the intermediate values is performed with at least single precision. When both .ctype and .dtype are specified as .f16, the accumulation is performed with at least half precision. The accumulation order, rounding and handling of subnormal inputs is unspecified." (NVIDIA CUDA doc, [6])

## Predictions from the documentation

binary32 
$$d_{11} = a_{11}b_{11} + a_{12}b_{21} + a_{13}b_{31} + a_{14}b_{41} + c_{11}$$
 binary16 binary32

Exact mult. (not rounded to binary16): 22 signif. bits, 6 exp. bits, 1 sign bit

binary32 5-operand adder

## Further questions about Tensor Cores

- Are subnormal inputs supported or flushed to zero?
- Can tensor cores produce subnormal numbers?
- Are the multiplications exact and the additions performed in binary32 arithmetic, resulting in four rounding errors for each element of D?
- In what order the four adds in (1) are performed?
- What rounding mode is used in (1)?
- Where is FP normalization done in tensor cores and what rounding mode is used?

A set of experiments on the **NVIDIA V100, T4** and **A100** graphics cards—here we focus on the **V100**.

## Testing FP arithmetic hardware

Identify a numerical feature to test

Example: Rounding mode

<u>√</u>

Identify candidate HW behaviors/implementations

Candidates: RU/RD

1

Find FP inputs that would give different outputs for each behavior

Choose any FP value that is not representable in the output format

Observe outputs and compare to expected outputs of candidate HW designs

Output on the left: RD; on the right: RU.

# Accuracy of the **5-operand adder** in the **Tensor Cores**

Set the first row of A to 1 which reduces  $d_{11}$  to

$$d_{11} = b_{11} + b_{21} + b_{31} + b_{41} + c_{11}$$

$$2^{-24} \quad 2^{-24} \quad 2^{-24} \quad 1$$

$$2^{-24} \quad 2^{-24} \quad 2^{-24} \quad 1$$

$$2^{-24} \quad 2^{-24} \quad 1$$

$$2^{-24} \quad 2^{-24} \quad 1$$

$$2^{-24} \quad 2^{-24} \quad 2^{-24}$$

$$2^{-24} \quad 2^{-24} \quad 2^{-24}$$

$$1 \quad 2^{-24} \quad 2^{-24} \quad 2^{-24}$$

- Assume that the 5-operand adder is working in binary32.
- The smallest value that can be added to 1 is  $\varepsilon_{binarv32} = 2^{-23}$ .
- All permutations returned 1.

### Therefore:

- 1. There are up to 4 rounding errors in each element of D,
- 2. 5-operand add starts from the largest magnitude addend.

## Rounding modes



## Rounding modes

Set the first row of A to 1 which reduces  $d_{11}$  to

$$d_{11} = b_{11} + b_{21} + b_{31} + b_{41} + c_{11}$$

$$(2)$$

- Assuming binary32 arithmetic, RN(2 + x) > 2 if  $x > 2^{-23}$  whereas RZ(2 + y) > 2 if  $y \ge 2^{-22}$ .
- The choice  $b_{21}=(3/4)\times 2^{-22}$  is such that  $2^{-23}< b_{21}< 2^{-22}$ , therefore  $\mathrm{RN}(b_{11}+b_{21})=\mathrm{RU}(b_{11}+b_{21})=2+2^{-22}$ , whereas  $\mathrm{RZ}(b_{11}+b_{21})=\mathrm{RD}(b_{11}+b_{21})=2$ .
- Tensor cores return 2, which means the rounding mode is either RZ or RD.
- Running with the inputs negated (symmetrical with respect to 0)
  - 2 is returned, which means the rounding mode is RZ.

# Normalization of floating-point values

In IEEE 754, a normalized floating-point value with a sign bit s, precision p, exponent e and a significand  $m < 2^{p-1}$  has the form

$$-1^s \times 2^e \times (1+m\cdot 2^{1-p})$$
, where  $1 \le M := (1+m\cdot 2^{1-p}) < 2$  is a normalized significand.

Set the first row of A to 1 which reduces  $d_{11}$  to

$$d_{11} = b_{11} + b_{21} + b_{31} + b_{41} + c_{11}. (2)$$

Are intermediate results in (2) normalized (each sum)?

# Normalization of floating-point values

$$d_{11} = b_{11} + b_{21} + b_{31} + b_{41} + c_{11}$$

$$2^{-24} \quad 2^{-24} \quad 2^{-24} \quad 1 - 2^{-24}$$
(2)

- We know that the **5-operand adder** starts from  $c_{11}$  here.
- $c_{11} + 2^{-24} = 1$  in binary32 this would cause the significand to be denormalized.
- After normalization,  $RZ(1 + 2^{-24}) = 1$  in binary32.
- If there is no normalization,  $RZ(1 + 2^{-24}) = 1 + 2^{-24}$  because there is an extra bit.
- Tensor cores return  $d_{11} = 1 + 2^{-24} + 2^{-24}$ , meaning that only the final result is normalized.

### Other results

### V100:

- The accumulation in the 5-term add is not pure binary32
- Extra 3 bits for overflows (left side), since no intermediate normalization

### T4:

 Same properties as the V100, except one extra bit on the right of the significand for alignment

#### A100:

 All properties in binary16, bfloat16 and TensorFloat-32 are the same as T4

## Conclusion

- MMA is a new arithmetic routine in hardware
- This work demonstrates <u>a method to explore such hardware</u>
- With some mild assumptions, we find main numerical features of the NVIDIA V100/T4/A100 GPU tensor cores
- Not a new idea: Paranoia and Berkeley TestFloat do similar for basic FP ops on CPUs
- Future work could involve more automated testing
- OA paper: <a href="https://peerj.com/articles/cs-330/">https://peerj.com/articles/cs-330/</a>
- Code: <a href="https://mmikaitis.github.io/software">https://mmikaitis.github.io/software</a>

## References

- 1. M. Fasi, N. J. Higham, M. Mikaitis, and S. Pranesh. <u>Numerical Behavior of the NVIDIA</u> Tensor Cores. PeerJ Comput. Sci. 7:e330. Feb. 2021.
- 2. P. Blanchard, N. J. Higham, F. Lopez, T. Mary, and S. Pranesh. <u>Mixed Precision Block Fused Multiply-Add: Error Analysis and Application to GPU Tensor Cores</u>. SIAM J. Sci. Comput., 42(3). May 2020.
- 3. B. Hickmann and D. Bradford. <u>Experimental Analysis of Matrix Multiplication Functional Units</u>. 26th IEEE Symposium Comput. Arithmetic. Kyoto, Japan. Jun. 2019.
- 4. NVIDIA Volta microarch. whitepaper: <a href="https://images.nvidia.com/content/volta-architecture/pdf/volta-architecture-whitepaper.pdf">https://images.nvidia.com/content/volta-architecture-whitepaper.pdf</a>
- 5. NVIDIA Turing microarch. whitepaper: <a href="https://www.nvidia.com/content/dam/en-zz/Solutions/design-visualization/technologies/turing-architecture/NVIDIA-Turing-Architecture-Whitepaper.pdf">https://www.nvidia.com/content/dam/en-zz/Solutions/design-visualization/technologies/turing-architecture/NVIDIA-Turing-Architecture-Whitepaper.pdf</a>
- 6. <a href="https://docs.nvidia.com/cuda/parallel-thread-execution/index.html#warp-level-matrix-instructions-wmma-mma">https://docs.nvidia.com/cuda/parallel-thread-execution/index.html#warp-level-matrix-instructions-wmma-mma</a>
- 7. 754-2019 IEEE Standard for Floating-Point Arithmetic <a href="https://ieeexplore.ieee.org/document/8766229">https://ieeexplore.ieee.org/document/8766229</a>
- 8. NVIDIA Ampere microarch. whitepaper: <a href="https://images.nvidia.com/aem-dam/en-zz/Solutions/data-center/nvidia-ampere-architecture-whitepaper.pdf">https://images.nvidia.com/aem-dam/en-zz/Solutions/data-center/nvidia-ampere-architecture-whitepaper.pdf</a>