# Gradnja enostavnega procesorja MIPS

Digitalna vezja

Miha Moškon

miha.moskon@fri.uni-lj.si

https://fri.uni-lj.si/en/about-faculty/employees/miha-moskon

#### Procesor MIPS16

Lotili se bomo izvedbe enostavnega procesorja MIPS s 16-bitnimi ukazi in 16-bitnimi pomnilniškimi besedami

MIPS (Microprocessor without Interlocked Pipelined Stages)

Družina RISC (Reduced Instruction Set Computer)

Bolj znane 32- in 64-bitne izvedbe

#### Procesor MIPS16

Prilagoditev (poenostavitev) 32-bitne arhitekture na 16-bitno

Izvedba ukazov v eni urini periodi (single-cycle processor)

Ukazi ne gredo čez stopnje, urina perioda mora biti prilagojena najpočasnejšemu ukazu

Harvardov model: ukazni pomnilnik je ločen od podatkovnega; pisanje v ukazni pomnilnik bo onemogočeno

### Ukazi

Procesor bo podpiral sledeče ukaze

add

sub

and

or

beq

bne

lw

SW

addi

subi

### Ukazi: 2 formata ukazov

I format: 2 registra in konstanta

| op. code |    |    |    |    | RS |   |   | RT |   |   | value/offset |   |   |   |   |  |
|----------|----|----|----|----|----|---|---|----|---|---|--------------|---|---|---|---|--|
|          |    |    |    |    |    |   |   |    |   |   |              |   |   |   |   |  |
| 15       | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6 | 5 | 4            | 3 | 2 | 1 | 0 |  |

R format: 3 registri

| op. | op. code |    |    |    | RS |   |   | RT |   |   | RD |   |   |   |   |
|-----|----------|----|----|----|----|---|---|----|---|---|----|---|---|---|---|
|     |          |    |    |    |    |   |   |    |   |   |    |   |   |   |   |
| 15  | 14       | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6 | 5 | 4  | 3 | 2 | 1 | 0 |

#### 2 registra in konstanta (operand)

| op. | op. code |    |    |    |    | RS |   |   | RT |   |   | (unsigned) value |   |   |   |  |  |
|-----|----------|----|----|----|----|----|---|---|----|---|---|------------------|---|---|---|--|--|
| 1   | 0        | 1  | 0  | х  |    |    |   |   |    |   |   |                  |   |   |   |  |  |
| 15  | 14       | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6  | 5 | 4 | 3                | 2 | 1 | 0 |  |  |

addi \$RT, \$RS, value subi \$RT, \$RS, value

2 registra in konstanta (odmik)

| op. o | op. code |    |    |    |    | RS |   |   | RT |   |   | offset |   |   |   |  |  |
|-------|----------|----|----|----|----|----|---|---|----|---|---|--------|---|---|---|--|--|
| 1     | 0        | 0  | 0  | X  |    |    |   |   |    |   |   |        |   |   |   |  |  |
| 15    | 14       | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6  | 5 | 4 | 3      | 2 | 1 | 0 |  |  |

lw \$RT, offset(\$RS)
sw \$RT, offset(\$RS)

2 registra in konstanta (odmik)

| op. | op. code |    |    |    |    | RS |   |   | RT |   |   | offset |   |   |   |  |  |
|-----|----------|----|----|----|----|----|---|---|----|---|---|--------|---|---|---|--|--|
| 0   | 1        | 0  | 0  | 0  |    |    |   |   |    |   |   |        |   |   |   |  |  |
| 15  | 14       | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6  | 5 | 4 | 3      | 2 | 1 | 0 |  |  |

beq \$RS, \$RT, offset

if 
$$\$RS == \$RT$$
:  
 $\$PC \leftarrow \$PC + offset$   
else:  
 $\$PC \leftarrow \$PC + 1$ 

2 registra in konstanta (odmik)

| op. | op. code |    |    |    |    | RS |   |   | RT |   |   | offset |   |   |   |  |  |
|-----|----------|----|----|----|----|----|---|---|----|---|---|--------|---|---|---|--|--|
| 0   | 1        | 0  | 0  | 1  |    |    |   |   |    |   |   |        |   |   |   |  |  |
| 15  | 14       | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6  | 5 | 4 | 3      | 2 | 1 | 0 |  |  |

**bne** \$RS, \$RT, offset

if \$RS != \$RT:  
\$PC 
$$\leftarrow$$
 \$PC + offset  
else:  
\$PC  $\leftarrow$  \$PC + 1

#### 3 registri

| op. | op. code |    |    |    | RS |   |   | RT |   |   | RD |   |   |   |   |
|-----|----------|----|----|----|----|---|---|----|---|---|----|---|---|---|---|
| 0   | 0        | 0  | х  | х  |    |   |   |    |   |   |    |   |   |   |   |
| 15  | 14       | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6 | 5 | 4  | 3 | 2 | 1 | 0 |

add \$RD, \$RS, \$RT  $$RD \leftarrow $RS + $RT$  sub \$RD, \$RS, \$RT  $$RD \leftarrow $RS - $RT$  and \$RD, \$RS, \$RT  $$RD \leftarrow $RS & $RT$  or \$RD, \$RS, \$RT  $$RD \leftarrow $RS & $RT$ 

# Ukazi: Operacijske kode

|      | 15    | 14   | 13 | 12 | 11 |
|------|-------|------|----|----|----|
| ukaz | op. o | code |    |    |    |
| add  | 0     | 0    | 0  | 0  | 0  |
| sub  | 0     | 0    | 0  | 0  | 1  |
| and  | 0     | 0    | 0  | 1  | 0  |
| or   | 0     | 0    | 0  | 1  | 1  |
| beq  | 0     | 1    | 0  | 0  | 0  |
| bne  | 0     | 1    | 0  | 0  | 1  |
| lw   | 1     | 0    | 0  | 0  | 0  |
| sw   | 1     | 0    | 0  | 0  | 1  |
| addi | 1     | 0    | 1  | 0  | 0  |
| subi | 1     | 0    | 1  | 0  | 1  |

### Komponente procesorja

Ukazni pomnilnik (ROM)

Programski števec (Program Counter)

Kontrolna enota (Control Unit)

Registri

Aritmetično-logična enota (Arhithmetic logic unit)

Podatkovni pomnilnik (RAM)

Ostalo: multiplekserji, logična vrata, dodaten seštevalnik (za skoke)...

# Ukazni pomnilnik (ROM 256 x 16)

#### Vhod:

Address (8 bit)

#### Izhod:

• Data (16 bit)



### Podatkovni pomnilnik (RAM 64k x 16)

#### Vhodi:

- Address (16 bit)
- Store (Write Enable)
- Load (Output Enable)
- Clock (pisanje na pozitivno fronto ure)
- Input (DATA\_in, 16 bit)

#### Izhodi

Output (DATA\_out, 16 bit)

Dodatno

Asynchronous read:

Yes



# Polje registrov (8 registrov)

#### Vhodi:

- READ\_ADDR\_1, READ\_ADDR\_2 (naslov za branje, 3 bit)
- WE (1 bit)
- WRITE\_ADDR (naslov za pisanje, 3 bit)
- WRITE\_DATA (podatki za pisanje
- CLK
- RST

- READ\_DATA\_1, READ\_DATA\_2 (prebrani podatki, 16 bit)
- R1...R7 (debug izhodi, 16 bit)



# Polje registrov





# Polje registrov (8 registrov)

#### Vhodi:

- READ\_ADDR\_1, READ\_ADDR\_2 (naslov za branje, 3 bit)
- WE (1 bit)
- WRITE\_ADDR (naslov za pisanje, 3 bit)
- WRITE\_DATA (podatki za pisanje
- CLK
- RST

- READ\_DATA\_1, READ\_DATA\_2 (prebrani podatki, 16 bit)
- R1...R7 (debug izhodi, 16 bit)



# Aritmetično logična enota



#### Vhodi:

- operand1 (16 bit)
- operand2 (16 bit)
- func (2 bit):
  - 00 ADD
  - 01 SUB
  - 10 AND
  - 11 OR

- result (16 bit)
- zero (1 bit)



#### Kontrolna enota

#### Vhod:

• Instr (16 bit)



- ALOP, BEQ, BNE, ALOP\_I, LW, SW (ukaz / tip ukaza, 1 bit)
- FUNC (AL funkcija, 2 bit)
- RS, RT, RD (naslovi registrov, 3 biti)
- VAL (value/offset, 5 bitov)



# Programski števec

8 bitni števec

#### Delovanje:

• PC ← PC + offset if branch else PC + 1



### Povezovanje – registri

- READ\_ADDR\_1 ← control\_RS
- READ\_ADDR\_2 ← control\_RT



- WE = control\_ALOP or control\_ALOP\_I or control\_LW
- WRITE\_ADDR ← control\_RD if (control\_ALOP = 1) else control\_RT
- WRITE\_DATA ← RAM\_output if (control\_LW = 1) else ALU\_results
- CLK ← CLK
- RST ← RST

### Povezovanje – ALE



```
operand1 ← registers_READ_DATA_1 (register RS)
```

operand2 ← registers\_READ\_DATA\_2 if (control\_ALOP or control\_BEQ or control\_BNE) else extended\_val

• extended val ← 00...00 & control VAL

FUNC ← 00 if (control\_LW or control\_SW) else 01 if (control\_BEQ or control\_BNE) else control\_FUNC

- 00 = ADD
- 01 = SUB

### Povezovanje – RAM

- Address ← ALU\_result
- Store ← control\_SW
- Load ← control\_LW
- Clock ← Clock
- Input ← registers\_READ\_DATA\_2 (prvi register je za naslov)



# Povezovanje – ROM

• Address ← PC



### Povezovanje – PC

 $WE \leftarrow 1$ 

D ← izhod PC seštevalnika

Clock ← Clock

Reset ← Reset



### Povezovanje – PC seštevalnik

Input1 ← PC



Input2 ← 0x01 if (branch\_condition = 1) else branch\_offset

- branch\_condition ← (control\_BEQ and ALU\_zero) or (control\_BNE and not ALU\_zero)
- branch\_offset ← extended\_sign(control\_val)

# Celotna izvedba procesorja



# Celotna izvedba procesorja

Glej <a href="https://github.com/mmoskon/MIPS16">https://github.com/mmoskon/MIPS16</a>