# **MIPS**

## Table of contents

- Introduction to MIPS
- Understanding MIPS Instruction format and syntax
- Program example for better understand
- Recent Trends in MIPS Technology
- Conclusion

#### INTRODUCTION TO MIPS:

MIPS (Microprocessor without Interlocked Pipeline Stages) stands as a cornerstone in the realm of computing, renowned for its efficiency and versatility. Originating in the 1980s, MIPS architecture has left an indelible mark on various computing devices, from personal computers to embedded systems. This introduction aims to provide a succinct overview of MIPS architecture, shedding light on its fundamental principles and significance in the computing landscape.

- 1. \*\*Origins and Evolution\*\*: Delve into the inception of MIPS architecture, tracing its roots back to Stanford University. Explore its evolution over the years, highlighting key milestones and innovations that have shaped its trajectory.
- 2. \*\*Core Principles\*\*: Unravel the core principles underpinning MIPS architecture, including Reduced Instruction Set Computing (RISC) philosophy, which emphasizes simplicity and efficiency in instruction execution.
- 3. \*\*Key Components\*\*: Introduce the essential components of a MIPS processor, such as the instruction set architecture (ISA), registers, memory organization, and pipeline stages. Illustrate these components with clear diagrams to aid comprehension.
- 4. \*\*Performance and Efficiency\*\*: Discuss how MIPS architecture achieves superior performance and efficiency through streamlined instruction execution, reduced complexity, and optimized pipeline design.

- 5. \*\*Application Domains\*\*: Explore the diverse application domains where MIPS architecture finds prominence, from consumer electronics and networking devices to automotive systems and beyond.
- 6. \*\*Impact and Legacy\*\*: Reflect on the enduring impact and legacy of MIPS architecture, recognizing its influence on subsequent processor designs and its continued relevance in modern computing.

#### DECODING MIPS ARCHITECTURE:

MIPS instruction format and syntax are the bedrock of programming for this architecture. Let's delve into this integral aspect with clarity and brevity:

- 1. \*\*Instruction Format Overview\*\*: MIPS instructions typically follow a fixed format, comprising fields for opcode, source and destination registers, immediate values, and memory addresses.
- 2. \*\*Opcode\*\*: The opcode specifies the operation to be performed, such as arithmetic, logical, or data transfer.
- 3. \*\*Registers\*\*: MIPS architecture boasts a plethora of general-purpose registers denoted by \$s, \$t, and \$d, facilitating efficient data manipulation and storage.
- 4. \*\*Immediate Values\*\*: Immediate values allow for operations with constant data, providing flexibility in arithmetic and logical operations.

- 5. \*\*Memory Addresses\*\*: Instructions involving memory access utilize memory addresses to read from or write to specific locations in the memory hierarchy.
- 6. \*\*Syntax Clarity\*\*: MIPS assembly language adheres to a clear and consistent syntax, making it easy to understand and write code.

#### INSTRUCTION FORMAT AND SYNTAX

## 1. Arithmetic and Logical Operations:

| mnemoni                                                                          | c number<br>of oper                                                                              | •                                                                                                                                                                                                                                  | C or C++ or Java                                                                                                                                                                                                                                                                            |
|----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| move add addu sub subu mul div divu rem remu and or not nand nor xor rol ror sll | 2<br>3<br>3<br>3<br>3<br>3<br>3<br>3<br>3<br>3<br>3<br>3<br>3<br>3<br>3<br>3<br>3<br>3<br>3<br>3 | d, s1<br>d, s1, s2<br>d, s1, s2 | <pre>d = s1 - s2; two's complement d = s1 - s2; unsigned d = s1 * s2; two's complement d = s1 / s2; gives quotient d = s1 / s2; gives quotient d = s1 % s2; gives remainder d = s1 % s2; gives remainder d = s1 % s2; bitwise AND d = s1   s2; bitwise OR d = ~s1; bitwise complement</pre> |
| sra<br>srl                                                                       | 3<br>3                                                                                           | d, s1, s2<br>d, s1, s2                                                                                                                                                                                                             | <pre>d = arithmetic right shift of s1 by s2 places d = logical right shift of s1 by s2 places</pre>                                                                                                                                                                                         |

#### **Examples:**

#### 2. Control Instructions

Control instructions are the branches and/or jumps.

```
beq
           3
                     r1, r2, label
                                      branch to label if (r1) == (r2)
                    r1, r2, label
           3
                                      branch to label if (r1) != (r2)
bne
                    r1, r2, label
           3
bgt
                                      branch to label if (r1) > (r2)
           3
                     r1, r2, label
                                      branch to label if (r1) >= (r2)
bge
                    r1, r2, label
           3
                                      branch to label if (r1) < (r2)
blt
ble
           3
                     r1, r2, label
                                      branch to label if (r1) \leftarrow (r2)
```

#### PROGRAMMING SAMPLE:

```
add $t0, $r2, $r3
sub $t1, $r5, $r6
div $r4, $r5
mflo $t2
add $r7, $t0, $t1
add $r7, $r7, $t2
```

- \$t0 = \$r2 + \$r3: Adds the values stored in registers \$r2 and \$r3 and stores the result in register \$t0.
- \$1 = \$r5 \$r6: Subtracts the value in register \$r6 from the value in register \$r5 and stores the result in register \$11.
- Divide \$r4 by \$r5: Divides the value in register \$r4 by the value in register \$r5.
- \$t2 = Quotient of \$r4 / \$r5: Stores the quotient of the division operation performed in step 3 in register \$t2 using the mflo instruction.
- \$r7 = (\$t0 + \$t1): Adds the values stored in registers \$t0 and \$t1 and stores the result in register \$r7.
- \$r7 = (\$r7 + \$t2): Adds the value stored in register \$t2 to the value already stored in register \$r7 and stores the final result in register \$r7.

### Recent Trends in MIPS Technology

In the dynamic realm of technology, MIPS architecture continues to evolve, adapting to meet the demands of modern computing. Here, we highlight the recent trends shaping the trajectory of MIPS technology in a clear and concise manner.

- 1. \*\*Enhanced Performance\*\*: Recent advancements in MIPS architecture focus on boosting performance through optimizations in instruction execution, memory access, and pipeline efficiency.
- 2. \*\*Energy Efficiency\*\*: With an increasing emphasis on energy conservation, recent developments in MIPS technology prioritize energy-efficient designs, catering to the growing demand for sustainable computing solutions.
- 3. \*\*Integration of AI\*\*: As artificial intelligence (AI) becomes ubiquitous, MIPS architecture is incorporating AI accelerators and specialized instructions to support AI workloads efficiently, enabling a new era of intelligent computing.
- 4. \*\*Security Enhancements\*\*: With cybersecurity threats on the rise, MIPS processors are integrating enhanced security features such as hardware-based encryption, secure boot mechanisms, and robust memory protection schemes to safeguard sensitive data and ensure system integrity.
- 5. \*\*Embedded Systems and IoT\*\*: MIPS architecture continues to dominate the realm of embedded systems and Internet of Things (IoT) devices, with recent trends focusing on enhancing connectivity, reducing power consumption, and enabling seamless integration with IoT ecosystems.

#### **CONCLUSION:**

In conclusion, MIPS architecture represents a powerful blend of efficiency, versatility, and scalability in the computing landscape. Its streamlined design, rooted in the principles of Reduced Instruction Set Computing (RISC), enables high-performance computing across a diverse

range of applications. While it faces challenges in market share and mobile adoption, MIPS continues to evolve, embracing trends such as energy efficiency, AI integration, and open-source collaboration. As technology advances, MIPS architecture remains poised to play a significant role in shaping the future of computing, offering a robust foundation for innovation and progress.