# **AXIS Pattern Trigger V1.1**

### **IP User Guide**

### 1 Description

The AXIS Pattern Trigger is an FPGA IP Core for debugging purposes. It monitors an AXIS interface bus and triggers if it contains a user configured data pattern. The data pattern is configured through an AXI Lite interface.

### 2 Applications

- Performance Measurements
- Latency Measurement

#### 3 Features

- AXI Lite register interface
- Compares 4 bytes to variable TDATA width



Figure 1: AXIS Pattern Trigger Block IP

#### **Table of Contents**

| 1 | DESCRIPTION             | 1 |
|---|-------------------------|---|
| 2 | APPLICATIONS            | 1 |
| 3 | FEATURES                | 1 |
| 4 | DESIGNING WITH THE CORE | 2 |
| 5 | COMPARISON PRINCIPLE    | 2 |

6 SOFTWARE FLOW ...... 3

## 4 Designing with the Core

#### Clocking

The IP core is clocked through the S\_AXI\_ACLK clock which needs to match the clock frequency of the monitored AXIS interface. Use the Xilinx AXI Interconnect IP to perform clock domain crossing for the AXI Lite interface.

Table 1: Signal Descriptions

| Signal Name | Direction    | Clock<br>Domain | Description                                                                                 |
|-------------|--------------|-----------------|---------------------------------------------------------------------------------------------|
| S_AXI_*     | AXI Lite bus | s_axi_aclk      | AXI Lite interface to access the internal register space.                                   |
| S00_AXIS_*  | AXI Stream   | s_axi_aclk      | AXI Stream monitor interface.                                                               |
| trg         | output       | s_axi_aclk      | Counter start trigger. Uses double flip-flop synchronization to synch to s_axi_aclk domain. |

### **5 Comparison Principle**

This IP Core will compare the bit-pattern configured in the PATTERN register against the data appearing at the AXIS\_TDATA signal. If the pattern appears at least once inside TDATA, the output trg will ouput a high-level pulse of 1 clock cycle length. See Figure 2 for an illustration of the comparison.

**Note** that C\_S\_AXIS\_TDATA\_WIDTH is greater or equal to C\_S\_AXI\_DATA\_WIDTH.

**Note** that the comparison is byte-aligned and that patterns that are not byte aligned will not be detected.

**Note** that endianness is relevant for matching byte patterns. Ethernet packets are BIG\_ENDIAN and Microblaze designs are typically LITTLE\_ENDIAN.

**Note** that the IP core always compares the pattern. If the PATTERN register is left unconfigured, it will trigger on any occurrence of zeroes in the AXIS data stream.

#### UG - Rev. 1.1 MAY 2023



Figure 2: Pattern Comparison Principle

### **6 Software Flow**

The IP is programmed through the AXI Lite interface. Table 2Error! Reference source not found. shows the available registers and functions.

Table 2: Configuration Registers

| Address<br>Offset | Name     | Access | Description                                                   |
|-------------------|----------|--------|---------------------------------------------------------------|
| 0x00              | PATTERN  | RW     | Contains the 4-byte pattern that should be compared to TDATA. |
| 0x04 -            | reserved | RW     | -                                                             |
| 0x08              |          |        |                                                               |
| 0x0C              | reserved | RO     | Reads as '1's                                                 |

### **Configuration Steps**

1. Write the desired target pattern into the PATTERN register