#### **Features**

- High-performance, Low-power AVR® 8-bit Microcontroller
- Advanced RISC Architecture
  - 131 Powerful Instructions Most Single-clock Cycle Execution
  - 32 x 8 General Purpose Working Registers
  - Fully Static Operation
  - Up to 16 MIPS Throughput at 16 MHz
  - On-chip 2-cycle Multiplier
- Nonvolatile Program and Data Memories
  - 32K Bytes of In-System Self-Programmable Flash

**Endurance: 1,000 Write/Erase Cycles** 

- Optional Boot Code Section with Independent Lock Bits

In-System Programming by On-chip Boot Program

**True Read-While-Write Operation** 

- 1024 Bytes EEPROM

Endurance: 100,000 Write/Erase Cycles

- 2K Byte Internal SRAM
- Programming Lock for Software Security
- JTAG (IEEE std. 1149.1 Compliant) Interface
  - Boundary-scan Capabilities According to the JTAG Standard
  - Extensive On-chip Debug Support
  - Programming of Flash, EEPROM, Fuses, and Lock Bits through the JTAG Interface
- Peripheral Features
  - Two 8-bit Timer/Counters with Separate Prescalers and Compare Modes
  - One 16-bit Timer/Counter with Separate Prescaler, Compare Mode, and Capture
  - Real Time Counter with Separate Oscillator
  - Four PWM Channels
  - 8-channel, 10-bit ADC
    - 8 Single-ended Channels
    - 7 Differential Channels in TQFP Package Only
    - 2 Differential Channels with Programmable Gain at 1x, 10x, or 200x
  - Byte-oriented Two-wire Serial Interface
  - Programmable Serial USART
  - Master/Slave SPI Serial Interface
  - Programmable Watchdog Timer with Separate On-chip Oscillator
  - On-chip Analog Comparator
- Special Microcontroller Features
  - Power-on Reset and Programmable Brown-out Detection
  - Internal Calibrated RC Oscillator
  - External and Internal Interrupt Sources
  - Six Sleep Modes: Idle, ADC Noise Reduction, Power-save, Power-down, Standby and Extended Standby
- I/O and Packages
  - 32 Programmable I/O Lines
  - 40-pin PDIP, 44-lead TQFP, and 44-pad MLF
- Operating Voltages
  - 2.7 5.5V for ATmega32L
  - 4.5 5.5V for ATmega32
- Speed Grades
  - 0 8 MHz for ATmega32L
  - 0 16 MHz for ATmega32



8-bit **AVR**Microcontroller with 32K Bytes In-System
Programmable Flash

ATmega32 ATmega32L

**Preliminary** 

**Summary** 



Rev. 2503AS-AVR-03/02



## **Pin Configurations**

Figure 1. Pinouts ATmega32





## **Disclaimer**

Typical values contained in this data sheet are based on simulations and characterization of other AVR microcontrollers manufactured on the same process technology. Min and Max values will be available after the device is characterized.

### Overview

The ATmega32 is a low-power CMOS 8-bit microcontroller based on the AVR enhanced RISC architecture. By executing powerful instructions in a single clock cycle, the ATmega32 achieves throughputs approaching 1 MIPS per MHz allowing the system designer to optimize power consumption versus processing speed.

## **Block Diagram**

Figure 2. Block Diagram







The AVR core combines a rich instruction set with 32 general purpose working registers. All the 32 registers are directly connected to the Arithmetic Logic Unit (ALU), allowing two independent registers to be accessed in one single instruction executed in one clock cycle. The resulting architecture is more code efficient while achieving throughputs up to ten times faster than conventional CISC microcontrollers.

The ATmega32 provides the following features: 32K bytes of In-System Programmable Flash Program memory with Read-While-Write capabilities, 1024 bytes EEPROM, 2K byte SRAM, 32 general purpose I/O lines, 32 general purpose working registers, a JTAG interface for Boundary-scan, On-chip Debugging support and programming, three flexible Timer/Counters with compare modes, Internal and External Interrupts, a serial programmable USART, a byte oriented Two-wire Serial Interface, an 8-channel, 10-bit ADC with optional differential input stage with programmable gain (TQFP package only), a programmable Watchdog Timer with Internal Oscillator, an SPI serial port, and six software selectable power saving modes. The Idle mode stops the CPU while allowing the USART, Two-wire interface, A/D Converter, SRAM, Timer/Counters, SPI port, and interrupt system to continue functioning. The Power-down mode saves the register contents but freezes the Oscillator, disabling all other chip functions until the next External Interrupt or Hardware Reset. In Power-save mode, the Asynchronous Timer continues to run, allowing the user to maintain a timer base while the rest of the device is sleeping. The ADC Noise Reduction mode stops the CPU and all I/O modules except Asynchronous Timer and ADC, to minimize switching noise during ADC conversions. In Standby mode, the crystal/resonator Oscillator is running while the rest of the device is sleeping. This allows very fast start-up combined with low-power consumption. In Extended Standby mode, both the main Oscillator and the Asynchronous Timer continue to run.

The device is manufactured using Atmel's high density nonvolatile memory technology. The On-chip ISP Flash allows the program memory to be reprogrammed in-system through an SPI serial interface, by a conventional nonvolatile memory programmer, or by an On-chip Boot program running on the AVR core. The boot program can use any interface to download the application program in the Application Flash memory. Software in the Boot Flash section will continue to run while the Application Flash section is updated, providing true Read-While-Write operation. By combining an 8-bit RISC CPU with In-System Self-Programmable Flash on a monolithic chip, the Atmel ATmega32 is a powerful microcontroller that provides a highly-flexible and cost-effective solution to many embedded control applications.

The ATmega32 AVR is supported with a full suite of program and system development tools including: C compilers, macro assemblers, program debugger/simulators, in-circuit emulators, and evaluation kits.

#### **Pin Descriptions**

VCC Digital supply voltage.

GND Ground.

**Port A (PA7..PA0)** Port A serves as the analog inputs to the A/D Converter.

Port A also serves as an 8-bit bi-directional I/O port, if the A/D Converter is not used. Port pins can provide internal pull-up resistors (selected for each bit). The Port A output buffers have symmetrical drive characteristics with both high sink and source capability. When pins PA0 to PA7 are used as inputs and are externally pulled low, they will source current if the internal pull-up resistors are activated. The Port A pins are tri-stated when a reset condition becomes active, even if the clock is not running.

Port B (PB7..PB0)

Port B is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port B output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port B pins that are externally pulled low will source current if the pull-up resistors are activated. The Port B pins are tri-stated when a reset condition becomes active, even if the clock is not running.

Port B also serves the functions of various special features of the ATmega32 as listed on page 55.

Port C (PC7..PC0)

Port C is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port C output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port C pins that are externally pulled low will source current if the pull-up resistors are activated. The Port C pins are tri-stated when a reset condition becomes active, even if the clock is not running. If the JTAG interface is enabled, the pull-up resistors on pins PC5(TDI), PC3(TMS) and PC2(TCK) will be activated even if a reset occurs.

Port C also serves the functions of the JTAG interface and other special features of the ATmega32 as listed on page 58.

Port D (PD7..PD0)

Port D is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port D output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port D pins that are externally pulled low will source current if the pull-up resistors are activated. The Port D pins are tri-stated when a reset condition becomes active, even if the clock is not running.

Port D also serves the functions of various special features of the ATmega32 as listed on page 60.

RESET

Reset Input. A low level on this pin for longer than the minimum pulse length will generate a reset, even if the clock is not running. The minimum pulse length is given in Table 15 on page 35. Shorter pulses are not guaranteed to generate a reset.

XTAL1

Input to the inverting Oscillator amplifier and input to the internal clock operating circuit.

XTAL2

Output from the inverting Oscillator amplifier.

**AVCC** 

AVCC is the supply voltage pin for Port A and the A/D Converter. It should be externally connected to  $V_{\rm CC}$ , even if the ADC is not used. If the ADC is used, it should be connected to  $V_{\rm CC}$  through a low-pass filter.

**AREF** 

AREF is the analog reference pin for the A/D Converter.

# About Code Examples

This documentation contains simple code examples that briefly show how to use various parts of the device. These code examples assume that the part specific header file is included before compilation. Be aware that not all C Compiler vendors include bit definitions in the header files and interrupt handling in C is compiler dependent. Please confirm with the C Compiler documentation for more details.





# **Register Summary**

| Address                                   | Name            | Bit 7                | Bit 6                     | Bit 5             | Bit 4     | Bit 3     | Bit 2     | Bit 1   | Bit 0         | Page              |
|-------------------------------------------|-----------------|----------------------|---------------------------|-------------------|-----------|-----------|-----------|---------|---------------|-------------------|
| \$3F (\$5F)                               | SREG            | ı                    | Т                         | Н                 | S         | V         | N         | Z       | С             | 7                 |
| \$3E (\$5E)                               | SPH             | _                    | _                         | _                 | _         | _         | SP10      | SP9     | SP8           | 10                |
| \$3D (\$5D)                               | SPL             | SP7                  | SP6                       | SP5               | SP4       | SP3       | SP2       | SP1     | SP0           | 10                |
| \$3C (\$5C)                               | OCR0            |                      | 0 Output Compar           |                   |           | •         |           | -       |               | 80                |
| \$3B (\$5B)                               | GICR            | INT1                 | INT0                      | INT2              | -         | _         | _         | IVSEL   | IVCE          | 45, 65            |
| \$3A (\$5A)                               | GIFR            | INTF1                | INTF0                     | INTF2             | -         | _         | _         | _       | _             | 66                |
| \$39 (\$59)                               | TIMSK           | OCIE2                | TOIE2                     | TICIE1            | OCIE1A    | OCIE1B    | TOIE1     | OCIE0   | TOIE0         | 80, 109, 126      |
| \$38 (\$58)                               | TIFR            | OCF2                 | TOV2                      | ICF1              | OCF1A     | OCF1B     | TOV1      | OCF0    | TOV0          | 80, 110, 127      |
| \$37 (\$57)                               | SPMCR           | SPMIE                | RWWSB                     | _                 | RWWSRE    | BLBSET    | PGWRT     | PGERS   | SPMEN         | 245               |
| \$36 (\$56)                               | TWCR            | TWINT                | TWEA                      | TWSTA             | TWSTO     | TWWC      | TWEN      | _       | TWIE          | 174               |
| \$35 (\$55)                               | MCUCR           | SE                   | SM2                       | SM1               | SM0       | ISC11     | ISC10     | ISC01   | ISC00         | 30, 64            |
| \$34 (\$54)                               | MCUCSR          | JTD                  | ISC2                      | _                 | JTRF      | WDRF      | BORF      | EXTRF   | PORF          | 38, 65, 225       |
| \$33 (\$53)                               | TCCR0           | FOC0                 | WGM00                     | COM01             | COM00     | WGM01     | CS02      | CS01    | CS00          | 77                |
| \$32 (\$52)                               | TCNT0           | Timer/Counter        | 0 (8 Bits)                |                   |           |           |           |         |               | 79                |
| 004(1) (054)(1)                           | OSCCAL          | Oscillator Calil     | oration Register          |                   |           |           |           |         |               | 28                |
| \$31 <sup>(1)</sup> (\$51) <sup>(1)</sup> | OCDR            | On-Chip Debu         | g Register                |                   |           |           |           |         |               | 221               |
| \$30 (\$50)                               | SFIOR           | ADTS2                | ADTS1                     | ADTS0             | ADHSM     | ACME      | PUD       | PSR2    | PSR10         | 54,82,128,195,215 |
| \$2F (\$4F)                               | TCCR1A          | COM1A1               | COM1A0                    | COM1B1            | COM1B0    | FOC1A     | FOC1B     | WGM11   | WGM10         | 104               |
| \$2E (\$4E)                               | TCCR1B          | ICNC1                | ICES1                     |                   | WGM13     | WGM12     | CS12      | CS11    | CS10          | 107               |
| \$2D (\$4D)                               | TCNT1H          | Timer/Counter        | 1 – Counter Regi          | ster High Byte    |           |           |           |         |               | 108               |
| \$2C (\$4C)                               | TCNT1L          | Timer/Counter        | 1 – Counter Regi          | ster Low Byte     |           |           |           |         |               | 108               |
| \$2B (\$4B)                               | OCR1AH          | Timer/Counter        | 1 – Output Comp           | are Register A Hi | gh Byte   |           |           |         |               | 108               |
| \$2A (\$4A)                               | OCR1AL          | Timer/Counter        | 1 – Output Comp           | are Register A Lo | w Byte    |           |           |         |               | 108               |
| \$29 (\$49)                               | OCR1BH          | Timer/Counter        | 1 – Output Comp           | are Register B Hi | gh Byte   |           |           |         |               | 108               |
| \$28 (\$48)                               | OCR1BL          | Timer/Counter        | 1 – Output Comp           | are Register B Lo | w Byte    |           |           |         |               | 108               |
| \$27 (\$47)                               | ICR1H           | Timer/Counter        | 1 - Input Capture         | Register High By  | /te       |           |           |         |               | 109               |
| \$26 (\$46)                               | ICR1L           | Timer/Counter        | 1 – Input Capture         | Register Low By   | te        |           |           |         |               | 109               |
| \$25 (\$45)                               | TCCR2           | FOC2                 | WGM20                     | COM21             | COM20     | WGM21     | CS22      | CS21    | CS20          | 121               |
| \$24 (\$44)                               | TCNT2           | Timer/Counter        | 2 (8 Bits)                |                   |           |           |           |         |               | 123               |
| \$23 (\$43)                               | OCR2            | Timer/Counter        | 2 Output Compar           | e Register        |           |           |           |         |               | 124               |
| \$22 (\$42)                               | ASSR            | _                    | -                         | _                 | _         | AS2       | TCN2UB    | OCR2UB  | TCR2UB        | 124               |
| \$21 (\$41)                               | WDTCR           | _                    | _                         | _                 | WDTOE     | WDE       | WDP2      | WDP1    | WDP0          | 40                |
| \$20 <sup>(2)</sup> (\$40) <sup>(2)</sup> | UBRRH           | URSEL                | -                         | -                 | -         |           | UBR       | R[11:8] |               | 161               |
| φ20** (φ40)**                             | UCSRC           | URSEL                | UMSEL                     | UPM1              | UPM0      | USBS      | UCSZ1     | UCSZ0   | UCPOL         | 159               |
| \$1F (\$3F)                               | EEARH           | -                    | -                         | _                 | -         | -         | -         | _       | EEAR8         | 17                |
| \$1E (\$3E)                               | EEARL           | EEPROM Add           | ress Register Lov         | v Byte            |           |           |           |         |               | 17                |
| \$1D (\$3D)                               | EEDR            | EEPROM Data          | a Register                | 1                 | •         |           |           | 1       | 1             | 17                |
| \$1C (\$3C)                               | EECR            | -                    | _                         | -                 | -         | EERIE     | EEMWE     | EEWE    | EERE          | 17                |
| \$1B (\$3B)                               | PORTA           | PORTA7               | PORTA6                    | PORTA5            | PORTA4    | PORTA3    | PORTA2    | PORTA1  | PORTA0        | 62                |
| \$1A (\$3A)                               | DDRA            | DDA7                 | DDA6                      | DDA5              | DDA4      | DDA3      | DDA2      | DDA1    | DDA0          | 62                |
| \$19 (\$39)                               | PINA            | PINA7                | PINA6                     | PINA5             | PINA4     | PINA3     | PINA2     | PINA1   | PINA0         | 62                |
| \$18 (\$38)                               | PORTB           | PORTB7               | PORTB6                    | PORTB5            | PORTB4    | PORTB3    | PORTB2    | PORTB1  | PORTB0        | 62                |
| \$17 (\$37)                               | DDRB            | DDB7                 | DDB6                      | DDB5              | DDB4      | DDB3      | DDB2      | DDB1    | DDB0          | 62                |
| \$16 (\$36)                               | PINB            | PINB7                | PINB6                     | PINB5             | PINB4     | PINB3     | PINB2     | PINB1   | PINB0         | 63                |
| \$15 (\$35)                               | PORTC           | PORTC7               | PORTC6                    | PORTC5            | PORTC4    | PORTC3    | PORTC2    | PORTC1  | PORTC0        | 63                |
| \$14 (\$34)                               | DDRC            | DDC7                 | DDC6                      | DDC5              | DDC4      | DDC3      | DDC2      | DDC1    | DDC0          | 63                |
| \$13 (\$33)                               | PINC            | PINC7                | PINC6                     | PINC5             | PINC4     | PINC3     | PINC2     | PINC1   | PINC0         | 63                |
| \$12 (\$32)                               | PORTD           | PORTD7               | PORTD6                    | PORTD5            | PORTD4    | PORTD3    | PORTD2    | PORTD1  | PORTD0        | 63                |
| \$11 (\$31)<br>\$10 (\$30)                | DDRD            | DDD7                 | DDD6                      | DDD5              | DDD4      | DDD3      | DDD2      | DDD1    | DDD0          | 63                |
| \$10 (\$30)                               | PIND            | PIND7                | PIND6                     | PIND5             | PIND4     | PIND3     | PIND2     | PIND1   | PIND0         | 63                |
| \$0F (\$2F)                               | SPDR            | SPI Data Reg<br>SPIF | WCOL                      |                   |           |           |           |         | CDIOV         | 135<br>134        |
| \$0E (\$2E)<br>\$0D (\$2D)                | SPSR            | SPIE                 | SPE                       | DORD              | –<br>MSTR | -<br>CPOL | -<br>CPHA | SPR1    | SPI2X<br>SPR0 | 133               |
|                                           | SPCR            |                      |                           | DORD              | MISTR     | CPOL      | CPHA      | SPRI    | SPRU          |                   |
| \$0C (\$2C)<br>\$0B (\$2B)                | UDR<br>UCSBA    | USART I/O D          | TXC                       | UDRE              | FE        | DOR       | PE        | U2X     | MPCM          | 156<br>157        |
|                                           | UCSRA           |                      |                           |                   |           | 1         |           |         |               |                   |
| \$0A (\$2A)<br>\$09 (\$29)                | UCSRB           | RXCIE                | TXCIE<br>Rate Register Lo | UDRIE<br>w Byto   | RXEN      | TXEN      | UCSZ2     | RXB8    | TXB8          | 158               |
|                                           | UBRRL           | ACD ACD              |                           |                   | ACI       | ACIE      | ACIC      | ACIC1   | ACIEO         | 161               |
| \$08 (\$28)<br>\$07 (\$27)                | ACSR            |                      | ACBG                      | ACO               |           | ACIE      | ACIC      | ACIS1   | ACIS0         | 195               |
| \$07 (\$27)<br>\$06 (\$26)                | ADMUX<br>ADCSRA | REFS1<br>ADEN        | REFS0                     | ADATE             | MUX4      | MUX3      | MUX2      | MUX1    | MUX0          | 211               |
| \$06 (\$26)<br>\$05 (\$25)                | ADCSRA          |                      | ADSC<br>gister High Byte  | ADATE             | ADIF      | ADIE      | ADPS2     | ADPS1   | ADPS0         | 213<br>214        |
| \$05 (\$25)<br>\$04 (\$24)                |                 |                      |                           |                   |           |           |           |         |               |                   |
| \$04 (\$24)<br>\$03 (\$23)                | ADCL<br>TWDR    | ,                    | gister Low Byte           | Register          |           |           |           |         |               | 214<br>176        |
| <b>დე</b> (ბ∠ა)                           | IWDH            | i wo-wire Seria      | al Interface Data I       | register          |           |           |           |         |               | 1/0               |

## **Register Summary (Continued)**

| Address     | Name | Bit 7          | Bit 6                                      | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Page |
|-------------|------|----------------|--------------------------------------------|-------|-------|-------|-------|-------|-------|------|
| \$02 (\$22) | TWAR | TWA6           | TWA5                                       | TWA4  | TWA3  | TWA2  | TWA1  | TWA0  | TWGCE | 176  |
| \$01 (\$21) | TWSR | TWS7           | TWS6                                       | TWS5  | TWS4  | TWS3  | _     | TWPS1 | TWPS0 | 175  |
| \$00 (\$20) | TWBR | Two-wire Seria | wo-wire Serial Interface Bit Rate Register |       |       |       |       | 174   |       |      |

- Notes: 1. When the OCDEN Fuse is unprogrammed, the OSCCAL Register is always accessed on this address. Refer to the debugger specific documentation for details on how to use the OCDR Register.
  - 2. Refer to the USART description for details on how to access UBRRH and UCSRC.
  - 3. For compatibility with future devices, reserved bits should be written to zero if accessed. Reserved I/O memory addresses should never be written.
  - 4. Some of the status flags are cleared by writing a logical one to them. Note that the CBI and SBI instructions will operate on all bits in the I/O register, writing a one back into any flag read as set, thus clearing the flag. The CBI and SBI instructions work with registers \$00 to \$1F only.





# **Instruction Set Summary**

| Mnemonics                | Operands           | Description                                                    | Operation                                             | Flags        | #Clocks |
|--------------------------|--------------------|----------------------------------------------------------------|-------------------------------------------------------|--------------|---------|
| ARITHMETIC AND           | LOGIC INSTRUCTIONS | S                                                              | _                                                     |              |         |
| ADD                      | Rd, Rr             | Add two Registers                                              | Rd ← Rd + Rr                                          | Z,C,N,V,H    | 1       |
| ADC                      | Rd, Rr             | Add with Carry two Registers                                   | $Rd \leftarrow Rd + Rr + C$                           | Z,C,N,V,H    | 1       |
| ADIW                     | Rdl,K              | Add Immediate to Word                                          | $Rdh:Rdl \leftarrow Rdh:Rdl + K$                      | Z,C,N,V,S    | 2       |
| SUB                      | Rd, Rr             | Subtract two Registers                                         | Rd ← Rd - Rr                                          | Z,C,N,V,H    | 1       |
| SUBI                     | Rd, K              | Subtract Constant from Register                                | Rd ← Rd - K                                           | Z,C,N,V,H    | 1       |
| SBC                      | Rd, Rr             | Subtract with Carry two Registers                              | Rd ← Rd - Rr - C                                      | Z,C,N,V,H    | 1       |
| SBCI                     | Rd, K              | Subtract with Carry Constant from Reg.                         | Rd ← Rd - K - C                                       | Z,C,N,V,H    | 1       |
| SBIW                     | Rdl,K              | Subtract Immediate from Word                                   | Rdh:Rdl ← Rdh:Rdl - K                                 | Z,C,N,V,S    | 2       |
| AND                      | Rd, Rr             | Logical AND Registers                                          | Rd ← Rd • Rr                                          | Z,N,V        | 1       |
| ANDI                     | Rd, K              | Logical AND Register and Constant                              | Rd ← Rd • K                                           | Z,N,V        | 1       |
| OR                       | Rd, Rr             | Logical OR Registers                                           | Rd ← Rd v Rr                                          | Z,N,V        | 1       |
| ORI                      | Rd, K              | Logical OR Register and Constant                               | $Rd \leftarrow Rd \vee K$                             | Z,N,V        | 1       |
| EOR                      | Rd, Rr             | Exclusive OR Registers                                         | Rd ← Rd ⊕ Rr                                          | Z,N,V        | 1       |
| COM                      | Rd                 | One's Complement                                               | Rd ← \$FF – Rd                                        | Z,C,N,V      | 1       |
| NEG                      | Rd                 | Two's Complement                                               | Rd ← \$00 – Rd                                        | Z,C,N,V,H    | 1       |
| SBR                      | Rd,K               | Set Bit(s) in Register                                         | Rd ← Rd v K                                           | Z,N,V        | 1       |
| CBR                      | Rd,K               | Clear Bit(s) in Register                                       | Rd ← Rd • (\$FF - K)                                  | Z,N,V        | 1       |
| INC                      | Rd                 | Increment                                                      | Rd ← Rd + 1                                           | Z,N,V        | 1       |
| DEC                      | Rd                 | Decrement Task for Zona an Minus                               | Rd ← Rd − 1                                           | Z,N,V        | 1       |
| TST                      | Rd                 | Test for Zero or Minus                                         | Rd ← Rd • Rd                                          | Z,N,V        | 1       |
| CLR                      | Rd                 | Clear Register                                                 | Rd ← Rd ⊕ Rd                                          | Z,N,V        | 1       |
| SER                      | Rd                 | Set Register                                                   | Rd ← \$FF                                             | None         | 1       |
| MUL                      | Rd, Rr             | Multiply Unsigned                                              | R1:R0 ← Rd x Rr                                       | Z,C          | 2       |
| MULS                     | Rd, Rr             | Multiply Signed                                                | R1:R0 ← Rd x Rr                                       | Z,C          | 2       |
| MULSU                    | Rd, Rr             | Multiply Signed with Unsigned                                  | R1:R0 ← Rd x Rr                                       | Z,C          | 2       |
| FMUL                     | Rd, Rr             | Fractional Multiply Unsigned                                   | R1:R0 ← (Rd x Rr) << 1                                | Z,C          | 2       |
| FMULS                    | Rd, Rr             | Fractional Multiply Signed                                     | R1:R0 ← (Rd x Rr) << 1                                | Z,C          | 2       |
| FMULSU<br>BRANCH INSTRUC | Rd, Rr             | Fractional Multiply Signed with Unsigned                       | R1:R0 ← (Rd x Rr) << 1                                | Z,C          | 2       |
|                          |                    | Deletive lymn                                                  | DC - DC - k - 1                                       | None         | Т .     |
| RJMP<br>IJMP             | k                  | Relative Jump                                                  | $PC \leftarrow PC + k + 1$ $PC \leftarrow Z$          | None         | 2       |
|                          | la .               | Indirect Jump to (Z)                                           |                                                       | None         |         |
| JMP<br>RCALL             | k<br>k             | Direct Jump  Relative Subroutine Call                          | $PC \leftarrow k$ $PC \leftarrow PC + k + 1$          | None<br>None | 3       |
| ICALL                    | K.                 | Indirect Call to (Z)                                           | PC ← Z                                                | None         | 3       |
| CALL                     | k                  | Direct Subroutine Call                                         | PC ← k                                                | None         | 4       |
| RET                      | K                  | Subroutine Return                                              | PC ← STACK                                            | None         | 4       |
| RETI                     |                    | Interrupt Return                                               | PC ← STACK                                            | INOTIE       | 4       |
| CPSE                     | Rd,Rr              | Compare, Skip if Equal                                         | if (Rd = Rr) PC ← PC + 2 or 3                         | None         | 1/2/3   |
| CP                       | Rd,Rr              | Compare, Skip ii Equal                                         | Rd – Rr                                               | Z, N,V,C,H   | 1       |
| CPC                      | Rd,Rr              | Compare with Carry                                             | Rd – Rr – C                                           | Z, N,V,C,H   | 1       |
| CPI                      | Rd,K               | Compare Register with Immediate                                | Rd – K                                                | Z, N,V,C,H   | 1       |
| SBRC                     | Rr, b              | Skip if Bit in Register Cleared                                | if (Rr(b)=0) PC ← PC + 2 or 3                         | None         | 1/2/3   |
| SBRS                     | Rr, b              | Skip if Bit in Register cleared Skip if Bit in Register is Set | if (Rr(b)=1) PC ← PC + 2 or 3                         | None         | 1/2/3   |
| SBIC                     | P, b               | Skip if Bit in I/O Register Sect                               | if $(P(b)=0) PC \leftarrow PC + 2 \text{ or } 3$      | None         | 1/2/3   |
| SBIS                     | P, b               | Skip if Bit in I/O Register is Set                             | if $(P(b)=0) PC \leftarrow PC + 2 \text{ or } 3$      | None         | 1/2/3   |
| BRBS                     | s, k               | Branch if Status Flag Set                                      | if (SREG(s) = 1) then PC←PC+k + 1                     | None         | 1/2     |
| BRBC                     | s, k               | Branch if Status Flag Cleared                                  | if (SREG(s) = 0) then PC←PC+k + 1                     | None         | 1/2     |
| BREQ                     | k                  | Branch if Equal                                                | if $(Z = 1)$ then $PC \leftarrow PC + k + 1$          | None         | 1/2     |
| BRNE                     | k                  | Branch if Not Equal                                            | if $(Z = 0)$ then $PC \leftarrow PC + k + 1$          | None         | 1/2     |
| BRCS                     | k                  | Branch if Carry Set                                            | if (C = 1) then PC $\leftarrow$ PC + k + 1            | None         | 1/2     |
| BRCC                     | k                  | Branch if Carry Cleared                                        | if (C = 0) then PC $\leftarrow$ PC + k + 1            | None         | 1/2     |
| BRSH                     | k                  | Branch if Same or Higher                                       | if (C = 0) then PC $\leftarrow$ PC + k + 1            | None         | 1/2     |
| BRLO                     | k                  | Branch if Lower                                                | if (C = 1) then PC $\leftarrow$ PC + k + 1            | None         | 1/2     |
| BRMI                     | k                  | Branch if Minus                                                | if (N = 1) then PC ← PC + k + 1                       | None         | 1/2     |
| BRPL                     | k                  | Branch if Plus                                                 | if $(N = 0)$ then $PC \leftarrow PC + k + 1$          | None         | 1/2     |
| BRGE                     | k                  | Branch if Greater or Equal, Signed                             | if $(N \oplus V = 0)$ then $PC \leftarrow PC + k + 1$ | None         | 1/2     |
|                          | k                  | Branch if Less Than Zero, Signed                               | if $(N \oplus V = 0)$ then $PC \leftarrow PC + k + 1$ | None         | 1/2     |
| BBLI                     |                    | Branch if Half Carry Flag Set                                  | if (H = 1) then PC ← PC + k + 1                       | None         | 1/2     |
| BRLT<br>BRHS             | l k                |                                                                | (11 - 1) alon 1 0 ← 1 0 + K + 1                       |              |         |
| BRHS                     | k                  | , ,                                                            | if $(H = 0)$ then $PC \leftarrow PC + k + 1$          | None         |         |
| BRHS<br>BRHC             | k                  | Branch if Half Carry Flag Cleared                              | if (H = 0) then PC $\leftarrow$ PC + k + 1            | None         | 1/2     |
| BRHS<br>BRHC<br>BRTS     | k<br>k             | Branch if Half Carry Flag Cleared Branch if T Flag Set         | if (T = 1) then PC $\leftarrow$ PC + k + 1            | None         | 1/2     |
| BRHS<br>BRHC             | k                  | Branch if Half Carry Flag Cleared                              |                                                       |              |         |

# Instruction Set Summary (Continued)

| BRIE          | k                 | Branch if Interrupt Enabled                      | if ( I = 1) then PC ← PC + k + 1                              | None    | 1/2 |
|---------------|-------------------|--------------------------------------------------|---------------------------------------------------------------|---------|-----|
| BRID          | k                 | Branch if Interrupt Disabled                     | if ( $I = 0$ ) then $PC \leftarrow PC + k + 1$                | None    | 1/2 |
| DATA TRANS    | FER INSTRUCTIONS  |                                                  |                                                               |         |     |
| MOV           | Rd, Rr            | Move Between Registers                           | Rd ← Rr                                                       | None    | 1   |
| MOVW          | Rd, Rr            | Copy Register Word                               | Rd+1:Rd ← Rr+1:Rr                                             | None    | 1   |
| LDI           | Rd, K             | Load Immediate                                   | $Rd \leftarrow K$                                             | None    | 1   |
| LD            | Rd, X             | Load Indirect                                    | $Rd \leftarrow (X)$                                           | None    | 2   |
| LD            | Rd, X+            | Load Indirect and Post-Inc.                      | $Rd \leftarrow (X), X \leftarrow X + 1$                       | None    | 2   |
| LD            | Rd, - X           | Load Indirect and Pre-Dec.                       | $X \leftarrow X - 1$ , $Rd \leftarrow (X)$                    | None    | 2   |
| LD            | Rd, Y             | Load Indirect                                    | $Rd \leftarrow (Y)$                                           | None    | 2   |
| LD            | Rd, Y+            | Load Indirect and Post-Inc.                      | $Rd \leftarrow (Y), Y \leftarrow Y + 1$                       | None    | 2   |
| LD            | Rd, - Y           | Load Indirect and Pre-Dec.                       | $Y \leftarrow Y - 1$ , $Rd \leftarrow (Y)$                    | None    | 2   |
| LDD           | Rd,Y+q            | Load Indirect with Displacement                  | $Rd \leftarrow (Y + q)$                                       | None    | 2   |
| LD            | Rd, Z             | Load Indirect                                    | $Rd \leftarrow (Z)$                                           | None    | 2   |
| LD            | Rd, Z+            | Load Indirect and Post-Inc.                      | $Rd \leftarrow (Z), Z \leftarrow Z+1$                         | None    | 2   |
| LD            | Rd, -Z            | Load Indirect and Pre-Dec.                       | $Z \leftarrow Z - 1$ , Rd $\leftarrow$ (Z)                    | None    | 2   |
| LDD           | Rd, Z+q           | Load Indirect with Displacement                  | $Rd \leftarrow (Z + q)$                                       | None    | 2   |
| LDS           | Rd, k             | Load Direct from SRAM                            | Rd ← (k)                                                      | None    | 2   |
| ST            | X, Rr             | Store Indirect                                   | $(X) \leftarrow Rr$                                           | None    | 2   |
| ST            | X+, Rr            | Store Indirect and Post-Inc.                     | $(X) \leftarrow \operatorname{Rr}, X \leftarrow X + 1$        | None    | 2   |
| ST            | - X, Rr           | Store Indirect and Pre-Dec.                      | $X \leftarrow X - 1, (X) \leftarrow Br$                       | None    | 2   |
| ST            | Y, Rr             | Store Indirect Store Indirect                    | $(Y) \leftarrow Rr$                                           | None    | 2   |
| ST            | Y+, Rr            | Store Indirect and Post-Inc.                     | $(Y) \leftarrow Rr, Y \leftarrow Y + 1$                       | None    | 2   |
| ST            | - Y, Rr           | Store Indirect and Pre-Dec.                      | $Y \leftarrow Y - 1, (Y) \leftarrow Rr$                       | None    | 2   |
| STD           |                   | Store Indirect with Displacement                 | 7, 1                                                          | None    | 2   |
| ST            | Y+q,Rr<br>Z, Rr   | Store Indirect with Displacement  Store Indirect | $(Y + q) \leftarrow Rr$ $(Z) \leftarrow Rr$                   | None    | 2   |
| ST            |                   | Store Indirect  Store Indirect and Post-Inc.     |                                                               |         | 2   |
|               | Z+, Rr            |                                                  | $(Z) \leftarrow Rr, Z \leftarrow Z + 1$                       | None    | 2   |
| ST            | -Z, Rr            | Store Indirect and Pre-Dec.                      | $Z \leftarrow Z - 1, (Z) \leftarrow Rr$                       | None    |     |
| STD           | Z+q,Rr            | Store Indirect with Displacement                 | $(Z+q) \leftarrow Rr$                                         | None    | 2   |
| STS           | k, Rr             | Store Direct to SRAM                             | (k) ← Rr                                                      | None    | 2   |
| LPM           |                   | Load Program Memory                              | R0 ← (Z)                                                      | None    | 3   |
| LPM           | Rd, Z             | Load Program Memory                              | $Rd \leftarrow (Z)$                                           | None    | 3   |
| LPM           | Rd, Z+            | Load Program Memory and Post-Inc                 | $Rd \leftarrow (Z), Z \leftarrow Z+1$                         | None    | 3   |
| SPM           |                   | Store Program Memory                             | (Z) ← R1:R0                                                   | None    | -   |
| IN            | Rd, P             | In Port                                          | $Rd \leftarrow P$                                             | None    | 1   |
| OUT           | P, Rr             | Out Port                                         | P ← Rr                                                        | None    | 1   |
| PUSH          | Rr                | Push Register on Stack                           | STACK ← Rr                                                    | None    | 2   |
| POP           | Rd                | Pop Register from Stack                          | Rd ← STACK                                                    | None    | 2   |
| BIT AND BIT-1 | TEST INSTRUCTIONS |                                                  |                                                               |         |     |
| SBI           | P,b               | Set Bit in I/O Register                          | I/O(P,b) ← 1                                                  | None    | 2   |
| CBI           | P,b               | Clear Bit in I/O Register                        | $I/O(P,b) \leftarrow 0$                                       | None    | 2   |
| LSL           | Rd                | Logical Shift Left                               | $Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0$                | Z,C,N,V | 1   |
| LSR           | Rd                | Logical Shift Right                              | $Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0$                | Z,C,N,V | 1   |
| ROL           | Rd                | Rotate Left Through Carry                        | $Rd(0)\leftarrow C,Rd(n+1)\leftarrow Rd(n),C\leftarrow Rd(7)$ | Z,C,N,V | 1   |
| ROR           | Rd                | Rotate Right Through Carry                       | $Rd(7)\leftarrow C,Rd(n)\leftarrow Rd(n+1),C\leftarrow Rd(0)$ | Z,C,N,V | 1   |
| ASR           | Rd                | Arithmetic Shift Right                           | $Rd(n) \leftarrow Rd(n+1), n=06$                              | Z,C,N,V | 1   |
| SWAP          | Rd                | Swap Nibbles                                     | Rd(30)←Rd(74),Rd(74)←Rd(30)                                   | None    | 1   |
| BSET          | s                 | Flag Set                                         | SREG(s) ← 1                                                   | SREG(s) | 1   |
| BCLR          | s                 | Flag Clear                                       | SREG(s) ← 0                                                   | SREG(s) | 1   |
| BST           | Rr, b             | Bit Store from Register to T                     | T ← Rr(b)                                                     | T       | 1   |
| BLD           | Rd, b             | Bit load from T to Register                      | $Rd(b) \leftarrow T$                                          | None    | 1   |
| SEC           | .,.               | Set Carry                                        | C ← 1                                                         | С       | 1   |
| CLC           |                   | Clear Carry                                      | C ← 0                                                         | С       | 1   |
| SEN           |                   | Set Negative Flag                                | N ← 1                                                         | N       | 1   |
| CLN           |                   | Clear Negative Flag                              | N ← 0                                                         | N       | 1   |
| SEZ           |                   | Set Zero Flag                                    | Z ← 1                                                         | Z       | 1   |
| CLZ           |                   | Clear Zero Flag                                  | Z ← 0                                                         | Z       | 1   |
| SEI           |                   | Global Interrupt Enable                          | I ← 1                                                         | 1       | 1   |
|               |                   | ·                                                |                                                               | 1       |     |
| CLI           |                   | Global Interrupt Disable                         | 1←0                                                           | 0       | 1   |
| SES           |                   | Set Signed Test Flag                             | S ← 1                                                         | S       | 1   |
| CLS           |                   | Clear Signed Test Flag                           | S ← 0                                                         | S       | 1   |
| SEV           |                   | Set Twos Complement Overflow.                    | V ← 1                                                         | V       | 1   |
| CLV           |                   | Clear Twos Complement Overflow                   | V ← 0                                                         | V       | 1   |
| SET           |                   | Set T in SREG                                    | T ← 1                                                         | Т       | 1   |
|               |                   |                                                  |                                                               |         |     |
| CLT<br>SEH    |                   | Clear T in SREG  Set Half Carry Flag in SREG     | T ← 0<br>H ← 1                                                | T<br>H  | 1 1 |





# Instruction Set Summary (Continued)

| CLH           |             | Clear Half Carry Flag in SREG | H ← 0                                    | Н    | 1   |
|---------------|-------------|-------------------------------|------------------------------------------|------|-----|
| MCU CONTROL I | NSTRUCTIONS |                               |                                          |      |     |
| NOP           |             | No Operation                  |                                          | None | 1   |
| SLEEP         |             | Sleep                         | (see specific descr. for Sleep function) | None | 1   |
| WDR           |             | Watchdog Reset                | (see specific descr. for WDR/timer)      | None | 1   |
| BREAK         |             | Break                         | For On-Chip Debug Only                   | None | N/A |

# **Ordering Information**

| Speed (MHz) | Power Supply | Ordering Code                                   | Package             | Operation Range               |
|-------------|--------------|-------------------------------------------------|---------------------|-------------------------------|
| 8           | 2.7 - 5.5V   | ATmega32L-8AC<br>ATmega32L-8PC<br>ATmega32L-8MC | 44A<br>40P6<br>44M1 | Commercial<br>(0°C to 70°C)   |
|             |              | ATmega32L-8AI<br>ATmega32L-8PI<br>ATmega32L-8MI | 44A<br>40P6<br>44M1 | Industrial<br>(-40°C to 85°C) |
| 16          | 4.5 - 5.5V   | ATmega32-16AC<br>ATmega32-16PC<br>ATmega32-16MI | 44A<br>40P6<br>44M1 | Commercial<br>(0°C to 70°C)   |
|             |              | ATmega32-16Al<br>ATmega32-16Pl<br>ATmega32-16MC | 44A<br>40P6<br>44M1 | Industrial<br>(-40°C to 85°C) |

|             | Package Type                                                                    |  |  |  |  |
|-------------|---------------------------------------------------------------------------------|--|--|--|--|
| 44 <b>A</b> | 44-lead, Thin (1.0 mm) Plastic Gull Wing Quad Flat Package (TQFP)               |  |  |  |  |
| 40P6        | 40-pin, 0.600" Wide, Plastic Dual Inline Package (PDIP)                         |  |  |  |  |
| 44M1        | 44-pad, 7 x 7 x 1.0 mm body, lead pitch 0.50 mm, Micro Lead Frame Package (MLF) |  |  |  |  |





## **Packaging Information**

#### **44A**

44-lead, Thin (1.0mm) Plastic Quad Flat Package (TQFP), 10x10mm body, 2.0mm footprint, 0.8mm pitch. Dimension in Millimeters and (Inches)\*
JEDEC STANDARD MS-026 ACB





\*Controlling dimension: millimeter

REV. A 04/11/2001

### 40P6

40-lead, Plastic Dual Inline
Package (PDIP), 0.600" wide
Dimension in Millimeters and (Inches)\*
JEDEC STANDARD MS-011 AC







\*Controlling dimension: Inches

REV. A 04/11/2001





### 44M1







### **Atmel Headquarters**

Corporate Headquarters 2325 Orchard Parkway San Jose, CA 95131 TEL 1(408) 441-0311 FAX 1(408) 487-2600

#### Europe

Atmel SarL Route des Arsenaux 41 Casa Postale 80 CH-1705 Fribourg Switzerland TEL (41) 26-426-5555 FAX (41) 26-426-5500

#### Asia

Atmel Asia, Ltd.
Room 1219
Chinachem Golden Plaza
77 Mody Road Tsimhatsui
East Kowloon
Hong Kong
TEL (852) 2721-9778
FAX (852) 2722-1369

#### Ianan

Atmel Japan K.K. 9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan TEL (81) 3-3523-3551 FAX (81) 3-3523-7581

### **Atmel Operations**

#### Memory

Atmel Corporate 2325 Orchard Parkway San Jose, CA 95131 TEL 1(408) 436-4270 FAX 1(408) 436-4314

#### Microcontrollers

Atmel Corporate 2325 Orchard Parkway San Jose, CA 95131 TEL 1(408) 436-4270 FAX 1(408) 436-4314

Atmel Nantes La Chantrerie BP 70602 44306 Nantes Cedex 3, France TEL (33) 2-40-18-18-18 FAX (33) 2-40-18-19-60

#### ASIC/ASSP/Smart Cards

Atmel Rousset Zone Industrielle 13106 Rousset Cedex, France TEL (33) 4-42-53-60-00 FAX (33) 4-42-53-60-01

Atmel Colorado Springs 1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 TEL 1(719) 576-3300 FAX 1(719) 540-1759

Atmel Smart Card ICs Scottish Enterprise Technology Park Maxwell Building East Kilbride G75 0QR, Scotland TEL (44) 1355-803-000 FAX (44) 1355-242-743 RF/Automotive
Atmel Heilbronn
Theresienstrasse 2
Postfach 3535
74025 Heilbronn, Germany
TEL (49) 71-31-67-0

FAX (49) 71-31-67-2340

Atmel Colorado Springs 1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 TEL 1(719) 576-3300 FAX 1(719) 540-1759

Biometrics/Imaging/Hi-Rel MPU/ High Speed Converters/RF Datacom Atmel Grenoble Avenue de Rochepleine BP 123 38521 Saint-Egreve Cedex, France TEL (33) 4-76-58-30-00 FAX (33) 4-76-58-34-80

e-mail literature@atmel.com

Web Site http://www.atmel.com

### © Atmel Corporation 2002.

Atmel Corporation makes no warranty for the use of its products, other than those expressly contained in the Company's standard warranty which is detailed in Atmel's Terms and Conditions located on the Company's web site. The Company assumes no responsibility for any errors which may appear in this document, reserves the right to change devices or specifications detailed herein at any time without notice, and does not make any commitment to update the information contained herein. No licenses to patents or other intellectual property of Atmel are granted by the Company in connection with the sale of Atmel products, expressly or by implication. Atmel's products are not authorized for use as critical components in life support devices or systems.

ATMEL®, AVR®, and AVR Studio® are the registered trademarks of Atmel.

Other terms and product names may be the trademarks of others.

