A 32-bit MIPS (Microprocessor without Interlocked Pipeline Stages) processor is a type of microprocessor architecture commonly used in embedded systems and early computer systems. MIPS processors are known for their simplicity, efficiency, and versatility.

Here is a description of the key design aspects of the implemented MIPS processor:

## **Architecture Overview:**

- 32-bit RISC MIPS processor with 16-bit data path
- Harvard architecture with separate instruction and data memories



# Registers:

- 32 general purpose 16-bit registers (GPR[31:0])
- 16-bit special purpose register (SGPR) to hold MSB of multiplication result
- 32-bit Instruction Register (IR)
- 16-bit Program Counter (PC)

### **Instruction Formats:**

- R-type: Register-Register instructions
- Format: [oper\_type][rdst][rsrc1][imm\_mode][rsrc2]
- I-type: Register-Immediate instructions
- Format: [oper\_type][rdst][rsrc1][imm\_mode][isrc]
- 32-bit fixed length instructions
- Fields:
- oper type[31:27]: Operation type
- rdst[26:22]: Destination register
- rsrc1[21:17]: Source register 1
- imm mode[16]: Immediate mode select
- rsrc2[15:11]/isrc[15:0]: Source register 2 or 16-bit immediate value

### **Instruction Set:**

- Arithmetic (add, sub, mul)
- Logical (and, or, xor etc)
- Load/Store (load, store)
- Control (jump, branch)

```
Arithmetic
                  Op code
      | movsgpr | 5'b00000
      mov
              | 5'b00001
               5'b00010
       add
              | 5'b00011
       sub
       mul
              | 5'b00100
     Logical
                  Op code
             | 5'b00101
        or
        and
               5'b00110
        xor
               5'b00111
             | 5'b01000
        xnor
        nand | 5'b01001
       | nor | 5'b01010
        not | 5'b01011
 | Load & Store | Op code
       storereg| 5'b01101
       storedin|5'b01110
      | senddout| 5'b01111
       sendreg | 5'b10001
| Jump and Branch | Op code
   +-----
      | jump | 5'b10010
       | jcarry | 5'b10011
      | jnocarry| 5'b10100
       | jsign | 5'b10101
      | jnosign | 5'b10110
      | jzero | 5'b10111
      | jnozero | 5'b11000
      | joverflow| 5'b11001
     | inooverflow| 5'b11010
   Halt
              Op code
       | halt | 5'b11011
```

# **Memory Hierarchy:**

- Harvard architecture
- 16 x 32-bit Instruction Memory (inst\_mem)
- 16 x 16-bit Data Memory (data mem)
- No caching or memory hierarchy

# **Pipeline Stages:**

The key pipeline stages are:

- 1. Fetch Instruction (fetch inst)
- 2. Decode and Execute Instruction (dec exec inst)
- 3. Update PC and fetch next instruction (next\_inst)

## **Control Unit:**

- Finite state machine based control unit to transition between pipeline stages



### FSM States:

- idle Reset/idle state
- fetch inst Fetch instruction from memory
- dec exec inst Decode and start executing instruction
- delay next inst Delay state for execution completion
- next\_inst State for branch resolution and PC update for next instruction fetch
- sense\_halt Check for halt instruction

# State Registers:

- state - Holds current FSM state

- next state - Determines next state

## Control Logic:

- next state logic determines state transitions
- state register updates on clock edge
- Output logic generates control signals

### Data Path:

- 16-bit data path
- Connects main components like registers, ALU, memories

### Data Flow:

- Instruction fetched from inst mem into IR
- GPR values moved to ALU input registers
- ALU output stored back into GPR
- Load/Store instructions transfer data between GPR and data mem
- PC provides address into inst mem for instruction fetch

# **Conditional Flags:**

The following conditional flags have been implemented for the MIPS processor:

# Carry Flag:

- Set when an arithmetic operation results in a carry out
- Used for add and subtract operations
- Set based on 17-bit temporary sum (temp sum)

# Sign Flag:

- Indicates sign of result
- Set to MSB of result register (GPR or SGPR)

### Zero Flag:

- Indicates if result is zero
- Set by ANDing all bits of result register

### Overflow Flag:

- Indicates arithmetic overflow
- Set based on operand and result MSBs
- Used for add and subtract instructions

The flags are set in the decode\_condflag task based on the instruction type and result.

### **Jump and Branch**

The key features of jump and branching in the MIPS processor code are:

## Jump Instructions:

- 'jump instruction for unconditional jump

- Jumps to 16-bit address specified in instruction
- Sets jmp flag to take jump

### **Branch Instructions:**

- Conditional branch instructions based on flag values
- E.g. jcarry, jsign, jzero, joverflow
- Compare flag value to determine if branch is taken
- Set imp flag if branch condition met

### Branch Resolution:

- Branch target resolution in next inst stage

# PC Update:

- PC updated in next inst stage
- PC incremented by 1 for sequential execution
- For jumps/branches, PC is set to target address

### Load/Store:

## Load Instructions:

- 1. sendreg: Loads data from data memory into a general-purpose register
- 2. senddout: Loads data from memory location into dout port

# **Store Instructions:**

- 1. storereg: Stores register value into data memory
- 2. storedin: Stores immediate 16-bit value into memory

**Branch Prediction**: No branch prediction

**Hazard Control:** No hazard detection or control

**Endianness: Little endian** 

**Exception Handling**: No exception handling logic