# MIPS in One Cycle Project

Using Verilog Implementation with Vivado

**Mahmoud Ghamry** 

#### Introduction

This report presents the design and implementation of a single-cycle MIPS (Microprocessor without Interlocked Pipeline Stages) processor using Verilog HDL and synthesized in Xilinx Vivado. The MIPS architecture, developed by MIPS Computer Systems, represents one of the pioneering examples of Reduced Instruction Set Computing (RISC) architecture, which emphasizes simplicity and efficiency in processor design.

System Architecture and Components: The processor implements a 32-bit data path with the following key architectural features:

- 32-bit instruction format
- 32 x 32-bit Register File
- Word-addressable memory
- Big-endian memory organization
- Von Neumann architecture with separate instruction and data memories

#### Core Components Implementation:

- 1. Arithmetic Logic Unit (ALU)
  - Supports operations: ADD, SUB, AND, OR, SLT
  - 32-bit operands with flag generation
  - · Zero flag for branch decision making

#### 2. Control Unit

- Generates control signals based on opcode and function fields
- Manages data path control including:
  - ALU operation selection
  - Register write enable
  - Memory read/write signals
  - Branch control

# 3. Memory System

- Instruction Memory (ROM-style)
- Data Memory (RAM-style)
- Word-aligned addressing
- Synchronous read/write operations

## 4. Register File

- 32 general-purpose registers (R0-R31)
- R0 hardwired to zero
- Dual read ports and single write port
- Synchronous write, asynchronous read

Instruction Set Support: The processor implements fundamental MIPS instructions including:

- Arithmetic: ADD, SUB, ADDI
- Logical: AND, OR
- Memory: LW, SW
- Branch: BNE
- Comparison: SLT,

Design Methodology: The implementation follows a modular design approach with:

- 1. Behavioral Verilog modeling
- 2. Hierarchical module organization
- 3. Synchronous design principles
- 4. Testbench-driven verification
- 5. Synthesis optimization for FPGA implementation

#### **Performance Considerations:**

- Single-cycle execution with fixed latency
- Critical path analysis through ALU and memory access
- Resource utilization optimization
- Timing constraints management

For more details visit my repo : MIPS

## **Architecture**

## **Main Structure**



# **Formats**

# R-Type

| 6      | 5  | 5  | 5  | 5     | 6    |
|--------|----|----|----|-------|------|
| opcode | rt | rs | rd | shift | func |

# I-Type

| 6      | 5  | 16               |
|--------|----|------------------|
| opcode | rt | immediate/offset |

# J-Type

| 6      | 26     |
|--------|--------|
| opcode | offset |

#### **Data Memory**

```
module
    A , WD , clk , WE , RD
);

parameter WIDTH = 32 ;
input clk , WE ;
input [WIDTH-1:0]WD,A;
output [WIDTH-1:0]RD;

reg [WIDTH-1:0]mem[1023:0];

assign RD = mem[A] ;

always @(posedge clk) begin
    if(WE)begin
        mem[WD] <= A ;
    end
    else begin
    end
end
end</pre>
```

## **Instruction Memory**

```
module Instruction_Memory(
    A , RD
);

parameter WIDTH = 32 ;
    input [WIDTH-1:0]A;
    output [WIDTH-1:0]RD;

reg [WIDTH-1:0]mem[1023:0];
    initial
    $readmemh("mem.dat",mem);

assign RD = mem[A/4]; You, 11 hours ago • Edits
endmodule
```

## Register File

```
module Register_File (
    input [4:0] A1, A2, A3,
    input [31:0] WD3,
    input clk,rst, WE3,
    output reg [31:0] RD1, RD2
);
    reg [31:0] Register_File [31:0];
    always @(*) begin
        RD1 = Register File[A1];
        RD2 = Register_File[A2];
    end
    integer i = 0;
    always @(posedge clk) begin
        if(!rst)begin
            for (i=0; i < 32; i = i + 1) begin
                Register_File[i] <= 0;</pre>
            end
        else if (WE3) begin
            Register File[A3] <= WD3;</pre>
    end
endmodule
```

#### Adder

```
module ALU(
   A,B,SELECT,OUT,ZERO
);
   parameter WIDTH = 32 ;
    input [WIDTH-1:0]A,B;
   input [2:0]SELECT;
   output reg[WIDTH-1:0]OUT;
   output reg ZERO;
    always @(*) begin
        case (SELECT)
           3'b000:begin
               OUT = A \& B;
           end
           3'b001:begin
               OUT = A \mid B;
           end
           3'b010:begin
               OUT = A + B;
           end
           3'b110:begin
               OUT = A - B;
           end
           3'b111:begin
               OUT = ( A < B ) ? 1 : 0 ; You, 4 days ago • Edit Files
           end
        endcase
        if(!OUT)begin
           ZERO = 1;
           ZERO = 0;
```

endmodule

```
module ALUop(
    input [5:0]func,
    input [1:0]aluop,
    output reg [2:0]op
);
    always @(*) begin
        if(aluop == 2'b00)begin
           op = 3'b010;
        else if (aluop == 2'b01) begin
           op = 3'b110;
        else if (aluop == 2'b10 ) begin
           if (func == 6'b100_000) begin
           op = 3'b010;
           end
           else if (func == 6'b100_010) begin
           op = 3'b110 ;
           end
           else if (func == 6'b100 100) begin
           op = 3'b000 ;
           end
           else if (func == 6'b100 101) begin
               op = 3'b001;
           end
           else if (func == 6'b101 010) begin
               op = 3'b111;
           end
           else begin
           end
    end
endmodule
```

```
module Control Unit(
   op,funct,MemtoReg,MemWrite,Branch,Jump,ALUControl,ALUSrc,RegDst,RegWrite
   input [5:0]op,funct;
   output reg MemtoReg, MemWrite, Branch, ALUSrc, RegDst, Jump, RegWrite;
   output [2:0]ALUControl;
   reg [1:0]ALUop;
    ALUop aludecode(funct,ALUop,ALUControl);
   always @(*) begin
       case(op)
           6'b000_000:begin
                {RegWrite,RegDst,ALUSrc,Branch,MemWrite,MemtoReg,ALUop,Jump} = 9'b1100 00100;
           end
           6'b100 011:begin
                {RegWrite,RegDst,ALUSrc,Branch,MemWrite,MemtoReg,ALUop,Jump} = 9'b1010_01000;
           end
           6'b101_011:begin
                {RegWrite, RegDst, ALUSrc, Branch, MemWrite, MemtoReg, ALUop, Jump} = 9'b0010_10000;
           6'b000 100:begin
                {RegWrite,RegDst,ALUSrc,Branch,MemWrite,MemtoReg,ALUop,Jump} = 9'b0001_00010;
           6'b001 000:begin
                {RegWrite,RegDst,ALUSrc,Branch,MemWrite,MemtoReg,ALUop,Jump} = 9'b1010 00000;
           end
           6'b000 010:begin
                {RegWrite,RegDst,ALUSrc,Branch,MemWrite,MemtoReg,ALUop,Jump} = 9'b0000_00001;
           end
               default: begin
                   {RegWrite,RegDst,ALUSrc,Branch,MemWrite,MemtoReg,ALUop,Jump} = 0;
               end
   end
```

# PC (Program Counter)

#### MUX 2 X 1

# Sign extend

```
odule datapath(
  clk,rst,Result
  input clk,rst;
  output [31:0]Result;
  parameter WIDTH = 32;
  wire [WIDTH-1:0]input1 mux1,out mux1;
  wire [WIDTH-1:0]PC plus4;
  wire [WIDTH-1:0]instr;
  wire MemtoReg,MemWrite,Branch,Jump,ALUSrc,RegDst,RegWrite;
  wire [2:0]ALUControl;
  Control_Unit CPU(instr[31:26],instr[5:0],MemtoReg,MemWrite,Branch,Jump,ALUControl,ALUSrc,RegDst,RegWrite);
  wire [31:0]addr;
  mux2_1 #(.WIDTH(WIDTH))mux1(input1_mux1,addr,Jump,out_mux1);
 assign addr = {PC_plus4[31:28],instr[25:0],2'b00};
  wire [WIDTH-1:0]PC_OUT;
  DFF #(.WIDTH(WIDTH))PC(out_mux1,PC_OUT,clk,rst);
  Adder #(.WIDTH(WIDTH))PCPLUS4(PC_OUT,4,PC_plus4);
  Instruction_Memory #(.WIDTH(WIDTH))INSTR_MEM(PC_OUT,instr);
  wire [4:0]WriteReg;
  mux2_1 #(.WIDTH(5))mux2(instr[20:16],instr[15:11],RegDst,WriteReg);
  wire [WIDTH-1:0]SignImm,SrcB,wiretomux3;
  mux2_1 #(.WIDTH(WIDTH))mux3(wiretomux3,SignImm,ALUSrc,SrcB);
  signextend SIGNEXTENDED(instr[15:0], SignImm);
  wire [WIDTH-1:0]OUT_shifter2;
  shift2 #(.WIDTH(WIDTH))SHIFTER BRANCH(SignImm,OUT shifter2);
  wire [WIDTH-1:0]PCbranch;
  Adder #(.WIDTH(WIDTH))PCBRANCH(OUT_shifter2,PC_plus4,PCbranch);
  wire [WIDTH-1:0]SrcA;
  Register_File REg_FILE(instr[25:21],instr[20:16],WriteReg,Result,clk,rst,RegWrite,SrcA,wiretomux3);
  wire [WIDTH-1:0]OUT_ALU;
  ALU #(.WIDTH(WIDTH))alu(SrcA,SrcB,ALUControl,OUT_ALU,ZERO);
  wire PCSrc;
  assign PCSrc = Branch & ZERO ;
  mux2_1 #(.WIDTH(WIDTH))mux4(PC_plus4,PCbranch,PCSrc,input1_mux1);
  wire [WIDTH-1:0]ReadData;
  Data_Memory #(.WIDTH(WIDTH))DataMEM(OUT_ALU,wiretomux3,clk,MemWrite,ReadData);
  mux2_1 #(.WIDTH(WIDTH))mux5(OUT_ALU,ReadData,MemtoReg,Result);
ndmodule
```

#### **Testbench**

```
module MIPS_tb;
 logic clk ,rst;
 logic [31:0]Result;
 datapath MIPS(clk,rst,Result);
 initial begin
   clk = 0;
   forever begin
       #10 clk = ~clk;
 end
   initial begin
   rst = 0;
   @(negedge clk);
   rst = 1 ;
   #300;
   $stop;
   end
endmodule
```

#### DO File

```
vlib work
vlog -f lists.list
vsim -voptargs=+acc work.MIPS_tb
#add wave * You, 13 hours ago • Add work & Files
add wave -position insertpoint sim:/MIPS_tb/MIPS/*
run -all
#quit -sim
```

```
Adder.v
ALU.v
ALUOP.v
Control_Unit.v
Data_Memory.v
datapath.v
DFF.v
Instruction_Memory.v
mux2_1.v
Register_File.v
shift2.v
signextend.v
MIPS_tb.sv
You,
```

# **Important Tables**



| ALUOp | Meaning             |
|-------|---------------------|
| 00    | add                 |
| 01    | subtract            |
| 10    | look at funct field |
| 11    | n/a                 |

| ALUOp | Funct        | ALUControl          |
|-------|--------------|---------------------|
| 00    | X            | 010 (add)           |
| X1    | X            | 110 (subtract)      |
| 1X    | 100000 (add) | 010 (add)           |
| 1X    | 100010 (sub) | 110 (subtract)      |
| 1X    | 100100 (and) | 000 (and)           |
| 1X    | 100101 (or)  | 001 (or)            |
| 1X    | 101010 (slt) | 111 (set less than) |

| Instruction | Opcode | RegWrite | RegDst | ALUSrc | Branch | MemWrite | MemtoReg | ALUOp | Jump |
|-------------|--------|----------|--------|--------|--------|----------|----------|-------|------|
| R-type      | 000000 | 1        | 1      | 0      | 0      | 0        | 0        | 10    | 0    |
| 1w          | 100011 | 1        | 0      | 1      | 0      | 0        | 1        | 00    | 0    |
| SW          | 101011 | 0        | X      | 1      | 0      | 1        | X        | 00    | 0    |
| beq         | 000100 | 0        | X      | 0      | 1      | 0        | X        | 01    | 0    |
| addi        | 001000 | 1        | 0      | 1      | 0      | 0        | 0        | 00    | 0    |
| j           | 000010 | 0        | X      | X      | X      | 0        | X        | XX    | 1    |

| Element             | Parameter            | Delay (ps) |
|---------------------|----------------------|------------|
| register clk-to-Q   | $t_{pcq}$            | 30         |
| register setup      | $t_{ m setup}$       | 20         |
| multiplexer         | t <sub>mux</sub>     | 25         |
| ALU                 | t <sub>ALU</sub>     | 200        |
| memory read         | t <sub>mem</sub>     | 250        |
| register file read  | $t_{RFread}$         | 150        |
| register file setup | t <sub>RFsetup</sub> | 20         |

#### **Results**

# Waveform



## Vivado





#### **Design Timing Summary**

| Setup                          |         | Hold                         |          | Pulse Width                              |          |
|--------------------------------|---------|------------------------------|----------|------------------------------------------|----------|
| Worst Negative Slack (WNS): 3. | .182 ns | Worst Hold Slack (WHS):      | 0.720 ns | Worst Pulse Width Slack (WPWS):          | 4.500 ns |
| Total Negative Slack (TNS): 0. | .000 ns | Total Hold Slack (THS):      | 0.000 ns | Total Pulse Width Negative Slack (TPWS): | 0.000 ns |
| Number of Failing Endpoints: 0 | )       | Number of Failing Endpoints: | 0        | Number of Failing Endpoints:             | 0        |
| Total Number of Endpoints: 5.  | 520     | Total Number of Endpoints:   | 520      | Total Number of Endpoints:               | 265      |

| Name 1                 | Slice LUTs<br>(20800) | Slice Registers<br>(41600) | F7<br>Muxes<br>(16300) | Slice<br>(815<br>0) | LUT as Logic<br>(20800) | LUT Flip Flop Pairs<br>(20800) | Bonded IOB<br>(106) | BUFGCTRL<br>(32) |
|------------------------|-----------------------|----------------------------|------------------------|---------------------|-------------------------|--------------------------------|---------------------|------------------|
| ∨ N datapath           | 358                   | 299                        | 48                     | 154                 | 358                     | 25                             | 34                  | 2                |
| I alu (ALU)            | 8                     | 32                         | 0                      | 25                  | 8                       | 0                              | 0                   | 0                |
| > I CPU (Control_Unit) | 67                    | 3                          | 0                      | 32                  | 67                      | 1                              | 0                   | 0                |
| PC (DFF)               | 182                   | 8                          | 16                     | 67                  | 182                     | 7                              | 0                   | 0                |
| PCBRANCH (Adder)       | 0                     | 0                          | 0                      | 2                   | 0                       | 0                              | 0                   | 0                |
| PCPLUS4 (Adder_0)      | 0                     | 0                          | 0                      | 2                   | 0                       | 0                              | 0                   | 0                |
| REg_FILE (Register_F   | 145                   | 256                        | 32                     | 117                 | 145                     | 0                              | 0                   | 0                |

# References

Harris, D. M. (2007). Digital Design and Computer Architecture.

https://cs.stackexchange.com/questions/90485/mips-cpu-single-cycle-mips-processor-r-type-instruction-aluop-code-confusion