# Spartan-6 DSP48A1 Project

Verilog Implementation and Design Flow

Mahmoud Ghamry

## Contents

| 1. Introduction                     | 1  |
|-------------------------------------|----|
| 2. Architecture highlights          | 2  |
| 3. Design Consideration             |    |
| 3.1 DSP48A1 Slice Primitive         | 3  |
| 3.2 Simplified DSP48A1 Slice        | 4  |
| 3.2 DSP48A1 Slice in Detail         | 4  |
| 4.CODING                            |    |
| 4.1 MAIN CODE                       | 5  |
| 4.2 TEST BENCH CODE                 | 9  |
| 5.RESULT                            |    |
| 5.1 Result from Questa Sim -64 2021 |    |
| 5.1.1 Wave form                     | 11 |
| 5.2 Schematic using VIVADO 2018     |    |
| 5.2.1 Elaborated Design             | 11 |
| 5.2.2 Synthesis Design              | 12 |
| 5.2.3 Implementation Design         | 12 |
| 6. REPORTS                          |    |
| 6.1 Utilization                     | 13 |
| 6.2 TIME                            | 13 |
| 7. ADDTION FILES                    |    |
| 7.1 DO FILE                         | 14 |
| 7.2 Constraints                     | 14 |
| 8 Implementation DEVICE IN EDGA     | 1/ |

### 1. Introduction

The DSP48A1 block, an evolution of the DSP48A slice found in Extended Spartan-3A FPGAs, stands out as a powerful component in digital signal processing. This versatile slice supports numerous DSP algorithms while utilizing minimal general-purpose FPGA logic, resulting in a design that is low power, high performance, and efficiently utilizes the device.

At its core, the DSP48A1 features an 18-bit input pre-adder, an 18x18-bit two's complement multiplier, and a 48-bit sign-extended adder/subtractor/accumulator. This combination is integral to a wide range of DSP applications. However, a closer examination reveals a wealth of subtle features that enhance its utility, versatility, and speed.

Programmable pipelining of input operands, intermediate products, and accumulator outputs significantly boosts throughput. The 48-bit internal bus facilitates virtually unlimited aggregation of DSP slices, making it an incredibly scalable solution.

A standout feature of the DSP48A1 is its ability to cascade results from one slice to the next without relying on general fabric routing. This capability provides high-performance, low-power post-addition for DSP filter functions of any tap length. Additionally, the cascading of input streams from slice to slice, facilitated by the C input port, allows for the creation of complex 3-input mathematical functions, such as 3-input addition and 2-input multiplication with a single addition.

Moreover, the D input port enables the use of a second argument with the pre-adder, reducing the utilization of DSP48A1 slices in symmetric filters. These features collectively make the DSP48A1 an exceptional arithmetic building block, enhancing the performance and efficiency of digital signal processing tasks.

# 2. Architecture highlights

Two-input pre-adder/subtracter for efficient implementation of symmetric filters

- 18-bit x 18-bit, two's-complement multiplier with a full-precision 36-bit result, sign extended to 48 bits.
- Two-input, flexible 48-bit post-adder/subtracter with optional registered accumulation feedback.
- Dynamic user-controlled operating modes to adapt DSP48A1 slice functions from clock cycle to clock cycle.
- Cascading 18-bit B bus, supporting input sample propagation.
- Cascading 48-bit P bus, supporting output propagation of partial results.
- Advanced carry management (cascadable, register capable, and routable to the user logic).
- Direct 36-bit multiplier output to the user logic.
- Performance enhancing pipeline options for control and data signals are selectable by configuration bits.
- Input port *C* typically used for multiply-add operation, large two-operand addition, or flexible rounding mode.
- Separate reset and clock enable for control and data registers.
- I/O registers, ensuring maximum clock performance and highest possible sample rates with no area cost.

# 3. Design Considerations

### 3.1 DSP48A1 Slice Primitive



Figure 3-1: DSP48A1 Slice Primitive

# 3.2 Simplified DSP48A1 Slice



Figure 3-2: Simplified DSP48A1 Slice with Pre-Adder

### 3.2 DSP48A1 Slice in Detail



Figure 3-3: DSP48A1 Slice in Detail

### 4.CODING

#### 4.1 MAIN CODE

```
module DSP (
        A,B,C,D,CARRYIN,CARRYOUT,CARRYOUTF,OPMODE,
        CLK, BCIN, RSTA, RSTB, RSTM, RSTP, RSTC, RSTD, RSTCARRYIN,
        RSTOPMODE, CEA, CEB, CEM, CEP, CEC, CED, CECARRYIN, CEOPMODE, PCIN,
         BCOUT, PCOUT, P, M
                 );
                           -PARAMETERS SECTION -----
        parameter A0REG
10
                                 = 1 :
        parameter A1REG
11
        parameter B0REG
12
        parameter B1REG
                                 = 1 :
13
        parameter CREG
14
                                 = 1 ;
        parameter DREG
                                 = 1;
15
        parameter MREG
16
                                 = 1;
        parameter PREG
17
        parameter CARRYINREG
                                = 1;
18
        parameter CARRYOUTREG = 1;
19
        parameter OPMODEREG = 1;
20
        parameter CARRYINSEL = "OPMODE5";
21
        parameter B INPUT
                                 = "DIRECT";
22
                                 = "SYNC";
        parameter RSTTYPE
23
                     ----INPUTS SECTION -
        input [17:0]A,B,D,BCIN;
25
        input [47:0]C,PCIN;
        input [7:0]OPMODE;
26
27
         input CLK,CARRYIN,RSTA,RSTB,RSTM,RSTP,RSTC,RSTD,RSTCARRYIN,
               RSTOPMODE, CEA, CEB, CEM, CEP, CEC, CED, CECARRYIN, CEOPMODE;
28
```

Figure 4-1: main code

```
//----OUTPUTS SECTION -----
output [17:0]BCOUT;
output [47:0]PCOUT,P;
output [35:0]M;
output CARRYOUT , CARRYOUTF ;
wire M2, CINDFF, COUTDFF;
wire [7:0]opmode;
wire [17:0]DFF,BDFF,B0DFF,ADD1,M1,B1DFF,A0DFF,A1DFF;
wire [35:0]MUL,MULDFF;
wire [47:0]CON,MUX_1,MUX_2,CFF,ADD2,z;
//-----REG WITH MUX SECTION -
REG_MUX #(8,RSTTYPE,OPMODEREG)OPMODE_OUT(OPMODE,opmode,CLK,RSTOPMODE,CEOPMODE);
REG_MUX #(18,RSTTYPE,DREG)D_REG(D,DFF,CLK,RSTD,CED);//D,OUT,CLK,RST,ENABLE
REG_MUX #(18,RSTTYPE,B0REG)B_REG0(BDFF,B0DFF,CLK,RSTB,CEB);
REG_MUX #(18,RSTTYPE,B1REG)B_REG1(M1,B1DFF,CLK,RSTB,CEB);
REG_MUX #(18,RSTTYPE,A0REG)A_REGO(A,A0DFF,CLK,RSTA,CEA);
REG_MUX #(18,RSTTYPE,A1REG)A_REG1(A0DFF,A1DFF,CLK,RSTA,CEA);
REG_MUX #(48,RSTTYPE,CREG)C_REG(C,CFF,CLK,RSTC,CEC);
REG_MUX #(36,RSTTYPE,MREG)OUT_MULTIPLY(MUL,MULDFF,CLK,RSTM,CEM);
REG_MUX #(1,RSTTYPE,CARRYINREG)CYI(M2,CINDFF,CLK,RSTCARRYIN,CECARRYIN);
REG_MUX #(1,RSTTYPE,CARRYOUTREG)CYO(COUTDFF,CARRYOUT,CLK,RSTCARRYIN,CECARRYIN);
REG_MUX #(48,RSTTYPE,PREG)P_REG(ADD2,P,CLK,RSTP,CEP);
```

Figure 4-2: main code

```
//-----ASSIGN SECTION ---
   assign BDFF = ( B_{INPUT} == "DIRECT" ) ? B : BCIN ; assign ADD1 = (opmode[6] == 1) ? DFF - B0DFF : DFF + B0DFF ;
   assign M1 = (opmode[4] == 1) ? BODFF : ADD1 ;
   assign MUL = B1DFF * A1DFF;
   assign BCOUT = B1DFF;
   assign CON = {DFF[11:0],A1DFF,B1DFF};
   assign M = MULDFF;
   assign M2 = (CARRYINSEL == "OPMODE5" ) ? opmode[5] : CARRYIN ;
   assign {COUTDFF,ADD2} = (opmode[7] == 0 ) ? MUX_1 + MUX_2 + CINDFF : MUX_1 - MUX_2 - CINDFF ;
   assign z = \{12'b0000_0000_0000, MULDFF\};
   assign CARRYOUTF = CARRYOUT;
   assign PCOUT = P ;
   //---- MUX SECTION ----
   mux4 #(48)MUX1(CON,P,z,48'b0,opmode[1:0],MUX_1);
   mux4 #(48)MUX2(CFF,P,PCIN,48'b0,opmode[3:2],MUX_2);
endmodule : DSP
```

Figure 4-3: main code

```
module REG_MUX (D,OUT,CLK,RST,ENABLE
                                              );
        parameter SIZE = 18;
        parameter RSTTYPE = "SYNC";
        parameter SEL = 1;
        input [ SIZE - 1 : 0 ]D;
        input CLK,RST,ENABLE;
        output reg [SIZE-1:0]OUT;
11
12 ▼
        generate
13
            if(SEL == 1)begin
            if(RSTTYPE == "ASYNC") begin
14 ▼
15 ▼
                 always @(posedge CLK or posedge RST) begin
                     if (RST) begin
17
                         OUT <= 0;
18
                     end
19 ▼
                     else if(ENABLE) begin
                         OUT <= D ;
21
                     end
                 end
22
            end
```

Figure 4-4: instantiation code

```
else if(RSTTYPE == "SYNC") begin
24
25
                   always @(posedge CLK ) begin
26
                      if (RST) begin
27
                           OUT <= 0;
28
                      end
29
                      else if(ENABLE) begin
30
                           OUT \leftarrow D;
31
                      end
32
                   end
33
             end
34
             end
35
             else if(SEL == 0 )begin
36
             always @(*) begin
37
                  OUT = D;
38
39
                  end
40
             end
41
         endgenerate
     endmodule : REG_MUX
42
```

Figure 4-5: instantiation code

```
1 ▼ module mux4 (
         A,B,C,D,S,OUT
 4 ▼ );
         parameter size = 1;
         input [size - 1 : 0 ]A,B,C,D;
         input [ 1 : 0]S;
         output reg [ size - 1 : 0 ]OUT;
always @(*) begin
             case(S)
10
11
             2'b00: OUT = A;
12
             2'b01: OUT = B;
13
             2'b10: OUT = C;
14
             2'b11: OUT = D ;
15
16
             endcase
17
          end
18
    endmodule : mux4
19
```

Figure 4-6: instantiation code

#### **4.2 TEST BENCH CODE**

```
module DSP_TB ();
                          = 0;
   parameter AOREG
   parameter A1REG
   parameter BOREG
   parameter B1REG
   parameter CREG
   parameter DREG
                           = 1;
   parameter MREG
   parameter PREG
   parameter CARRYINREG
                          = 1;
   parameter CARRYOUTREG = 1;
   parameter OPMODEREG
                          = "OPMODE5";
   parameter CARRYINSEL
   parameter B_INPUT = "DIRECT";
   parameter RSTTYPE
                          = "ASYNC";
   reg [17:0]A,B,D,BCIN;
   reg [47:0]C,PCIN;
   reg [7:0]OPMODE;
   reg CLK, CARRYIN, RSTA, RSTB, RSTM, RSTP, RSTC, RSTD, RSTCARRYIN,
         RSTOPMODE, CEA, CEB, CEM, CEP, CEC, CED, CECARRYIN, CEOPMODE;
   wire [17:0]BCOUT;
   wire [47:0]PCOUT,P;
   wire [35:0]M;
   wire CARRYOUT, CARRYOUTF;
```

Figure 4-7:TEST BENCH code

```
DSP #(AØREG,A1REG,BØREG,B1REG,CREG,DREG,MREG,PREG,CARRYINREG,
CARRYOUTREG,OPMODEREG,CARRYINSEL,B_INPUT,RSTTYPE

)DUT(A,B,C,D,CARRYIN,CARRYOUT,CARRYOUTF,OPMODE,
CLK,BCIN,RSTA,RSTB,RSTM,RSTP,RSTC,RSTD,RSTCARRYIN,
RSTOPMODE,CEA,CEB,CEM,CEP,CEC,CED,CECARRYIN,CEOPMODE,PCIN,
BCOUT,PCOUT,P,M);
```

Figure 4-8:TEST BENCH code

```
36 initial begin
37 CLK=0;
38
39 forever
40 #1 CLK=~CLK;
41 end
42
```

Figure 4-9:TEST BENCH code

```
initial begin

A=0;B=0;D=0;BCIN=0;C=0;PCIN=0;OPMODE=0;
CARRYIN=0;RSTA=0;RSTB=0;RSTM=0;RSTC=0;
RSTD=0;RSTCARRYIN=0;RSTOPMODE=0;CEA=1;CEB=1;
CEM=1;CEP=1;CEC=1;CED=1;CECARRYIN=1;CEOPMODE=1;

@(negedge CLK);

// Test case 1: P = a
A = 2; B = 3; D = 6; C = 4; PCIN = 2; BCIN = 1; OPMODE = 8'b00010010;
@(negedge CLK); @(negedge CLK); @(negedge CLK); @(negedge CLK);

// Test case 2: P = 4
A = 2; B = 2; D = 2; C = 2; PCIN = 2; BCIN = 0; OPMODE = 8'b10010010;
@(negedge CLK); @(negedge CLK);

// Test case 3: P = 2
A = 2; B = 4; D = 2; C = 2; PCIN = 2; BCIN = 0; OPMODE = 8'b10011010;
@(negedge CLK); @(negedge CLK); @(negedge CLK); @(negedge CLK);

// Test case 4: P = 6
A = 2; B = 4; D = 3; C = 2; PCIN = 2; BCIN = 0; OPMODE = 8'b10011010;
@(negedge CLK); @(negedge CLK); @(negedge CLK);

// Test case 4: P = 6
A = 2; B = 4; D = 3; C = 2; PCIN = 2; BCIN = 0; OPMODE = 8'b10011010;
@(negedge CLK); @(negedge CLK);

// Test case 5:
A = 2; B = 4; D = 2; C = 2; PCIN = 2; BCIN = 0; OPMODE = 8'b10011010;
@(negedge CLK); @(negedge CLK); @(negedge CLK); @(negedge CLK);

// Test case 5:
A = 2; B = 4; D = 2; C = 2; PCIN = 2; BCIN = 0; OPMODE = 8'b00001010;
@(negedge CLK); @(n
```

Figure 4-10:TEST BENCH code

```
// Test case 6:

A = 2; B = 24; D = 2; C = 2; PCIN = 12; BCIN = 12; OPMODE = 8'b11010010; @(negedge CLK);@(negedge CLK);

// Test case 7:

A = 2; B = 4; D = 9; C = 5; PCIN = 2; BCIN = 1; OPMODE = 8'b10010010; @(negedge CLK);@(negedge CLK);@(negedge CLK);@(negedge CLK);@(negedge CLK);

// Test case 8:

A = 2; B = 4; D = 2; C = 10; PCIN = 5; BCIN = 0; OPMODE = 8'b01010010;

@(negedge CLK); @(negedge CLK); @(negedge CLK);@(negedge CLK);

// Test case 9:

A = 2; B = 4; D = 5; C = 2; PCIN = 8; BCIN = 0; OPMODE = 8'b10010010;

@(negedge CLK);@(negedge CLK); @(negedge CLK); @(negedge CLK);

// Test case 10:

A = 2; B = 3; D = 6; C = 4; PCIN = 2; BCIN = 8; OPMODE = 8'b00111101;

@(negedge CLK);@(negedge CLK); @(negedge CLK); @(negedge CLK);

a = 2; B = 3; D = 6; C = 4; PCIN = 2; BCIN = 8; OPMODE = 8'b00111101;

*stop;
end
endmodule : DSP_TB
```

Figure 4-11:TEST BENCH code

# **5.RESULT**

### 5.1 Result from Questa Sim -64 2021

#### 5.1.1 Wave form



Figure 5-1:Wave form

# 5.2 Schematic using VIVADO 2018

### 5.2.1 Elaborated Design



Figure 5-2: Elaborated Design

# 5.2.2 Synthesis Design



Figure 5-3: Synthesis Design

## 5.2.3 Implementation Design



Figure 5-4: Implementation Design

# 6. REPORTS

## 6.1 Utilization

| Name 1                     | Slice LUTs<br>(133800) | Slice Registers<br>(267600) | Slice<br>(3345<br>0) | LUT as Logic<br>(133800) | LUT Flip Flop Pairs<br>(133800) | DSP<br>s<br>(740<br>) | Bonded IOB<br>(500) | BUFGCTRL<br>(32) |
|----------------------------|------------------------|-----------------------------|----------------------|--------------------------|---------------------------------|-----------------------|---------------------|------------------|
| ∨ N DSP                    | 273                    | 179                         | 116                  | 273                      | 50                              | 1                     | 327                 | 1                |
| ▼ A_REG1 (REG_MUX          | 0                      | 18                          | 10                   | 0                        | 0                               | 0                     | 0                   | 0                |
| ■ B_REG1 (REG_MUX          | 0                      | 36                          | 13                   | 0                        | 0                               | 0                     | 0                   | 0                |
| C_REG (REG_MUX             | 0                      | 48                          | 17                   | 0                        | 0                               | 0                     | 0                   | 0                |
| CYI (REG_MUXpara           | 1                      | 1                           | 1                    | 1                        | 1                               | 0                     | 0                   | 0                |
| CYO (REG_MUXpar            | 0                      | 2                           | 2                    | 0                        | 0                               | 0                     | 0                   | 0                |
| D_REG (REG_MUX             | 0                      | 18                          | 10                   | 0                        | 0                               | 0                     | 0                   | 0                |
| ■ OPMODE_OUT (REG          | 272                    | 8                           | 83                   | 272                      | 0                               | 0                     | 0                   | 0                |
| <b>▼ OUT_MULTIPLY</b> (REG | 0                      | 0                           | 0                    | 0                        | 0                               | 1                     | 0                   | 0                |
| P_REG (REG_MUX             | 0                      | 48                          | 12                   | 0                        | 0                               | 0                     | 0                   | 0                |

Figure 6-1: Utilization Report

# 6.2 TIME

| 211 ns | Worst Hold Slack (WHS):      | 0.263 ns                                                     | Worst Pulse Width Slack (WPWS):                                         | 4.500 ns                                                                                                                                      |
|--------|------------------------------|--------------------------------------------------------------|-------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| 000 ns | Total Hold Slack (THS):      | 0.000 ns                                                     | Total Pulse Width Negative Slack (TPWS):                                | 0.000 ns                                                                                                                                      |
|        | Number of Failing Endpoints: | 0                                                            | Number of Failing Endpoints:                                            | 0                                                                                                                                             |
| 25     | Total Number of Endpoints:   | 125                                                          | Total Number of Endpoints:                                              | 181                                                                                                                                           |
| 0      | 000 ns                       | OOO ns Total Hold Slack (THS):  Number of Failing Endpoints: | 000 ns Total Hold Slack (THS): 0.000 ns  Number of Failing Endpoints: 0 | 000 ns Total Hold Slack (THS): 0.000 ns Total Pulse Width Negative Slack (TPWS):  Number of Failing Endpoints: 0 Number of Failing Endpoints: |

Figure 6-2: Time Report

### 7. ADDTION FILES

#### 7.1 DO FILE

```
1 vlib work
2 vlog DSP.v DSP_TB.v mux4.v REG_MUX.V
3 vsim -voptargs=+acc work.DSP_TB
4 add wave *
5 run -all
6 #quit -sim
```

Figure 7-1: DO file

#### 7.2 Constraints

```
6 ## Clock signal
7 set_property -dict { PACKAGE_PIN W5 IOSTANDARD LVCMOS33 } [get_ports CLK]
8 create_clock -add -name sys_clk_pin -period 10.00 -waveform {0 5} [get_ports CLK]
```

Figure 7-2: Constraints\_basys

# 8. Implementation DEVICE IN FPGA



Figure 8: Implementation