1

## Homework #3

**Assigned**: 18/04/2023 **Due**: 30/04/2023



1. Consider a five-stage pipelined datapath for MIPS architecture with the following latencies:

| IF     | ID     | EX     | MEM    | WB     | Pipeline registers |
|--------|--------|--------|--------|--------|--------------------|
| 235 ps | 115 ps | 165 ps | 235 ps | 100 ps | 15 ps              |

Note that pipeline registers also have some latency, namely 15 ps (last column in the table). (20 pts)

a. Assuming there are no stalls, what is the speedup achieved by pipelining a single-cycle datapath? (10 pts)

1 cycle =>= 235 + 115 + 165 + 235 + 100 = 850 psCongert => = 235 + 15 = 250 psSpeed-up => = 850/250 = 3.4 (4ines forter)

b. Assume that instructions of a benchmark executed by the pipelined processor are broken down as follows:

| Load | Store | Branch | Jump | R-type |
|------|-------|--------|------|--------|
| 30%  | 15%   | 10%    | 5%   | 40%    |

Also assume that 40% of loads are immediately followed by an instruction that uses the result of load; and branch penalty on misprediction is three clock cycles and 20% of branches are mispredicted. Jumps take two clock cycles to execute. Compute CPI of the pipelined processor (10 pts).

 $\int v M p^{2} 2^{+} 0.05 = 0.1 cc$   $loud = 0.3^{+} ((0.4 + 6) + (0.6 + 5)) = 1.62 cc$   $Bronch = 0.1^{+} ((0.2 + 8) + (0.8 + 5)) = 0.56 cc$   $Store = 0.15^{+} 5 = 0.45 cc$  R - type = 0.4 + 5 = 2 cc

2. Consider the following 10-bit floating-point number system in which we use 1 bit for the sign, 4 bits for the exponent, and 5 bits for the significand (mantissa). The exponent bias is equal to 7, and the largest and smallest biased exponents are reserved (similar to IEEE 754 Standard). The significand uses a hidden (implicit) 1. The value of a floating-point number can be calculated using the following expression:

value = 
$$(-1)^{sign} \times (1.0 + significand) \times 2^{exponent-bias}$$
 (20 pts)

a. Find floating-point representation of the following real numbers: (10 pts)

$$x = 45.0$$

$$y = 0.75$$

$$z = -44.0$$

**b.** Compute t = x + y using precise floating-point arithmetic with guard (G), Round (R), and Sticky (S) bits. Use round-to-nearest-even scheme if you need to. (**5 pts**)

|   |    |   |   |   |   |   | G | R | S |
|---|----|---|---|---|---|---|---|---|---|
| Х | 1. | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 |
| У |    |   |   |   |   |   |   |   |   |
| t |    |   |   |   |   |   |   |   |   |
| t |    |   |   |   |   |   |   |   |   |

c. Compute v = t+z the same way. Is what you found correct? (5 pts)

|     |   |    |  |  |   | D |   |
|-----|---|----|--|--|---|---|---|
|     |   |    |  |  | G | R | 3 |
| t   |   | 1. |  |  |   |   |   |
|     |   |    |  |  |   |   |   |
| Z   | - |    |  |  |   |   |   |
| 7.7 |   |    |  |  |   |   |   |

3. Assume that your benchmark has the following instruction frequencies:

|           | R-type | branch | the rest |
|-----------|--------|--------|----------|
| Benchmark | 40%    | 20%    | 40%      |

Also assume the following branch predictor accuracies:

|           | Always-taken | Always-not-taken | Dynamic predictor |
|-----------|--------------|------------------|-------------------|
| Benchmark | 45%          | 55%              | 60%               |

Assume also that CPI = 1 without branch mispredictions. (20 pts)

**a.** Stall cycles due to mispredicted branches increase CPI. Assume that the branch outcomes are determined in **MEM** stage, that there are no data hazards, and that no delay slots are used. Calculate the CPI after the stalls due to mispredicted branches with "Always-taken", "Always-not-taken", and "Dynamic" predictors? (Hint: When a branch is mispredicted, the instructions in **IF**, **ID**, and **EX** stages must be flushed out of the pipeline) (**10 pts**)

If 
$$f = f(x) + f(x) + f(x) = f(x) =$$

**b.** With the "dynamic" predictor, what speedup would be achieved if we eliminated half of the branches by turning each branch into <u>two</u> R-type instructions? Assume that the performance of the predictor improves to 90% after this modification. (**Hint**: clock count = IC × CPI) (10 pts)

Short = 1.00 \* 1.24 0.4 R + 0.4 T + 0.2 B => 0.6 R + 0.4 T + 0.1 M  $=> (PI \rightarrow \frac{100}{110} + (\frac{10}{110} * (0.9 + 0.4)) = 1.027$   $=> (NO_2 110^4 1.027 = 112.97$ (124)/(112.97) = 1.0976 4. Consider a program consisting of five conditional branches. Below are the outcomes of each branch for one execution of the program (T for taken, N for not taken).

Branch 1: T-T-T
Branch 2: N-N-N-N
Branch 3: T-N-T-N-T-N
Branch 4: T-T-T-N-T
Branch 5: T-T-N-T-T-N-T

For dynamic schemes, assume each branch has its own prediction buffer. List the predictions for the following branch prediction schemes for the execution of the code above. What are the total prediction accuracies? (20 pts)

a. There is one 1-bit dynamic predictor for each branch, and each is initialized to "Predict Not Taken". (5 pts)

Branch 1: N - T - T  $\rightarrow$  2/3 Branch 2: N - N - N - N  $\rightarrow$  4/4 Branch 3: N - T - N - T - N - T  $\rightarrow$  9/6 Branch 4: N - T - T - T - N  $\rightarrow$  2/5 Branch 5: N - T - T - N - T - T - N  $\rightarrow$  2/3

b. You use 2-bit dynamic predictor and that each branch has its own prediction buffer which is initialized to "Predict Not Taken". Compute the prediction accuracy for each branch and overall branch prediction accuracy. (15 pts)



5. **(25 pts)** Consider the following piece of code that will be executed in a five-stage pipelined datapath of MIPS processor:



Assume that a value written to a register can be read in the following clock cycle.

a. Indicate dependencies. (5 pts)



b. Assume that there is no forwarding in this pipelined processor. Indicate hazards and add nop instructions to eliminate them. (5 pts)

L. and E.6 Mush

i.d. exe - Mem - wb

i.d. exe - Mem - wb

nop

nop

nop

i.d. exe - mem - wb

c. Assume there is forwarding only from the ALU. Indicate hazards and add nop instructions to eliminate them. (5 pts)

ALU Granding

3 "Instruction must want for the ALU. Indicate hazards and add nop instructions to eliminate them. (5 pts)

4 "Instruction must want for the ALU. Indicate hazards and add nop instructions to eliminate them. (5 pts)

5



d. Assume there is full forwarding. Indicate hazards and add nop instructions to eliminate them (5 nts)

them. (5 pts)

forwarding premies dependencies

No need Col "nop" instructions

Use the following clock cycle times for the remainder of this exercise. Notice that the forwarding technique complicates the data path, which can result in slower clock frequency.

| Without forwarding | With ALU forwarding | With full forwarding |  |  |
|--------------------|---------------------|----------------------|--|--|
| 300 ps             | 360 ps              | 400 ps               |  |  |

e. What is the total execution time of this instruction sequence without forwarding, with ALU-forwarding and with full forwarding? (5 pts)

Without 2) 3000 pm ALU 2) 360 \$ 10 = 3600 pm Full 2) 400 \$ 2 2800 pm