



# MICROPROCESSORS AND INTERFACING SYSTEMS

Dr. Amr Elkholy

Lecture 9: Memory Interface (Part1)





- ✓8086/8088 HW Specs (Ch9)
  - Bus Timing
  - Ready and The Wait State
  - Minimum vs Maximum Mode

√ Memory Interface (Ch10)

### The Intel Microprocessors

8086/8088, 80186/80188, 80286, 80386, 80486 Pentium, Pentium Pro Processor, Pentium II, Pentium 4, and Core2 with 64-bit Extensions

Architecture, Programming, and Interfacing



**EIGHTH EDITION** 

Barry B. Brey



CHAPTER 10: MEMORY INTERFACE (PARTI)



## CH10: MEMORY INTERFACE (PART1)



Memory Devices





Addressing Decoding



### Memory Devices

# CH10: MEMORY INTERFACE



Addressing Decoding

### INTRODUCTION

Simple or complex, every microprocessor-based system has a memory system.

Almost all systems contain two main types of memory: read-only memory (ROM) and random access memory (RAM) or read/write memory.

☐ This chapter explains how to interface both memory types to the Intel family of microprocessors.

Before attempting to interface memory to the microprocessor, it is essential to understand the operation of memory components.

- In this section, we explain functions of the four common types of memory:
- Read-only memory (ROM)
- Flash memory (EEPROM)
- Static random access memory (SRAM)
- Dynamic random access memory (DRAM)

# 10-1 MEMORY DEVICES Memory Pin Connections



- address inputs
- data outputs or input/outputs
- some type of selection input
- at least one control input to select a read or write operation

FIGURE 10-1 A PSEUDO MEMORY COMPONENT ILLUSTRATING THE ADDRESS, DATA, AND CONTROL CONNECTIONS.

### **ADDRESS CONNECTIONS**

Memory devices have address inputs to select a memory location within the device.

- Almost always labeled from AO, the least significant address input, to An
- where subscript n can be any value
- always labeled as one less than total number of address pins
- A memory device with 10 address pins has its address pins labeled from A0 to A9.

### ADDRESS SPACE (MAIN MEMORY: RAM)

- $\square$ Address bus:10 bit  $\rightarrow$ Address Space:1 Kbytes (2<sup>10</sup>)
- ■Address bus:11 bit →Address Space:2 Kbytes (2<sup>11</sup>)
- □Address bus:16 bit →Address Space:64 KBytes (2<sup>16</sup>)
- □Address bus:20 bit →Address Space:1 MBytes
- □Address bus:32 bit →Address Space:4 GBytes
- □Address bus:34 bit →Address Space:16GBytes
- □Address bus:36 bit →Address Space:64GBytes
- □Address bus:38 bit →Address Space:256GBytes
- □Address bus:52 bit →Address Space:1015 Bytes

The number of address pins on a memory device is determined by the number of memory locations found within it.

- □ Today, common memory devices have between 1K (1024) to 1G (1,073,741,824) memory locations.
- with 4G and larger devices on the horizon
- A 1K memory device has 10 address pins.
- therefore, 10 address inputs are required to select any of its 1024 memory locations

- □ It takes a 10-bit binary number to select any single location on a 1024-location device.
- 1024 different combinations
- if a device has 11 address connections, it has 2048 (2K) internal memory locations

☐ The number of memory locations can be extrapolated from the number of pins.

### DATA CONNECTIONS

- All memory devices have a set of data outputs or input/outputs.
  - today, many devices have bidirectional common I/O pins
  - data connections are points at which data are entered for storage or extracted for reading

Data pins on memory devices are labeled **D0 through D7 for an** 8-bit-wide memory device.

- An 8-bit-wide memory device is often called a byte-wide memory.
  - most devices are currently 8 bits wide,
- some are 16 bits, 4 bits, or just 1 bit wide

- Catalog listings of memory devices often refer to memory locations times bits per location.
- ullet a memory device with 1K memory locations and 8 bits in each location is often listed as a 1K imes 8 by the manufacturer
- Memory devices are often classified according to total bit capacity.

### SELECTION CONNECTIONS

- Each memory device has an input that selects or enables the memory device.
  - sometimes more than one

- This type of input is most often called a chip select (CS) chip enable (CE) or simply select (S) input.
- RAM memory generally has at least one or input, and ROM has at least one
- If more than one CE connection is present, all must be activated to read or write data.

### **CONTROL CONNECTIONS**

- All memory devices have some form of control input or inputs.
- ROM usually has one control input, while RAM often has one or two control inputs

Control input often found on ROM is the output enable or gate connection, which allows data flow from output data pins.

The **OE** connection **enables and disables a set of three-state buffers located in the device** and must be active to read data.

- RAM has either one or two control inputs.
- if one control input, it is often called R/W
- If the RAM has two control inputs, they are usually labeled **WE** (or **W**), and **OE** (or **G**).
- write enable must be active to perform memory write, and OE active to perform a memory read
- when the two controls are present, they must never both be active at the same time
- □If both inputs are inactive, data are neither written nor read.
- the connections are at their high-impedance state

### **ROM MEMORY**

- Read-only memory (ROM) permanently stores programs/data resident to the system.
  - and must not change when power disconnected
- Often called nonvolatile memory, because its contents do not change even if power is disconnected.

- A device we call a ROM is purchased in mass quantities from a manufacturer.
- programmed during fabrication at the factory

- □ The EPROM (erasable programmable read-only memory) is commonly used when software must be changed often.
- or when low demand makes ROM uneconomical
- for ROM to be practical at least 10,000 devices must be sold to recoup factory charges
- An EPROM is programmed in the field on a device called an EPROM programmer.

- Also erasable if exposed to high-intensity ultraviolet light.
- depending on the type of EPROM

□PROM memory devices are also available, although they are not as common today.

□ The PROM (programmable read-only memory) is also programmed in the field by burning open tiny NI-chrome or silicon oxide fuses.

Once it is programmed, it cannot be erased.

- A newer type of read-mostly memory (RMM) is called the flash memory.
- also often called an EEPROM (electrically erasable programmable ROM)
- EAROM (electrically alterable ROM)
- or a NOVRAM (nonvolatile RAM)

Electrically erasable in the system, but they require more time to erase than normal RAM.

☐ The flash memory device is used to store setup information for systems such as the video card in the computer.

- ■Flash has all but replaced the EPROM in most computer systems for the BIOS.
- some systems contain a password stored in the flash memory device

□Flash memory has its biggest impact in memory cards for digital cameras and memory in MP3 audio players.

☐ Figure 10–2 illustrates the 2716 EPROM, which is representative of most common EPROMs.

# FIGURE 10-2 THE PIN-OUT OF THE 2716, 2K × 8 EPROM. (COURTESY OF INTEL CORPORATION.)

#### PIN CONFIGURATION

|                          |    |    | _                       |
|--------------------------|----|----|-------------------------|
| A7 🗆                     | 1  | 24 | bvcc                    |
| A <sub>6</sub> □         | 2  | 23 | □A8                     |
| A <sub>5</sub> $\square$ | 3  | 22 | □A9                     |
| A4 🗆                     | 4  | 21 | □V <sub>PP</sub>        |
| A3 🗆                     | 5  |    | □c̄s                    |
| A <sub>2</sub> $\Box$    | 6  | 19 | □A10                    |
| A <sub>1</sub> $\square$ | 7  | 18 | PD/PGM                  |
| A <sub>0</sub> $\Box$    | 8  | 17 | <b>D</b> 07             |
| 00 □                     | 9  | 16 | <b>1</b> 06             |
| 01 🗆                     | 10 | 15 | <b>D</b> O <sub>5</sub> |
| 02 🗆                     | 11 | 14 | <b>D</b> O <sub>4</sub> |
| GND 🗆                    | 12 | 13 | $\Box O_3$              |
| ,                        |    |    |                         |

#### PIN NAMES

| A <sub>0</sub> -A <sub>10</sub> | ADDRESSES          |
|---------------------------------|--------------------|
| PD/PGM                          | POWER DOWN/PROGRAM |
| <del>cs</del>                   | CHIP SELECT -      |
| 00-07                           | OUTPUTS            |

#### MODE SELECTION

| PINS<br>MODE    | PD/PGM<br>(18)                            | <del>CS</del><br>(20) | V <sub>PP</sub> (21) | V <sub>CC</sub> (24) | OUTPUTS<br>(9-11, 13-17) |
|-----------------|-------------------------------------------|-----------------------|----------------------|----------------------|--------------------------|
| Read            | V <sub>IL</sub>                           | V <sub>IL</sub>       | +5                   | +5                   | DOUT                     |
| Deselect        | Don't care                                | V <sub>IH</sub>       | +5                   | +5                   | High Z                   |
| Power Down      | v <sub>IH</sub>                           | Don't care            | +5                   | +5                   | High Z                   |
| Program         | Pulsed V <sub>IL</sub> to V <sub>IH</sub> | V <sub>IH</sub>       | +25                  | +5                   | DIN                      |
| Program Verify  | V <sub>IL</sub>                           | V <sub>IL</sub>       | +25                  | +5                   | DOUT                     |
| Program Inhibit | V <sub>IL</sub>                           | v <sub>IH</sub>       | +25                  | +5                   | High Z                   |

#### **BLOCK DIAGRAM**



- ☐ Figure 10—3 illustrates the timing diagram for the 2716 EPROM.
- ■The V<sub>PP</sub> pin must be placed at a logic 1 level for data to be read from the EPROM.-
- $\square$ In some cases, the  $V_{PP}$  pin is in the same position as the WE pin on the SRAM.
- ☐ This will allow a single socket to hold either an EPROM or an SRAM.
- an example is the  $2725\underline{6}$  EPROM and 62256 SRAM, both  $32K \times 8$  devices with the same pin-out, except for  $V_{pp}$  on the EPROM and WE on the SRAM.

## FIGURE 10-3 THE TIMING DIAGRAM OF AC CHARACTERISTICS OF THE 2716 EPROM. (COURTESY OF INTEL CORPORATION.)

#### A.C. Characteristics

 $T_A = 0^{\circ}C$  to  $70^{\circ}C$ ,  $V_{CC}^{[1]} = +5V \pm 5\%$ ,  $V_{PP}^{[2]} = V_{CC} \pm 0.6V^{[3]}$ 

| Symbol            | _                             | Limits |         |      |      |                          |
|-------------------|-------------------------------|--------|---------|------|------|--------------------------|
|                   | Parameter                     | Min.   | Typ.[4] | Max. | Unit | Test Conditions          |
| t <sub>ACC1</sub> | Address to Output Delay       |        | 250     | 450  | ns   | PD/PGM = CS = VIL        |
| t <sub>ACC2</sub> | PD/PGM to Output Delay        |        | 280     | 450  | ns   | CS = VIL                 |
| tco               | Chip Select to Output Delay   |        |         | 120  | ns   | PD/PGM = V <sub>IL</sub> |
| tpF               | PD/PGM to Output Float        | 0      |         | 100  | ns   | CS = VIL                 |
| t <sub>DF</sub>   | Chip Deselect to Output Float | 0      |         | 100  | ns   | PD/PGM = V <sub>IL</sub> |
| toh               | Address to Output Hold        | 0      |         |      | ns   | PD/PGM = CS = VIL        |

#### Capacitance [5] TA = 25°C, f = 1 MHz

| Symbol           | Parameter          | Тур. | Max. | Unit | Conditions            |
|------------------|--------------------|------|------|------|-----------------------|
| CIN              | Input Capacitance  | 4    | 6    | pF   | VIN = OV              |
| C <sub>OUT</sub> | Output Capacitance | 8    | 12   | pF   | V <sub>OUT</sub> = 0V |

#### A.C. Test Conditions:

Output Load: 1 TTL gate and C<sub>L</sub> = 100 pF Input Rise and Fall Times: ≤20 ns Input Pulse Levels: 0.8V to 2.2V Timing Measurement Reference Level:

Inputs 1V and 2V Outputs 0.8V and 2V

#### WAVEFORMS



### TM\$4018 . . . NL PACKAGE (TOP VIEW)



 One important piece of information provided by the timing diagram and data sheet is the memory access time

that is the time it takes the memory to read information



- The basic speed of this EPROM is 450 ns.
- recall that 8086/8088 operated with a 5 MHz clock allowed memory 460 ns to access data

- ☐ This type of component requires wait states to operate properly with 8086/8088 because of its rather long access time.
- if wait states are not desired, higher-speed EPROMs are available at additional cost
- EPROM memory is available with access times of as little as 100 ns
- Obviously, wait states are required in modern microprocessors for any EPROM device.

### STATIC RAM (SRAM) DEVICES

Static RAM memory devices retain data for as long as DC power is applied.

- Because no special action is required to retain data, these devices are called static memory.
- also called volatile memory because they will not retain data without power
- The main difference between ROM and RAM is that RAM is written under normal operation, whereas ROM is programmed outside the computer and normally is only read.

- ☐ Fig 10–4 illustrates the 4016 SRAM,
- $\bullet$  a 2K  $\times$  8 read/write memory
- This device is representative of all SRAM devices.
  - except for the number of address and data connections.
- ☐ The control inputs of this RAM are slightly different from those presented earlier.
- however the control pins function exactly the same as those outlined previously
- Found under part numbers 2016 and 6116.

# **FIGURE 10–4** THE PIN-OUT OF THE **TMS4016**, **2K** $\times$ **8** STATIC RAM (SRAM). (COURTESY OF TEXAS INSTRUMENTS INCORPORATED.)



| PIN NOMENCLATURE |                  |  |  |
|------------------|------------------|--|--|
| A0 - A10         | Addresses        |  |  |
| DQ1 - DQ8        | Data In/Data Out |  |  |
| Ğ                | Output Enable    |  |  |
| 3                | Chip Select      |  |  |
| Vcc              | +5-V Supply      |  |  |
| VSS              | Ground           |  |  |
| W                | Write Enable     |  |  |

- SRAM is used when the size of the read/write memory is relatively small
- today, a small memory is less than 1M byte

### FIGURE 10-5 (A) THE AC CHARACTERISTICS OF THE TMS 4016 SRAM. (B) THE TIMING DIAGRAMS OF THE TMS4016 SRAM. (COURTESY OF TEXAS INSTRUMENTS INCORPORATED.)

#### switching characteristics over recommended voltage range, $T_A = 0$ °C to 70°C

| PARAMETER           |                                              | TMS4016-12 | TMS4016-15 | TMS4016-20 | TMS4016-25 |      |
|---------------------|----------------------------------------------|------------|------------|------------|------------|------|
|                     |                                              | MIN MAX    | MIN MAX    | MIN MAX    | MIN MAX    | UNIT |
| t <sub>a(A)</sub>   | Access time from address                     | 120        | 150        | 200        | 250        | ns   |
| t <sub>a(S)</sub>   | Access time from chip select low             | 60         | 75         | 100        | 120        | ns   |
| t <sub>a(G)</sub>   | Access time from output enable low           | 50         | 60         | 80         | 100        | ns   |
| t <sub>v(A)</sub>   | Output data valid after address change       | 10         | 15         | 15         | 15         | ns   |
| t <sub>dis(S)</sub> | Output disable time after chip select high   | 40         | 50         | 60         | 80         | ns   |
| t <sub>dis(G)</sub> | Output disable time after output enable high | 40         | 50         | 60         | 80         | ns   |
| t <sub>dis(W)</sub> | Output disable time after write enable low   | 50         | 60         | 60         | 80         | ns   |
| t <sub>en(S)</sub>  | Output enable time after chip select low     | 5          | 5          | 10         | 10         | ns   |
| t <sub>en(G)</sub>  | Output enable time after output enable low   | 5          | 5          | 10         | 10         | ns   |
| t <sub>en(W)</sub>  | Output enable time after write enable high   | 5          | 5          | 10         | 10         | ns   |

NOTES: 3.  $C_L = 100pF$  for all measurements except  $t_{dis(W)}$  and  $t_{en(W)}$ .

 $C_L = 5 \text{ pF for } t_{dis(W)} \text{ and } t_{en(W)}$ . 4.  $t_{dis}$  and  $t_{en}$  parameters are sampled and not 100% tested.

#### timing waveform of read cycle (see note 5)



#### timing waveform of write cycle no. 1 (see note 6)



- □ Figure 10–6 illustrates pin-outs of the 62256,  $32K \times 8$  static RAM.
- Packaged in a 28-pin integrated circuit
- Available with access times of 120 or 150 ns.
- Other common SRAM devices are
- 8K × 8; 128K × 8; 256K × 8
- 512K × 8; 1M × 8
- Access times can be as low as 1.0 ns for SRAM used in computer cache memory.

### FIGURE 10-6 PIN DIAGRAM OF THE 62256, $32K \times 8$ STATIC RAM.



#### PIN FUNCTION



### DYNAMIC RAM (DRAM) MEMORY

 $\square$  Available up to 256M  $\times$  8 (2G bits).

DRAM is essentially the same as SRAM, except that it retains data for only 2 or 4 ms on an integrated capacitor.

- After 2 or 4 ms, the contents of the DRAM must be completely rewritten (refreshed).
- because the capacitors, which store a logic 1 or logic 0, lose their charges

- In DRAM, the entire contents are refreshed with 256 reads in a 2or 4-ms interval.
- also occurs during a write, a read, or during a special refresh cycle

DRAM requires so many address pins that manufacturers multiplexed address inputs.

- □ Figure 10–7 illustrates a  $64K \times 4$  DRAM, the TMS4464, which stores 256K bits of data.
- note it contains only eight address inputs where it should contain 16—the number required to address 64K memory locations

# **FIGURE 10–7** THE PIN-OUT OF THE TMS4464, 64K $\times$ 4 DYNAMIC RAM (DRAM). (COURTESY OF TEXAS INSTRUMENTS INCORPORATED.)



| PIN NOMENCLATURE |                       |  |  |  |  |  |
|------------------|-----------------------|--|--|--|--|--|
| A0-A7            | Address Inputs        |  |  |  |  |  |
| CAS              | Column Address Strobe |  |  |  |  |  |
| DQ1-DQ4          | Data-In/Data-Out      |  |  |  |  |  |
| G                | Output Enable         |  |  |  |  |  |
| RAS              | Row Address Strobe    |  |  |  |  |  |
| $V_{DD}$         | +5-V Supply           |  |  |  |  |  |
| VSS              | Ground                |  |  |  |  |  |
| $\overline{w}$   | Write Enable          |  |  |  |  |  |

- 16 address bits can be forced into eight address pins in two
   8-bit increments
- this requires two special pins:
   the column address strobe
   (CAS) and row address
   strobe (RAS)

## 10-1 MEMORY DEVICES

- First, A0–A7 are placed on the address pins and strobed into an internal row latch by RAS as the row address.
- Next, address bits A8-A15 are placed on the same eight address inputs and strobed into an internal column latch by CAS as the column address

☐ The 16-bit address in the internal latches addresses the contents of one of the 4-bit memory locations.

CAS also performs chip selection input to DRAM

# FIGURE 10-8 RAS, CAS AND ADDRESS INPUT TIMING FOR THE TMS 4464 DRAM. (COURTESY OF TEXAS INSTRUMENTS INCORPORATED.)



### FIGURE 10-9 ADDRESS MULTIPLEXER FOR THE TMS4464 DRAM.



- multiplexers used to strobe column and row addresses into the address pins on a pair of TMS4464 DRAMs.
- the RAS signal not only strobes the row address into the DRAMs, but it also selects which part of the address is applied to the address inputs.

### **FIGURE 10–10** THE 41256 DYNAMIC RAM ORGANIZED AS A 256K imes 1 MEMORY DEVICE.



#### PIN FUNCTIONS

| $A_0 - A_8$ | Addresses             |  |  |  |  |  |
|-------------|-----------------------|--|--|--|--|--|
| Din         | Data in               |  |  |  |  |  |
| Dout        | Data out              |  |  |  |  |  |
| CAS         | Column Address Strobe |  |  |  |  |  |
| RAS         | Row Address Strobe    |  |  |  |  |  |
| WR          | Write enable          |  |  |  |  |  |
| $v_{cc}$    | +5V Supply            |  |  |  |  |  |
| GŃD         | Ground                |  |  |  |  |  |

- the pin-out of the 41256 dynamic RAM
- this device is organized as a 256K × 1 memory
- requires as little as 70 ns to access data

# 10-1 MEMORY DEVICES

- DRAM is often placed on small boards called SIMMs (Single In-Line Memory Modules).
- The 30-pin SIMM is organized most often as  $1M \times 8$  or  $1M \times 9$ , and  $4M \times 8$  or  $4M \times 9$ .
- illustrated in Fig 10–11 is a  $4M \times 9$
- the ninth bit is the parity bit
- □ Also shown is a newer 72 pin SIMM.
- $\square$ 72-pin SIMMs are often organized as  $1M \times 32$  or  $1M \times 36$  (with parity).
- □ Fig 10–11 illustrates a  $4M \times 36$  SIMM, which has 16M bytes of memory

**FIGURE 10—11** THE PIN-OUTS OF THE 30-PIN AND 72-PIN SIMM. (A) A 30-PIN SIMM ORGANIZED AS  $4M \times 9$  AND (B) A 72-PIN SIMM ORGANIZED AS  $4M \times 36$ .



|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | (b) |  |  |  |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--|--|--|--|--|--|
| (TOPVIEW)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |     |  |  |  |  |  |  |
| V <sub>SS</sub> D00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |     |  |  |  |  |  |  |
| NC 37 NC 38 Vas 39 CAS9 41 CAS3 42 CAS9 41 CAS3 42 CAS9 44 CAS3 44 NC 45 NC 46 | +   |  |  |  |  |  |  |

## 10-1 MEMORY DEVICES

- Pentium—Pentium 4 microprocessors have a **64-bit wide data bus**, which precludes use of the **8-bit-wide SIMMs described here**.
- 72-pin SIMMs are cumbersome as they must be paired to obtain a 64-bit-wide data connection

□64-bit-wide DIMMs (Dual In-line Memory Modules) have become the standard.

☐ The memory on these modules is organized as 64 bits wide.

Common sizes available are from 16M bytes (2M  $\times$  64) to 1G bytes (128M  $\times$  64).

### FIGURE 10-12 THE PIN-OUT OF A 168-PIN DIMM.



- The DIMM module is available in DRAM, EDO, SDRAM, and DDR (double-data rate) forms, with or without an EPROM.
- The EPROM provides information to the system on the size and the speed of the memory device for plug-and-play applications.

## 10-1 MEMORY DEVICES

- Another type is the RIMM memory module from RAMBUS Corporation,
- this memory type has faded from the market

- ☐The latest DRAM is the DDR (double-data rate) memory device and DDR2.
- DDR transfers data at each edge of the clock, making it operate at twice the speed of SDRAM

Many wait states are still required to operate this type of memory, but it can be much faster than normal SDRAM memory.



### Memory Devices





Addressing Decoding

In order to attach a memory device to the microprocessor, it is necessary to decode the address sent from the microprocessor.

Decoding makes the memory function at a unique section or partition of the memory map.

■ Without an address decoder, only one memory device can be connected to a microprocessor, which would make it virtually useless.

### WHY DECODE MEMORY?

□The 8088 has **20 address connections** and the 2716 EPROM has 11 connections.

- ☐ The 8088 sends out a 20-bit memory address whenever it reads or writes data.
- because the 2716 has only 11 address pins, there is a mismatch that must be corrected
- ☐ The decoder corrects the mismatch by decoding address pins that do not connect to the memory component.

### SIMPLE NAND GATE DECODER

- When the  $2K \times 8$  EPROM is used, address connections A10–A0 of 8088 are connected to address inputs A10–A0 of the EPROM.
  - the remaining nine address pins (A19-A11) are connected to a NAND gate decoder

The decoder selects the EPROM from one of the 2K-byte sections of the 1M-byte memory system in the 8088 microprocessor.

□ In this circuit a NAND gate decodes the memory address, as seen in Figure 10-13.

# FIGURE 10-13 A SIMPLE NAND GATE DECODER THAT SELECTS A 2716 EPROM FOR MEMORY LOCATION FF800H-FFFFFH.



- If the 20-bit binary address, decoded by the NAND gate, is written so that the leftmost nine bits are 1s and the rightmost 11 bits are don't cares (X), the actual address range of the EPROM can be determined.
  - a don't care is a logic 1 or a logic 0, whichever is appropriate

Because of the excessive cost of the NAND gate decoder and inverters often required, this option requires an alternate be found.

# 10-2 ADDRESS DECODING The 3-to-8 Line Decoder (74LS138)



| Inputs        |     |    |   |   |   | Outputs        |   |                |   |   |   |   |   |
|---------------|-----|----|---|---|---|----------------|---|----------------|---|---|---|---|---|
| Enable Select |     |    |   |   |   |                |   |                |   |   |   |   |   |
| G2A           | G2B | GI | С | В | Α | $\overline{0}$ | ī | $\overline{2}$ | 3 | 4 | 5 | 6 | 7 |
| 1             | X   | X  | X | X | X | 1              | 1 | 1              | 1 | 1 | 1 | 1 | 1 |
| X             | 1   | X  | X | X | X | 1              | 1 | 1              | 1 | 1 | 1 | 1 | 1 |
| X             | X   | 0  | X | X | X | 1              | 1 | 1              | 1 | 1 | 1 | 1 | 1 |
| 0             | 0   | 1  | 0 | 0 | 0 | 0              | 1 | 1              | 1 | 1 | 1 | ı | 1 |
| ()            | 0   | 1  | 0 | 0 | 1 | 1              | 0 | 1              | 1 | 1 | ĺ | 1 | 1 |
| ()            | 0   | 1  | 0 | 1 | 0 | 1              | 1 | 0              | 1 | 1 | 1 | 1 | 1 |
| ()            | 0   | 1  | 0 | 1 | 1 | 1              | 1 | 1              | 0 | 1 | 1 | 1 | 1 |
| 0             | 0   | 1  | 1 | 0 | 0 | 1              | 1 | 1              | 1 | 0 | 1 | 1 | 1 |
| 0             | 0   | 1  | 1 | 0 | 1 | 1              | 1 | 1              | 1 | 1 | 0 | 1 | 1 |
| ()            | 0   | 1  | 1 | 1 | 0 | 1              | 1 | 1              | 1 | 1 | 1 | 0 | 1 |
| ()            | 0   | 1  | 1 | 1 | 1 | 1              | 1 | 1              | 1 | 1 | 1 | 1 | 0 |

 a common integrated circuit decoder found in many systems is the 74LS138 3-to-8 line decoder.

FIGURE 10-14 THE 74LS138 3-TO-8 LINE DECODER AND FUNCTION TABLE.

### SAMPLE DECODER CIRCUIT

- □ The outputs of the decoder in Figure 10–15, are connected to eight different 2764 EPROM memory devices.
- ☐ The decoder selects eight 8K-byte blocks of memory for a total capacity of 64K bytes.

This figure also illustrates the address range of each memory device and the common connections to the memory devices.

## **FIGURE 10—15** A CIRCUIT THAT USES EIGHT 2764 EPROMS FOR A 64K $\times$ 8 SECTION OF MEMORY IN AN 8088 MICROPROCESSOR-BASED SYSTEM. THE ADDRESSES SELECTED IN THIS CIRCUIT ARE F0000H—FFFFFH.



- all address connections from the 8088 are connected to this circuit.
- the decoder's <u>out</u>puts are connected to the CE inputs of the EPROMs,
- the RD signal from the 8088 is connected to the OE inputs of the EPROMs

In this circuit, a three-input NAND gate is connected to address bits A19–A17.

When all three address inputs are high, the output of this NAND gate goes low and enables input G2B of the 74LS138.

Input G1 is connected directly to A16.

□In order to enable this decoder, the first four address connections (A19–A16) must all be high.

Address inputs C, B, and A connect to microprocessor address pins A15–A13.

These three address inputs determine which output pin goes low and which EPROM is selected whenever 8088 outputs a memory address within this range to the memory system.

### PLD PROGRAMMABLE DECODERS

- Three SPLD (simple PLD) devices function in the same manner but have different names:
  - PLA (programmable logic array)
  - PAL (programmable array logic)
- GAL (gated array logic)
- In existence since the mid-70s, they have appeared in memory system and digital designs since the early 1990s.

- □PAL and PLA are fuse-programmed, and some PLD devices are erasable devices.
- all are arrays of programmable logic elements

- Other PLDs available:
- CPLDs (complex programmable logic devices)
- FPGAs (field programmable gate arrays)
- FPICs (field programmable interconnect)

☐ These PLDs are more complex than the SPLDs used more commonly in designing a complete system.

□ If the concentration is on decoding addresses, the SPLD is used.

□ If the concentration is on a complete system, then the CPLD, FPLG, or FPIC is used to implement the design.

These devices are also referred to as an ASIC (application-specific integrated circuit).

### COMBINATORIAL PROGRAMMABLE LOGIC ARRAYS

- ☐ Fig 10–18 shows the internal structure of a PAL16L8 constructed with AND/OR gate logic.
- It has 10 fixed inputs, two fixed outputs, and six pins programmable as inputs or outputs.
- Programming is accomplished by blowing fuses to connect inputs to the OR gate array.
- It is ideal as a decoder because of its structure, also because outputs are active low.

# FIGURE 10-18 THE PAL16L8. (COPYRIGHT ADVANCED MICRO DEVICES, INC., 1988. REPRINTED WITH PERMISSION OF COPYRIGHT OWNER. ALL RIGHTS RESERVED.)



A PAL is programmed with software such as PALASM, the PAL assembler program.

- □PLD design is accomplished using HDL (hardware description language) or VHDL (verilog HDL).
- VHDL and its syntax are currently the industry standard for programming PLD devices

- Various editors attempt to ease the task of defining the pins.
- the authors believe it is easier to use NotePad

### FIGURE 10-19 A RAM AND ROM INTERFACE USING A PROGRAMMABLE LOGIC DEVICE.



- the equation causes the ROM pin to become a logic zero only when the A<sub>19</sub>, A<sub>18</sub>, A<sub>17</sub>, and M/IO are all logic zeros (00000H–1FFFFH)
- the RAM equation causes the RAM pin to become a logic zero when A<sub>18</sub> and A<sub>17</sub> are all ones at the same time that M/IO is logic zero
- RAM is selected for 60000H–7FFFFH





- Memory Devices
- Addressing Decoding



- ✓ Memory Interface (Part2)
  - Memory Interface

