Summer 2023 ECE 466/568

## Assignment 1 Due May 31, 18:00 (Brightspace)

**Important:** Late submissions will **NOT** be accepted. Please submit your SystemC files for <u>Question 1</u> as a single compressed folder, following the guidelines posted on <a href="https://www.ece.uvic.ca/~daler/courses/ece466/examples.html">https://www.ece.uvic.ca/~daler/courses/ece466/examples.html</a>, and submit another folder for <u>Question 2</u>. Your SystemC code submissions must be self-contained, i.e., ready to be compiled and executed on the **ugls.ece** lab machines.

**1.** [20 points] Consider the <u>digital filter</u> shown below, where  $z^{-1}$  means a delay of 1 clock cycle. In addition to the **clock** and **reset** inputs, the filter has one float-type input x and one float-type output y.



First, write a <u>behavioral description</u> of this filter using a <u>single</u> **SC\_MODULE** with <u>two processes</u>: **SC\_METHOD** (producing **y** and the inputs for  $z^{-1}$  registers as needed, sensitive to **x** and the outputs of  $z^{-1}$  registers as needed), and **SC\_CTHREAD** (updating the outputs of  $z^{-1}$  registers at positive clock edges). This coding approach is similar to the way we describe a **Mealy-type FSM** (as output **y** is directly affected by input **x**).

Second, create a <u>stimulus generator</u> and a <u>result monitor</u> (printing out the values of  $\mathbf{x}$  and  $\mathbf{y}$ ) that are clocked by the same **clock** signal. Your testbench must start with a reset, then send a 1-cycle unit pulse to  $\mathbf{x}$  (as shown on the next page), and observe the pulse response on  $\mathbf{y}$ .

Finally, create sc\_main() with <u>waveform tracing</u> of **reset**, **clock**, **x**, and **y** over <u>12</u> <u>clock cycles</u>, using the <u>clock period of 10 ns</u>.



**2.** [20 points] Recall our filter from the previous question. First, create individual SystemC modules for the float-type adder, multiplier, and clocked z<sup>-1</sup> register with (synchronous) reset. Next, create instances of these modules as needed and connect them together to obtain a top-level structural description of this filter. Finally, include your testbench and sc\_main() with waveform tracing (from the previous question). Confirm that your structural and behavioral descriptions of our filter produce identical pulse responses.