

# Analysing and Implementing Hotspot 3D

**MOHAMMED SHUHAD** 



## **Contents**

- Baseline Performance
- FPGA Optimisation Techniques
- Implementing HLS design on FPGA
- Analysing GPU Code in CUDA
- · Comparison of performance in CPU, FPGA and GPU

## **REVISITING-HOTSPOT3D**

- Hotspot3D is a transient thermal modeling kernel, which computes the final state of a grid of cells when given the initial conditions (temperature and power dissipation per cell).
- The application iteratively updates the temperature values of all cells of a 3D grid in parallel and usually stops after given number of iterations.



## **BASELINE PERFORMANCE**

1. For 64x64x8

| Latency   | (cycles)  | Latency<br>min | (absolute)  <br>  max | Inter     | rval  <br>max | Pipeline<br>Type |
|-----------|-----------|----------------|-----------------------|-----------|---------------|------------------|
| 258867600 | 258867600 | 0.862 sec      | 0.862 sec             | 258867601 | 258867601     | +                |

## **BASELINE PERFORMANCE**

1. For 512x512x8

+ Latency:

\* Summary:

| + | +           | +           |            |            |             |             | +        |
|---|-------------|-------------|------------|------------|-------------|-------------|----------|
|   | Latency     | (cycles)    | Latency (  | (absolute) | Inte        | rval        | Pipeline |
|   | min         | max         | min        | max        | min         | max         | Туре     |
|   | 16567501200 | 16567501200 | 55.170 sec | 55.170 sec | 16567501201 | 16567501201 | none     |

## FPGA OPTIMIZATIONS

- BUFFERING
- COMPUTE OPTIMIZATIONS
- MEMORY OPTIMIZATIONS
- PING PONG BUFFER

## **BUFFERING**

- Off chip data is moved to smaller sized buffers on on-chip memory.
- The data is transferred to on-chip memory by blocks of layers at a time.



## **BUFFERING - ALGORITHM**

- 1. tile\_size: Number of layers to be processed
- 2. grid\_layers : Maximum number of layers
- 3. for i = 0 to grid\_layers:
  - 2.1 Copy (tile\_size + 2) units of data from base address + i. **LOAD**
  - 2.2 Perform computation on the tile. **COMPUTE**
  - 2.3 Store result to back to off chip at start address base address + i.
  - 2.4 Increment i by tile\_size

## **BUFFERING - RESULT**

#### 1. For 64x64x8

#### + Timing:

\* Summary:

#### + Latency:

\* Summary:

| Pipeline <br>  Type | rval  <br>max | Inter    | (absolute)  <br>  max | Latency ( | (cycles)  <br>max | Latency ( |
|---------------------|---------------|----------|-----------------------|-----------|-------------------|-----------|
| none                | 19748002      | 16470402 | 65.761 ms             | 54.846 ms | 19748001          | 16470401  |

## **BUFFERING - RESULT**

#### 1. For 512x512x8

#### + Latency:

\* Summary:

| Latency    | (cycles)   | Latency   | (absolute) | Inter      | rval       | Pipeline |
|------------|------------|-----------|------------|------------|------------|----------|
| min        | max        | min       | max        | min        | max        | Type     |
| 1048662401 | 1258378401 | 3.492 sec | 4.190 sec  | 1048662402 | 1258378402 | none     |

## **COMPUTE OPTIMIZATIONS**

- In the compute method, further optimization is done to process the data in a smaller tile. This further parallelize the compute operation.
- Loop unroll, pipeline and array partition is applied on the compute method.
- Hotspot3D computation is a stencil computation, where the adjacent positions are used in calculating each stencil.



For the computation of a single stencil, elements from top and bottom layer are required, in addition to the neighbours in same row and column of the same layer. In the Hotspot3D program, the 3D model is linearised and elements in the previous/next layers are at an offset GRID\_ROW \* GRID COL and the maximum offset for neighbours in the same layer is GRID COL. This fact is utilised to fetch only the required number of cells for a single stencil computation.

GRID\_COL = Number of columns , GRID\_ROWS = Number of rows

## **COMPUTE OPTIMIZATIONS**



To optimize the computation of a single stencil, three intermediate buffers are used to store the elements of the previous layer, current layer and next layer respectively.

|     |     |     |     |     |     |     |     |     | `   |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0,0 | 0,1 | 0,2 | 0,3 | 0,4 | 0,5 | 0,6 | 0,7 | 0,8 | 0,9 |
| 1,0 | 1,1 | 1,2 | 1,3 | 1,4 | 1,5 | 1,6 | 1,7 | 1,8 | 1,9 |
| 2,0 | 2,1 | 2,2 | 2,3 | 2,4 | 2,5 | 2,6 | 2,7 | 2,8 | 2,9 |
|     |     |     |     |     |     |     |     |     |     |
|     |     |     |     |     |     |     |     |     |     |
|     |     |     |     |     |     |     |     |     |     |
|     |     |     |     |     |     |     |     |     |     |
| æ . |     |     |     |     |     | 2   | æ 3 |     |     |

|     |     |     |     |     |     |     |     |     |     | 2,2 |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0,3 | 0,5 | 0,7 | 0,9 | 1,1 | 1,3 | 1,5 | 1,7 | 1,9 | 2,1 | 2,3 |

|     |     |     | 0,8 |     |     |     |     |     |     |     |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0,3 | 0,5 | 0,7 | 0,9 | 1,1 | 1,3 | 1,5 | 1,7 | 1,9 | 2,1 | 2,3 |

|   | 0,2 | 0,4 | 0,6 | 0,8 | 1,0 | 1,2 | 1,4 | 1,6 | 1,8 | 2,0 | 2,2 |
|---|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| • | 0,3 | 0,5 | 0,7 | 0,9 | 1,1 | 1,3 | 1,5 | 1,7 | 1,9 | 2,1 | 2,3 |

 0,0
 0,1
 0,2
 0,3
 0,4
 0,5
 0,6
 0,7
 0,8
 0,9

 1,0
 1,1
 1,2
 1,3
 1,4
 1,5
 1,6
 1,7
 1,8
 1,9

 2,0
 2,1
 2,2
 2,3
 2,4
 2,5
 2,6
 2,7
 2,8
 2,9

 ...
 ...
 ...
 ...
 ...
 ...
 ...
 ...
 ...
 ...
 ...

 ...
 ...
 ...
 ...
 ...
 ...
 ...
 ...
 ...
 ...
 ...

 ...
 ...
 ...
 ...
 ...
 ...
 ...
 ...
 ...
 ...
 ...

 ...
 ...
 ...
 ...
 ...
 ...
 ...
 ...
 ...
 ...
 ...

 ...
 ...
 ...
 ...
 ...
 ...
 ...
 ...
 ...
 ...
 ...
 ...
 ...
 ...
 ...
 ...
 ...
 ...
 ...
 ...
 ...
 ...
 ...
 ...
 ...
 ...
 ...
 ...
 ...
 ...
 ...
 ...
 ...
 ...
 ...
 ...
 ...
 ...
 ...
 ...

The size of the intermediate buffer = 2\* GRID\_COL / PARA\_FACTOR

PARA\_FACTOR is taken as a multiple of 2 in this design.

For size of 512\*512\*8, we have chosen PARA\_FACTOR = 64

The position of the element to be processed is chosen as (GRID\_COL / PARA\_FACTOR)/2. This is the center position. The neighboring positions can be easily obtained. For example, if the center element is BUFF[k][c], the element in the previous and next rows BUFF[k][0] and BUFF[k][GRID\_COL / PARA\_FACTOR - 1]

Sliding Window
Mechanism is used to fetch
the next element. In the
example shown in the
figure, elements in position
(2,4) and (2,5) are fetched
next after shifting the
buffer array to the left.

## **COMPUTE ALGORITHM**

- 1. Initialize buffer arrays: Fetch GRID\_COLS \* 2 / PARA\_FACTOR elements from each layer.
- 2. Repeat GRID\_ROWS\*GRID\_COLS/PARA\_FACTOR times:
  - 2.1 Obtain center and neighbour elements: center, east, west, north, south, top and bottom
  - 2.2 Do stencil computation for the elements fetched.
  - 2.3 Left-Shift the buffer arrays by 1.
  - 2.4 Fetch PARA\_FACTOR number of elements into the buffer at the last position.

## **COMPUTE OPTIMIZATIONS - RESULT**

1. 64x64x8

#### + Latency:

\* Summary:

|  | Latency ( | (cycles)  <br>max |           | absolute)  <br>max | Inter   | val  <br>max | Pipeline <br>Type |
|--|-----------|-------------------|-----------|--------------------|---------|--------------|-------------------|
|  | 4297801   | 10237001          | 14.312 ms | 34.089 ms          | 4297802 | 10237002     | none              |

## **COMPUTE OPTIMIZATIONS - RESULT**

1. 512x512x8

1154396001

```
== Performance Estimates
+ Timing:
    * Summary:
      Clock | Target | Estimated | Uncertainty
    |ap clk | 3.33 ns | 2.431 ns |
+ Latency:
    * Summary:
         Latency (cycles)
                            Latency (absolute)
                                                             Interval
                                                                              Pipeline
         min
                                 min
                      max
                                             max
                                                                     max
```

1364112001 3.844 sec 4.542 sec 1154396002

Type

none

1364112002

## **MEMORY OPTIMIZATIONS**

- 1. **Coalescing** is done in the load and store operations. The data from the off chip is sent using a wider type which enables faster reads in each cycle. We have chosen <ap\_int<512>. The load and store methods now maps the data from <ap\_int<512> to float data type.
- 2. Array Partitioning with loop pipelining and loop unrolling is done to enable parallel access in various for loops. We have done cyclic array partitioning is done with a factor of 64.

## **MEMORY OPTIMIZATIONS - RESULT**

#### 1. 64x64x8

#### + Timing:

```
* Summary:

| Clock | Target | Estimated | Uncertainty |

| tap_clk | 3.33 ns | 2.431 ns | 0.90 ns |
```

#### + Latency:

\* Summary:

| İ | Latency<br>min | (cycles)  <br>max | Latency ( | absolute)  <br>max | Inter<br>min | val  <br>max | Pipeline<br>Type |
|---|----------------|-------------------|-----------|--------------------|--------------|--------------|------------------|
|   | 4297801        | 10237001          | 14.312 ms | 34.089 ms          | 4297802      | 10237002     | none             |

## **MEMORY OPTIMIZATIONS - RESULT**

#### 1. 512x512x8

```
== Performance Estimates
+ Timing:
   * Summary:
     Clock | Target | Estimated | Uncertainty |
   |ap clk | 3.33 ns | 2.431 ns | 0.90 ns |
+ Latency:
   * Summary:
                                                                  Pipeline
       Latency (cycles) Latency (absolute)
                                                     Interval
                                              min
                            min
       min
                  max
                                       max
                                                                      Type
      268817801 | 648926601 | 0.895 sec | 2.161 sec | 268817802 | 648926602
```

## **PING PONG BUFFER**

iii. Store result inner1

• Double buffering is done in load-compute-store to enable pipelining between the three methods.

#### **Algorithm**

```
    For i = 0 to N
    1.1 For layer = 0 to (GRID_LAYER - 1) + 2
    1.1.1 If layer%2 == 0

            i. Load tiles - temp_inner0, power_inner0
            ii. Compute tile - result_inner1 using temp_inner1, power_inner1
            iii. Store result_inner0

    1.1.1 If layer%2 == 0

            i. Load tiles - temp_inner1, power_inner1
            ii. Compute tile - result_inner0 using temp_inner0, power_inner0
```

## **PING PONG BUFFER - RESULT**

#### 1. 64x64x8

\* Summary:

|               | Latency ( | cycles)  <br>max | Latency ( | absolute)  <br>max | Int<br>min |          | Pipeline  <br>Type |
|---------------|-----------|------------------|-----------|--------------------|------------|----------|--------------------|
| +-<br> <br>+- | 3201      | 12311201         | 10.659 us | 40.996 ms          | 3202       | 12311202 | dataflow           |

## **Comparisons-Resources**





64x64x8 512x512x8

## **Comparisons-Speedup**





64x64x8 512x512x8

## FPGA FINAL HOST CODE EXECUTION



## FPGA FINAL HOST CODE EXECUTION

| k Summary:            |          |      |         | -020.00-000-000-00-0 | enanter soon |
|-----------------------|----------|------|---------|----------------------|--------------|
| Name                  | BRAM_18K | DSP  | FF      | LUT                  | URAM         |
| DSP                   | I -I     | -1   | -1      | -                    |              |
| Expression            | 1 -1     | -1   | -1      | -                    | -            |
| FIFO                  | 1 -1     | -1   | -1      | -1                   | -            |
| Instance              | 1 -1     | 88   | 8584    | 6096                 | =            |
| Memory                | 1 -1     | -1   | -1      | -1                   | -            |
| Multiplexer           | 1 -1     | -1   | -1      | 9                    | -            |
| Register              | I -I     | -1   | 2401    | 192                  | -            |
| Total                 | 0        | 88   | 10985   | 6297                 | 0            |
| Available SLR         | 1344     | 2976 | 871680  | 435840               | 320          |
| Utilization SLR (%)   | 0        | 2    | 1       | 1                    | 0            |
| Available             | 2688     | 5952 | 1743360 | 871680               | 640          |
| H<br> Utilization (%) | 0        | 1    | ~0      | ~0                   | 0            |

## CUDA Analysis & Optimizations

KERNEL EXECUTION USING (GRID\_COLS\*GRID\_ROWS) THREADS

```
for (int i = 0; i < numiter; ++i) {
    hotspotOpt1 < < grid_dim, block_dim>>>
        (p_d, tln_d, tOut_d, stepDivCap, nx, ny, nz, ce,
    cw, cn, cs, ct, cb, cc);
    float *t = tln_d;
    tln_d = tOut_d;
    tOut_d = t;
    HOST
```

In CUDA, a group of threads is called a **block**.CUDA blocks are grouped into a **grid**. A kernel is executed as a grid of blocks of threads

For size 512\*512\*8:

Each block is 64\*4\*1

Each grid is nx / 64 \* ny / 4 \* 1

For 512\*512\*8, the size of the grid is 8 \* 128 \* 1

**KERNEL** 

**Total number of threads** = (64\*4\*1)\*(8\*128\*1) =

262144 = 512 \* 512 (number of elements in each layer)

1. Obtain unique thread id using the below calculations:

```
i = blockDim.x * blockIdx.x + threadIdx.x;
i = blockDim.y * blockIdx.y + threadIdx.y;
```

1 1, 1 1 1 1

- 2. The thread is mapped to one cell c as c = i + j \* nx and the neighboring elements in same layer are obtained using c+1, c-1, c-nx, c+nx,;
- 3. Calculation of stencil for elements of 0th layer is done by obtaining top element using c+xy, where xy=nx\*ny.
- 4. Calculation of stencil for elements from 1st layer to the second last layer is done by using three variables temp1, temp2, temp3 to indicate elements in bottom layer, center, and top layer respectively which are iteratively swapped. The neighboring elements are updated by a

factor of xy.

5. Calculation of stencil for elements of last layer is done.

Dimension: nz \* ny \* nx

```
cudaFuncSetCacheConfig(hotspotOpt1, cudaFuncCachePreferL1);
dim3 block dim(64, 4, 1);
dim3 grid dim(nx / 64, ny / 4, 1);
long long start = get time();
for (int i = 0; i < numiter; ++i) {
    hotspotOpt1<<<grid dim, block dim>>>
        (p d, tIn d, tOut d, stepDivCap, nx, ny, nz, ce, cw, cn, cs, ct, cb, cc);
    float *t = tIn d;
    tIn d = tOut d;
    tout d = t;
cudaDeviceSynchronize();
```

**cudaFuncSetCacheConfig**: Sets the hotspotOpt1 kernel to prefer the usage of the per-multiprocessor memory for L1 cache.. cudaFuncCachePreferL1 prefers L1, that is, it sets 16 KB for shared memory and 48 KB for L1 cache. Since the calculation is repetitive and the data is high in number, preferring L1 cache over shared memory makes much more sense. The closer to each other the memory reads are in matrix, the better.

**cudaDeviceSynchronize():** CPU is forced to idle until all the GPU work has completed before doing anything else.Blocks Host till all operations are finished.

#### Point of divergence:

Hotspot 3D code has multiple points of divergence since it uses many conditional statements. Each border condition would be a point of divergence.

```
Block size = 64x4x1
Elements in one layer = 512x512
```

#### **Divergence Calculation**

The following conditions are checked only once, for the first layer. (i refers to the column and j to the row)

```
int W = (i == 0) ? c : c - 1;

int E = (i == nx-1) ? c : c + 1;

int N = (j == 0) ? c : c - nx;

int S = (j == ny-1) ? c : c + nx;
```

Block size = 64\*4 = 256; Number of warps = 8. Since array is linearised, this will cover 512/2 columns.

All threads in blocks 1 & 2 as well as the last 2 blocks will go through the same path.

Hence there will be no control divergence for the 4 blocks.

For all the other blocks -> there will be one thread each which is divergent, which will belong to 1 warp.

Control divergence over the 1020 remaining blocks ->

Total number of divergent warps / Total number of warps = 1020/1020\*8 = 1/8

Control divergence % = 12.5

## **CUDA OPTIMIZATIONS**

#### 1. Asynchronous multi - streaming:

The 3D grid can be divided into smaller grids and the kernel can be called multiple times. This can be done asynchronously to enable pipelining efficiently.

```
for (int i = 0; i < numiter; ++i) {
    // Code to partition tIn_d and tOut
    for(int k=0; k<num_of_tiles; k++
        hotspotOpt1<<<<gri>d_dim, block_dim>>>
        (p_d, tIn_buff, tOut_buff, stepDivCap, nx, ny, nz, ce, cw, cn, cs, ct, cb, cc); -> Call kernel for each smaller grid
    // Code to copy partial output
    float *t = tIn_d;
    tIn_d = tOut_d;
    tOut_d = t;
}
```

- 2. Using shared memory in kernel using the keyword \_\_shared\_\_
- **3.** Reduce control divergence

# Comparison of CPU, FPGA and CUDA

## Comparison

| CPU                               | FPGA                             | CUDA                            |
|-----------------------------------|----------------------------------|---------------------------------|
| Time: 0.014 s                     | Time: 0.25 us                    | Time: ~0 us                     |
| Clock frequency: 200 MHz          | Clock frequency: 300 MHz         | Clock frequency : 200 MHz       |
| Maximum Resource utilization: ~0% | Maximum Resource utilization: 1% | Maximum Resource utilization:0% |

Data size: 64 \* 64 \* 8



**Q & A**