#### VLSI LAB – EC372

# IMPLEMENTATION OF FINITE IMPULSE RESPONSE FILTER USING MAGIC VLSI LAYOUT TOOL

## **Brief Report**

### **Submitted by:**

Mohita Chowdhury (15EC226) N. Subbalakshmi (15EC228)

#### **Submitted to:**

Dr. Ramesh Kini Associate Professor Dept. of E&C, NITK Surathkal

#### Introduction

This project deals with the implementation of a 3-tap Finite Impulse Response (FIR) Filter for integral input sequences of length 3 bits. An FIR filter implementation consists of adders, multipliers and delay elements. We will be dealing with unsigned adder and multiplier blocks. We will get the filter coefficients from MATLAB and feed them as one of the inputs to the multiplier block. Say, our response is

$$y(n) = a1. x(n) + a2. x(n-1) + a3. x(n-2)$$

Here, the coefficients a1, a2, a3 can be generated from MATLAB or given directly.



Layout



## **Features of the Design**

| Metrics     | Value               |
|-------------|---------------------|
| Capacitance | 168.122879 pF       |
| Power       | 2.1 nW              |
| Area        | $3455136 \lambda^2$ |

| No. of Transistors          | N-channel=1520, p-channel=1410 |
|-----------------------------|--------------------------------|
| Maximum Operation Frequency | 2.27 Mhz                       |

#### To check the output in IRSIM

h vdd

l vss

vector Q q2\_M1 q1\_M1 q0\_M1

vector B1 b2\_M2 b1\_M2 b0\_M2

vector B0 b2\_M1 b1\_M1 b0\_M1

setvector Q 110

setvector B0 101

setvector B1 011

vector D1 q2\_M2 q1\_M2 q0\_M2

vector D1 q2\_M2 q1\_M2 q0\_M2

vector AM2 b5\_A1 b4\_A1 b3\_A1 b2\_A1 b1\_A1 b\_A1

vector AM1 a5\_A1 a4\_A1 a3\_A1 a2\_A1 a1\_A1 a\_A1

vector S c5\_A1 s6\_A1 s5\_A1 s4\_A1 s3\_A1 s1\_A1 so\_A1

vector AM3 a5\_M3 a4\_M3 a3\_M3 a2\_M3 a1\_M3 a0\_M3

vector B2 b2\_M3 b1\_M3 b0\_M3

vector D2 q2\_M3 q1\_M3 q0\_M3

vector S2 s8\_A2 s7\_A2 s6\_A2 s5\_A2 s4\_A2 s3\_A2 s1\_A2 so\_A2

setvector B2 011

clock en 10

step 200

w D1 D2 AM1 AM2 AM3 S S2