# Analog to Digital Converter

- 10-bit Resolution
- Successive approximation
- > 13 260 μs Conversion Time
- 6 Multiplexed Single Ended Input Channels
- 0 VCC ADC Input Voltage Range
- Selectable 2.56 V ADC Reference Voltage
- Interrupt on ADC Conversion Complete
- Sleep Mode Noise Canceler

08/04/2010

| _ | 7     | 6     | 5     | 4 | 3    | 2    | 1    | 0    | _     |
|---|-------|-------|-------|---|------|------|------|------|-------|
|   | REFS1 | REFS0 | ADLAR | - | MUX3 | MUX2 | MUX1 | MUX0 | ADMUX |
| - | R/W   | R/W   | RW    | R | R/W  | R/W  | R/W  | R/W  | •     |
|   | 0     | 0     | 0     | 0 | 0    | 0    | 0    | 0    |       |

| REFS1 | REFS0 | Voltage Reference Selection                                          |
|-------|-------|----------------------------------------------------------------------|
| 0     | 0     | AREF, Internal Vref turned off                                       |
| 0     | 1     | AVCC with external capacitor at AREF pin                             |
| 1     | 0     | Reserved                                                             |
| 1     | 1     | Internal 2.56V Voltage Reference with external capacitor at AREF pin |

$$ADC = \frac{V_{IN} \cdot 1024}{V_{REF}}$$

| MUX30 | Single Ended Input |
|-------|--------------------|
| 0000  | ADC0               |
| 0001  | ADC1               |
| 0010  | ADC2               |
| 0011  | ADC3               |
| 0100  | ADC4               |
| 0101  | ADC5               |
| 0110  | ADC6               |
| 0111  | ADC7               |

## Registers

ADC Control and Status Register A – ADCSRA

| Bit           | 7    | 6    | 5    | 4    | 3    | 2     | 1     | 0     | _      |
|---------------|------|------|------|------|------|-------|-------|-------|--------|
|               | ADEN | ADSC | ADFR | ADIF | ADIE | ADPS2 | ADPS1 | ADPS0 | ADCSRA |
| Read/Write    | R/W  | R/W  | R/W  | R/W  | R/W  | R/W   | R/W   | RW    | •      |
| Initial Value | 0    | 0    | 0    | 0    | 0    | 0     | 0     | 0     |        |

| ADPS2 | ADPS1 | ADPSo | Division Factor |  |  |  |
|-------|-------|-------|-----------------|--|--|--|
| 0     | 0     | 0     | 2               |  |  |  |
| 0     | 0     | 1     | 2               |  |  |  |
| 0     | 1     | 0     | 4               |  |  |  |
| 0     | 1     | 1     | 8               |  |  |  |
| 1     | 0     | 0     | 16              |  |  |  |
| 1     | 1 0   |       | 32              |  |  |  |
| 1     | 1 1   |       | 64              |  |  |  |
| 1     | 1     | 1     | 128             |  |  |  |

08/04

#### The ADC Data Register – ADCL and ADCH

#### ADLAR = 0:

ADLAR = 1:

| Bit           | 15   | 14   | 13   | 12   | 11   | 10   | 9    | 8    |      |
|---------------|------|------|------|------|------|------|------|------|------|
| DIL           | 10   | 14   | 10   | 12   | !!   | 10   |      |      |      |
|               | -    | =    | =    | -    | =    | =    | ADC9 | ADC8 | ADCH |
|               | ADC7 | ADC6 | ADC5 | ADC4 | ADC3 | ADC2 | ADC1 | ADCo | ADCL |
|               | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    | •    |
| Read/Write    | R    | R    | R    | R    | R    | R    | R    | R    |      |
|               | R    | R    | R    | R    | R    | R    | R    | R    |      |
| Initial Value | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |      |
|               | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |      |
|               |      |      |      |      |      |      |      |      |      |
|               |      |      |      |      |      |      |      |      |      |
| Bit           | 15   | 14   | 13   | 12   | 11   | 10   | 9    | 8    |      |
|               | ADC9 | ADC8 | ADC7 | ADC6 | ADC5 | ADC4 | ADC3 | ADC2 | ADCH |
|               | ADC1 | ADC0 | _    | _    | _    | _    | _    | _    | ADCL |
|               | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |      |
| Read/Write    | R    | R    | R    | R    | R    | R    | R    | R    |      |
|               | R    | R    | R    | R    | R    | R    | R    | R    |      |
| Initial Value | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |      |
|               |      |      |      |      |      |      |      |      |      |

0 0 0 0 0

0

0

0

### Single Conversion Mode





refer Page 196-205 of datasheet