# **CSE216: Computer Organization and Architecture**

Programme: B.Tech. (CSE, CCE) Year: 2 Semester: 3

Course: Core Credits: 4 Hours: 40 lecture + 20 lab

## **Course Context and Overview:**

The course aims to provide a basic understanding of a digital computer. The course will familiarize students with the von Neumann architecture. Functioning of processors, trends and issues in modern processors will be discussed (pipelining, performance etc.). The course will cover memory hierarchy including cache and virtual memory. Different ways of communicating with I/O devices and concept of bus system within the computer will be studied. The course will also discuss the design of an instruction set and how instructions are executed, along with identifying different addressing modes.

**Prerequisites Courses:** Basic Electronics

#### **Course outcomes (COs):**

CO1 Describe the organization of a typical computer and internal representation of data

C02 Design processor architecture including datapath, control unit and instruction set

C03 Explain instruction level parallelism

C04 Describe and demonstrate memory hierarchy

C05 Describe interfacing and communication mechanisms with I/O devices and functional units.

## **Course Topics:**

| Topics                                                                                                                                     | Contact Hours |       |
|--------------------------------------------------------------------------------------------------------------------------------------------|---------------|-------|
| UNIT - I 1. Introduction:                                                                                                                  |               |       |
| 1.1 Introduction to computers                                                                                                              | 1             | _     |
| 1.2 Data representation and arithmetic                                                                                                     | 2             | 4     |
| 1.3 RISC/CISC, Superscalar architecture, Array and vector processors, Multiprocessors, Multicomputers, advanced processors, Flynn taxonomy | 1             |       |
| UNIT – II                                                                                                                                  |               | 9 + 8 |

| 2.     | Instruction Set Architecture:                                     |   |        |
|--------|-------------------------------------------------------------------|---|--------|
|        | 2.1 Memory models, Registers                                      | 1 |        |
|        | 2.2 Instruction types                                             | 1 |        |
|        | 2.3 Instruction formats                                           | 1 |        |
|        | 2.4 Addressing modes                                              | 1 |        |
|        | 2.5 Expanding opcodes                                             | 1 |        |
|        | 2.6 Flow of control: Sequential, Branching, Co-routines, Traps,   | 2 |        |
|        | Interrupts                                                        |   |        |
|        | 2.7 Lab                                                           | 8 |        |
| 3.     | Assembly language:                                                |   |        |
|        | 3.1 Introduction to assembly language, pseudoinstructions,        | 1 |        |
|        | macros                                                            | 1 |        |
|        | 3.2 Assemblers, Symbol Table, Linkers, Loaders                    | 1 |        |
| UNIT   | - III                                                             |   |        |
| 4.     | Central Processing Unit:                                          |   |        |
|        | 4.1 Instruction execution cycle                                   | 1 |        |
|        | 4.2 Data Path                                                     | 1 |        |
|        | 4.3 Control Unit: hardwired, microprogrammed                      | 4 | 11 + 8 |
|        | 4.4 Performance, benchmarks                                       | 1 | 11 + 8 |
|        | 4.5 Lab                                                           | 6 |        |
| 5.     | Pipelining:                                                       |   |        |
|        | 5.1 Pipelines: hazards, branch prediction, speculative execution, | 4 |        |
|        | out of order execution                                            | 4 |        |
|        | 5.2 Lab                                                           | 2 |        |
| UNIT-  | IV                                                                |   |        |
| 5.     | Memory system:                                                    |   |        |
|        | 5.1 Storage systems: Magnetic disks, CDs, Blu-Ray, RAID;          | 1 |        |
|        | Memory hierarchy                                                  | 1 |        |
|        | 5.2 SRAM, DRAM, address translation                               | 2 | 10 + 4 |
|        | 5.3 Cache memory: principle of locality, main memory to cache     | 3 | 10 1 1 |
|        | mapping, cache coherence                                          | 3 |        |
|        | 5.5 Virtual memory: Paging, page replacement, segmentation,       | 3 |        |
| fragme | ntation, TLB                                                      | 3 |        |
|        | 5.6 Memory and cache performance metrics                          | 1 |        |
|        | 5.7 Lab                                                           | 4 |        |
| UNIT   | $-\mathbf{V}$                                                     |   |        |
| 6.     | Bus System:                                                       |   |        |
|        | 6.1 Bus width, bus clocking                                       | 1 |        |
|        | 6.2 Bus arbitration                                               | 1 |        |
|        | 6.3 Bus operations                                                | 1 | 6      |
| 7.     | I/O interfacing:                                                  |   | 3      |
|        | 7.1 Handshaking, buffering, programmed I/O, interrupt driven      | 1 |        |
| I/O    |                                                                   | 1 |        |
|        | 7.2 Interrupt structures: vectorized, prioiritized, interrupt     | 1 |        |
| acknov | vledgment                                                         | 1 |        |

| 7.2 Intermed handling DMA   | 1 |
|-----------------------------|---|
| 7.3 Interrupt handling, DMA | 1 |

## **Textbook references:**

## **Text Book:**

Carl Hamacher, Zvonko Vranesic, Safwat Zaky, Naraig Manjikian, *Computer Organization*, 6<sup>th</sup> ed. McGraw Hill, 2012.

## **Reference books:**

A.S. Tanenbaum, Structured Computer Organization, 5th ed. Prentice Hall, 2005.

D.A. Patterson and J.L. Hennessy, *Computer Architecture: Hardware/Software Interface*, 4<sup>th</sup> ed. Morgan Kaufmann, 2011.

## **Evaluation Methods:**

| LECTURE               |                                                                             |
|-----------------------|-----------------------------------------------------------------------------|
| Component             | Weightage                                                                   |
| Quiz/Assignments      | 25% (Two Quizzes 10 and 15)                                                 |
| Mid Term              | 20%                                                                         |
| End Term              | 30%                                                                         |
|                       |                                                                             |
| LAB                   |                                                                             |
| Component             | Weightage                                                                   |
| Continuous evaluation | (0.25 for each assignment total 6 (Assembly language, pipeline, and Memory) |
|                       | Lab quiz (7.5) Assembly language programming                                |
|                       | Programming assignment in C (6).                                            |
|                       | We will check plagiarism. In case there is similarity >20%                  |
|                       | you will be awarded 0 for this assignment. We will not                      |
|                       | entertain any request in this regard.                                       |
| Project               | 10%                                                                         |

Prepared By: Preety Singh, Bharavi Mishra, Sunil Kumar, Sonu Lamba

Last Update: July 29, 2020