5/25/22, 12:45 PM Turnitin

## Document Viewer

## Turnitin Originality Report

Processed on: 25-May-2022 12:43 PKT

ID: 1843800884 Word Count: 3438 Submitted: 1

Submitted: 1

Similarity Index

13%

Similarity by Source

Internet Sources: 3%
Publications: 4%
Student Papers: 8%

Computer Organization and Assembly Language By 2020244 .

exclude quoted include bibliography exclude small matches mode: | quickview (classic) report V Change mode refresh download 7% match (student papers from 07-Jan-2022) × Submitted to Higher Education Commission Pakistan on 2022-01-07 2% match (publications) × "DATA PROCESSING SYSTEMS AND ASSOCIATED EQUIPMENT", Elsevier BV, 1971 1% match (student papers from 03-Jan-2022) Class: BS Old Assignment: QUATTRON - Asher Khalid  $\times$ Paper ID: <u>1737039781</u> 1% match (publications) × "DATA PROCESSING SYSTEMS AND ASSOCIATED EQUIPMENT", Elsevier BV, 1971 1% match (Internet from 06-Aug-2015) × http://digitalunc.coalliance.org 1% match (student papers from 06-Nov-2018) Submitted to Wakefield College on 2018-11-06 1% match () Stephen J. Mcgregor, Michael A. Busa, Rana Parshad, James A. Yaggie, Erik Bollt. "Control Entropy of Gait: Does Running Fitness Affect Complexity Of Walking?", 2014 <1% match (Internet from 21-Mar-2022)  $\times$ http://docplayer.net

| <1% match (Internet from 30-Dec-2021) <a href="https://www.coursehero.com/file/107275548/Team-10-DSP-Assignmentpdf/">https://www.coursehero.com/file/107275548/Team-10-DSP-Assignmentpdf/</a> | × |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| <1% match (Internet from 15-Jun-2011) <a href="http://origin-www.aopc.org">http://origin-www.aopc.org</a>                                                                                     | × |
| <br><1% match (student papers from 15-May-2018) Submitted to California State University, Fresno on 2018-05-15                                                                                | × |

GHULAM ISHAQ KHAN INSTITUTE CE-222 Computer Organization and Assembly Language ADVANCE COMPUTING ENGINE (ACE) S U B M I T T E D T O : Dr. Ghulam Abbas (Course Instructor) P R E S E N T E D BY: Ahad Lodhi (2020042) Mohsin Zia (2020244) Syed Irtaza Haider (2020474) Zartaj Asim (2020526) Date of Submission: 24 May'22. ACKNOWLEDGEMENT We would like to extend our gratefulness and acknowledge to the support provided to us by Dr. Ghulam Abbas which enabled us to complete this report. The report has assisted us to not only understand the contents of this course, but also helped us to be able to analyze the architecture of the simple basic computer to great extent and be able to make any modifications to the original design in order to make it more efficient. Table of contents Acknowledgements......01 Table of Background.......04 2.2 Unit......16 <u>2.4.4</u> Binary-Gray Unit.......23 2.4.7 Main Memory Organization and Register Selection.......25 ......34 <u>3</u>.3 <u>Input,Output and Interrupt</u> ......35 4. Complete Computer (C++)......39 with the help of designing process taught in this course CE222-Computer Organization and Assembly Language we have been able to construct the Central Processing Unit (CPU) alongside the complete

instruction set. The report follows the detailed steps of designing: BUS, ALU (arithmetic and logic unit), and <u>CU</u> (control unit); using the most appropriate registers and memory configurations; defining the format and the set of instructions of the ACM processor from a list of possible modifications. Each section contains the logical background of each component used with extensive use of block diagrams and flowcharts. The objective of ACM is the improved ALU and increased number of instructions in the instruction set. Lastly, designing a computer with many more functionalities with their appropriate micro operations other than what are already present in basic computer. 2. DESIGN AND ARCHITECTURE 2.1 Architectural Background: An ACE processor like many other processors uses the general purpose Von Neumann Architecture as shown in figure 2.1. The Von Neumann Architecture is based on stored program concept for a computer system. In this architecture there is a processor and a CPU. Memory contains a stored program which consists of different instructions that are directly accessible by the processor and then processor executes these instructions sequentially. Fig. 2.1 General Purpose Von Neumann Architecture 2.2 Objectives: To the furthest limit of carrying out a sensible CPU plan with thorough functional abilities, the four primary highlights of any computer system as enlisted in Fig. 2.2: • Data Transfer and Communication • Data Control Function • Data Processing. • Data Storage Facility The objectives for ACE were achieved by incorporating various functionalities and ideas from the basic computer by redesigning the processor along with improved bus structure, register organization, arithmetic and logic unit operations and input output procedure. In order for a better data transmission the bus design is elaborated having many addressing mode. Main memory and processor registers have been logically defined for storage purpose and a complete architecture set of instructions to define data processing by the ALU. Fig. 2.2 Four operational attributes of ACE. 2.3 Bus Network: The bus structure in the basic computer required a total of n(n-1) number of wire connections due to which the over heads of the hardware (number of internal connections) were higher than what our improvised bus system/structure costs as this bus structure was designed in order to centralize most of the data transfer occurring in ACM processor by interlinking any source to any destination. Furthermore, instead of using 'n' number of decoders for n-bit registers as used in the basic computer system architecture we only used 1 decoder whose output is then connected commonly in all 3 state gates. For example bit 0 from decoder output is connected to impedance input of the three state gate connected with register A. Then bit 1 from decoder output is connected to impedance input of the three state gates connected with register B. Then bit 2 from decoder output is connected to three state gates connected with register C and finally Then bit 3 from decoder output is connected to three state gates connected with register D. Fig. 2.3 Bus Structure in ACE using Decoder 2.4 Arithmetic, Logic & Shift Unit (ALU): 2.4.1 Shift Unit: In ACE processor we have used specialized digital electronic circuit known as barrel shifter circuits which can perform up to three shifts in both directions left and right in just one clock cycle. Unlike basic computer which can only perform one shift in either direction in one clock cycle. This design is costly to implement but it is better than that in basic computer if performance is concerned. Logical Shift Right: In logical shift right operation we can shift bits from left to right up to three times just by control signals in one clock cycle and 0 will take place from the MSB side. The diagram 2.4.1.1 is based on 4 bits but this operation can take place for 16 bits in our design. Fig. 2.4.1.1 Logical Shift Right Logical Shift Left: In logical left right operation we can shift bits from right to left up to three times just by control signals in one clock cycle and 0 will take place from the LSB side. The diagram 2.4.1.2 is based on 4 bits but this operation can take place for 16 bits in our design. Fig. 2.4.1.2 to right circularly bringing LSB to MSB and bringing all bits to next position. We can do this up to three times just by control signals in one clock cycle. The diagram 2.4.1.3 is based on 4 bits but this operation can take

place for 16 bits in our design. Fig. 2.4.1.3 Circular Shift Right Circular Shift Left: In circular shift left operation we can shift bits from right to left circularly bringing MSB to LSB and bringing all bits to next position. We can do this up to three times just by control signals in one clock cycle. The diagram 2.4.1.4 is based on 4 bits but this operation can take place for 16 bits in our design. Fig. 2.4.1.4 Circular Shift Left Fig. 2.4.1 Complete Shift Unit 2.4.2 Logic Unit: In ACE processor the logic unit contains 8 operations with their respective functionalities. In basic computer we had only 4 basic operations. We have also written the microoperations for each of the functionalities we have introduced in our logic unit. The logic unit uses an 8x1 MUX with 3 select lines for implementation. The LU table of simple computer only contained 4 basic operations while the LU table of ACE consists of 8 basic operations hence increasing the functionalities of LU. 2.4.2.1 LOGICAL UNIT OPERATIONS ComplementA: Bit in A are inverted using a NOT gate. Compl ement B: Bit in B are inverted using a NOT gate. A O R B: Bit in A are OR'ed with bits in B using OR gate. A N O R B: Bit in A are NOR'ed with bits in B using OR gate first then inverting the bits by using NOT gate. A A N D B: Bit in A are AND'ed with bits in B using AND gate. A N A N D B: Bit in A are NAND'ed with bits in B using AND gate first then inverting the bits by using NOT gate. A X O R B: Bit in A are XOR'ed with bits in B using XOR gate. A X N O R B: Bit in A are XNORED'ed with bits in B using XOR gate first then inverting the bits by using NOT gate. Fig. 2.4.2 Complete Logic Unit 2.4.3 Arithmetic Unit: The arithmetic micro-operations are performed in the AU which are as follows, The ACE processor can perform all the arithmetic operations that the basic computer can perform. As decrement, increment, addition and subtraction by using full adders. Figure below display the adder-subtractor circuit diagram with its respective truth table. The full adder circuit is designed in such a way to be able to perform all four basic operations by a single circuit to decrease the number of hardware parts hence reducing overheads/built cost. The operations performed to corresponding inputs are displayed in the figure below. 2.4.3.1 ARITHMETIC UNIT OPERATIONS Addition: Bits of A and bits of B are added with carry in 0. Addition with a rry in 0. Addition of A and bits of B are added with carry in 1. Subtract with borrow: Bits of A are added with complemented bits of B. Hence performing subtraction with borrow . Subtraction: Bits of A are added with 2's complement of bits of B. Hence performing subtraction. Transfer of A: A is transferred as operation A+0000 is performed. Increment A: 1 is added to bits of A. Increment B: 1 is added to bits of B. Trans fer of A: A is transferred as operation A-1+1 is performed. Fig. 2.4.3 Complete Arithmetic Unit 2.4.4 Binary-Gray Conversion Unit: Binary to gray code and vice versa are performed in this unit. Gray code is the reflected binary code in which adjacent numbers have a single digit differing by 1. This unit is not present in basic computer however we have added it to our ACE. Binary to gray: Bits in binary are converted into gray code. Three XOR gates are used in it to convert into gray code bit by bit. Bi = Ai XOR Ai+1 and Bn = An (where n is the last bit). Fig. 2.4.4.1 Binary To Gray Code Circuit G r a y t o b i n a r y : Bits in gray code are converted into binary. Three XOR gates are used in it to convert into binary code by bits. Ci = Ai XOR Ci + 1and Cn = An (where n is the last bit). Fig. 2.4.4.2 Gray Code To Binary Circuit One select line is used to select from BTG and GTB. Circuit Diagram below represents Binary-Gray Conversion Unit. Furthermore this unit will be the part of ALU of ACE. Fig. 2.4.4 Binary-Gray Conversion Unit 2.4.5 Equality Checker Unit: In this unit we have designed a comparator which it checks either all of the 4 bits of A and B are equal or not. If bits of A and B are equal, then this circuit outputs 1 else output will be 0. 4 XNOR gates are used to check all of the 4 bits and AND is used to check either all 4 bits of A are equal to all 4 bits of B or not. The diagram 2.4.5 is based on 4 bits but this operation can take place for 16 bits in our design. Fig. 2.4.5 Comparator 2.4.6 Design of complete Arithmetic, Logic (& Shift) Unit: The ALU designed for ACE processor (specifically) can perform shift, logic, arithmetic, conversion operations and comparison on the inputs provided. All the

circuits that are designed above are combined through multiplexers to form one unit (i.e. ALU). Total of 5 select lines and 1 input for Cin other than inputs A and B are used. Total of 5 select lines can direct 32 instructions but in ACE the design is in manner that 5 select lines can perform total of 35 instructions. Fig. 2.4.6 Complete ALU The table below is the combination of all possible instructions in ALU of ACE's processor. 2.4.7 Main Memory Organization and Register Selection: In ACE's processor, for the storage of data and instructions, Memory Unit (MU) is included. It is one of the most important part and required mandatory for correct implementation of von-neuman architecture. Control Unit indexes the unidirectional bus presents in memory unit to access the specific words. Also the bi-directional bus is integrated in ACE's processor to write and read. Furthermore, write and read pins are interconnected with storage unit to direct the exact instruction (given by Control Unit) to be executed. The main memory of ACE consists of 23-bit words, where operands or addresses are saved in in bits 0 - 15. The length of data and address busses are 23 bits and 16 bits respectively. Storage Unit consists of total of 2^16 = 65535 unique memory cells which can store address or operand. Each unique memory cell can store up to 23 bits of word. Addresses are stored in Address Register which indicates that the particular address in Memory Unit. RTL representation for write operation is X? M[AR], and for read operation is M[AR]? X (where X can be any random register). 2.4.7.1 Register Organization: The Table Below shows and describes functionalities of registers used in ACE. These register used to create a shared transfer system which will be managed and run by Control Unit to perform operations from Instruction Set Architecture. Basic Computer was only compatible with ASCII Character Set. In ACE Processor the INPR and OUTR both have 14-bits so that it is similar with the Unicode Standard and can store 14-bit defined characters whereas the each register of ACE has pins of clear, clock, increment, and load. Sequence Counter (SC) feeds the clock into registers and Control Unit directs the three former pins. Outputs from DR, INPR, and AC are transferred to AC's ALU. 2.4.8 Instruction Format: Total of 23 bits are in memory word. Bits 0-15 are for addresses or operands, Bits 16-20 are for operations code (op-code), and Bits 21-22 are for addressing mode. The format of memory word is divided into three categories: 1. Register-Reference Instructions: These instructions perform operations directly on specific registers. There is no need to of indicating the operand or address from memory. 2 . Input/Output-ReferenceIn structions: These instructions perform operations of input and output which may be required during execution of any program 3. Memory-Reference Instructions: These instructions perform operations on data and instruction in main memory. Description: ? If op-code is 00000 then addressing lines will select either Register Reference or I/O Reference will execute. ? If op-code is not 00000 then Memory Reference will execute. Addressing Mode: 00 will do Direct Addressing, 01 will do Indirect Addressing, 10 will do Immediate Addressing, and 11 will do Relative Addressing. ? In direct addressing, operand is saved in that particular address while in indirect addressing; it holds the address of operand. ? Immediate addressing doesn't hold address instead it holds operand to perform operation. ? In relative addressing it holds the number of addresses to jump to get the actual address of operand. 2.4.9 Shared Transfer System: This section concisely specifies the organization of the processor registers described in the preceding sections. Loading and reading from and to the registers is performed by three select input lines and the registers are connected to a 23-bit common bus. Fig. 2.4.9 Shared Transfer System It is to be noted that in Shared Transfer System for reading and writing operations, AC is fed inputs by ALU, these inputs are the outputs of AC, DR, and INPR and system does not allow AC to connect directly with the bus. The usage of common bus saves cost of hardware which would have been used in direct connections of registers with another. Other main thing is that feeding of input into register is done externally and its value is directly passed to ALU, so for reading or writing, INPR does not connect to the bus. As the contents to outputted are shown

5/25/22, 12:45 PM Turnitin

directly on the external output interface, the OUTR does not connect with the Share Transfer System. 3. <u>DEFINITION OF INSTRUCTION SET The</u> set of <u>instructions implemented by</u> ACE is shown in table below. For the sake of simplicity, instructions in the table are represented in Hexa-Decimal codes. For Hexa-Decimal characters for address bits, one for op-code (16-19) and one for op-code (20) and address mode (21-22). The total size of ACE's instruction is 23 bits. The below instruction set holds instructions for: status, program sequencing control, input, output, shift, logic, and arithmetic. This gives ease to programmers of assembly language to execute their code. For the application of computer processing, the usage of subroutines is common. So within the instruction set of ACE, functionalities are hardwired to enable subroutine entry to and from the main program. Have a look at the table below. 3.1 Control Unit (CU): Control Unit is one of the most important parts of CPU. CU fetches code of instructions from programs and supervises other units by providing timing signals and control signals. CU interprets instructions and controls sequential instruction execution. It sends and receives control signals from other computer devices and controls and regulates processor timings. Its tasks also include fetching, decoding, executing instructions and storing results. CU includes of a 5x32 decoder which decodes the op-code and pass signals to combinational logic unit. The other decoder of 4x16 is used which decodes bits coming from sequence counter to timing signals. Combining the sequence counter and decoder both will work like ring counter which helps in sequential execution of instructions to be performed. Fig. 3.1 Control Unit 3.2 Fetch-Decode Cycle: The fetch and decode cycle are common for all the instructions after which the instruction gets executed. This cycle occurs at the start of every timing state. The flowchart below summarizes the fetch and decode cycle. Fig. 3.1 Fetch-Decode Cycle flowchart 3.3 Input, Output and Interrupt: Computer has input and output flags to let the processor know if user wants to output the data or take input. If input flag is 1 (FGI=1) then processor stores data into input register and then stores it in accumulator and when output flag is 1 (FGO=1) then data from output register gets copied to output register. It all depends what user wants to implement. Basic computer also has an interrupt enable function (IEN). When this flag is active, all background processing immediately stops and then the task is performed. Processor keeps a check on interrupt flag before fetch and decode instructions if the IEN is active or not. Fig. 3.3.1 Output flag flowchart Fig. 3.3.2 Input flag flowchart Fig. 3.3.3 Enable flag flowchart 4. COMPLETE COMPUTER DESCRIPTION The complete computer description with set of instructions, its definition and implementations along with the micro-operations are given in the table below: 5. SIMULATOR (C++) A visual representation of our ACE processor's organization, a simulator was constructed by our team members to give an idea of how our processor works and is different from the basic computer. We implemented our simulator on C++ and the detailing of simulator is present in separate handbook. BIBLIOGRAPHY 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40