## 2022 Digital IC Design Homework 1

| NAME                           | 劉品宏       | 2 181111 2 2 |      |         |              |
|--------------------------------|-----------|--------------|------|---------|--------------|
| Student ID                     | P76101699 |              |      |         |              |
| Functional Simulation Result   |           |              |      |         |              |
| Stage 1                        | Pass      | Stage 2      | Pass | Stage 3 | Pass         |
| Stage 1                        |           |              |      |         |              |
| Stage 1 : 1-bit ALU Simulation |           |              |      |         |              |
| And Operation                  |           |              |      |         |              |
| Pass!                          |           |              |      |         |              |
| Or Operation                   |           |              |      |         |              |
| Pass!                          |           |              |      |         |              |
| Nand Operation                 |           |              |      |         |              |
| Pass!                          |           |              |      |         |              |
| Nor Operation                  |           |              |      |         |              |
| Pass!                          |           |              |      |         |              |
| Add Operation                  |           |              |      |         |              |
| Pass!                          |           |              |      |         |              |
| Sub (                          | Operation |              |      |         |              |
| Pass!                          |           |              |      |         |              |
| Slt (                          | Operation |              |      |         |              |
| Pass!                          |           |              |      |         |              |
| (you                           |           |              |      |         | r simulation |
| result)                        |           |              |      |         |              |
| Stage 2                        |           |              |      |         |              |
|                                |           |              |      |         |              |
|                                |           |              |      |         |              |
|                                |           |              |      |         |              |
|                                |           |              |      |         |              |
| (your                          |           |              |      |         |              |
|                                |           |              |      |         |              |
|                                |           |              |      |         |              |
|                                |           |              |      |         |              |
|                                |           |              |      |         |              |

```
-----Stage 2 : 8-bit ALU bitwise operation Simulation------
--And Operation--
Pass!
--Or Operation--
Pass!
--Nand Operation--
Pass!
--Nor Operation--
Pass!
                           simulation result)
                               Stage 3
                              (your simul
  ------Stage 3 : 8-bit ALU arithmetic operation Simulation-
--Add Operation--
Pass!
--Sub Operation--
Pass!
--Slt Operation--
Pass!
-----Stage 1 : Pass!-----
 -----Stage 2 : Pass!-----
  -----Stage 3 : Pass!-----
                             ation result)
```

## Description of your design

首先在 1-bit ALU 的設計中,我的作法是照著 pdf 檔裡面的 1-bit ALU 的圖接線接出來的,然後在之後的 8-bit ALU,我同樣也是照著 pdf 的 8-bit ALU 圖接線接出來,然後在 8-bitALU 圖的右下角有一個 combinational 的方塊,我是依照 set 和 overflow 這兩條 signal 的理解,而判斷出 comb 方塊是 XOR閘,然後再將結果接回去第一個 1-bit ALU 的 less。