# DYNAMIC HARDWARE CONVOLUTION ACCELERATION DESIGN

Designed/Presented by David Cain

Special thanks to Omar Eddash and Adam Frost for mentorship

- -Design Objective
- -Intro to Vivado
- -Learn Verilog
- -Partial Reconfig Multipliers
- -Crossbar Data Switch
- -Partial Reconfig Adder
- -Matric Accelerator
- -Asynchronous FIFO
- -Matrix Controller
- -Convolution Accelerator Top Wrapper
- -Enabling Partial Reconfig
- -Dynamic Resources
  - -Floorplan
  - -Resource Utilization
  - -Power Report
- -Conclusions

### Overview

# Design Objective

Develop an FPGA based reconfigurable design to accelerate matrix convolution

- This is a computationally intensive step used in many image processing algorithms
  - can benefit from hardware acceleration
- The design must accept multiple data types
  - Integer data values
  - Floating point data values
  - Fixed point data values
- Each of these data types can be dynamically reconfigured on device



-Design Objective

### -Intro to Vivado

- -Learn Verilog
- -Partial Reconfig Multipliers
- -Crossbar Data Switch
- -Partial Reconfig Adder
- -Matrix Accelerator
- -Asynchronous FIFO
- -Matrix Controller
- -Convolution Accelerator Top Wrapper
- -Enabling Partial Reconfig
- -Dynamic Resources
  - -Floorplan
  - -Resource Utilization
  - -Power Report
- -Conclusions

### Intro to Vivado

- Vivado is the primary software suite used when working with Xilinx based FPGAs such as the Pynq-Z2
- Vivado offers design development using HDL or the built in IP Integrator using block diagrams
  - These block diagrams can compose of either base IPs provided by Xilinx or user custom IPs that are imported/created within the project
  - The HDL defining these Xilinx based IPs are not viewable by end-user
- Often both development forms are used when working on a design

Example of block diagram interface
 \*For synthesis, block diagrams must be packaged with HDL wrappers generated by Vivado



- -Design Objective
- -Intro to Vivado

### -Learn Verilog

- -Partial Reconfig Multipliers
- -Crossbar Data Switch
- -Partial Reconfig Adder
- -Matrix Accelerator
- -Asynchronous FIFO
- -Matrix Controller
- -Convolution Accelerator Top Wrapper
- -Enabling Partial Reconfig
- -Dynamic Resources
  - -Floorplan
  - -Resource Utilization
  - -Power Report
- -Conclusions

# **Learn Verilog**

 Upon entering the project, I was referenced this book and several tutorials to get a feeling of Verilog

- Free Range VHDL, Bryan Mealy, 2018

 Xilinx also has tutorials with pre-built designs to be imported and demonstrate concepts of how to use the hardware available

 YouTube tutorials were also helpful for workflow within Vivado



- With a simple understanding of Verilog, basic designs were created and tested:

1. Multibit flipflop register

(FlipFlop.v)

2. Parallel multibit flipflop

(ParallelBuffer.v)

3. Multibit port MUX

(mux.v)

4. Variable data slicer

(dataSplit.v)



- -Design Objective
- -Intro to Vivado
- -Learn Verilog

### -Partial Reconfig Multipliers

- -Crossbar Data Switch
- -Partial Reconfig Adder
- -Matrix Accelerator
- -Asynchronous FIFO
- -Matrix Controller
- -Convolution Accelerator Top Wrapper
- -Enabling Partial Reconfig
- -Dynamic Resources
  - -Floorplan
  - -Resource Utilization
  - -Power Report
- -Conclusions

# Partial Reconfig Multipliers

- A first step was to implement devices that could intake 2 data values, multiply them, then return the product
  - <sup>-</sup> This needed to be designed for three separate data types, with separate algorithms to complete each computation type
- This was initially designed to buffer input data internally, allowing for parallel computations. The buffered input was removed due to adding undesirable delay while pipelining data streams

#### - Block diagram of multiplier v1



#### - Block diagram of multiplier v2



- -Design Objective
- -Intro to Vivado
- -Learn Verilog
- -Partial Reconfig Multipliers

### -Crossbar Data Switch

- -Partial Reconfig Adder
- -Matrix Accelerator
- -Asynchronous FIFO
- -Matrix Controller
- -Convolution Accelerator Top Wrapper
- -Enabling Partial Reconfig
- -Dynamic Resources
  - -Floorplan
  - -Resource Utilization
  - -Power Report
- -Conclusions

# Crossbar Data Switch

- A data link was needed to interface many parallel multiplier outputs to many parallel adder devices

- A crossbar switch was designed and implemented. This switch allows for any input port to be selected and connected to any output port.
  - The crossbar was written from scratch to have variable input and output port counts
  - These ports are also variable bit length

- The data connection is asynchronous, mimicking wire connections

 The crossbar operates on a grid connection method. With N inputs and M outputs, this generates NxM valid address selections

- At positive edge clocks, the address on AddressSelect port is toggled
- <sup>-</sup> If direct is HIGH, equal I/O ports will be connected.
  - i.e. Outputo = Inputo; Input1 = Output1;...



### - Block diagram of crossbar



- -Design Objective
- -Intro to Vivado
- -Learn Verilog
- -Partial Reconfig Multipliers
- -Crossbar Data Switch

### -Partial Reconfig Adder

- -Matrix Accelerator
- -Asynchronous FIFO
- -Matrix Controller
- -Convolution Accelerator Top Wrapper
- -Enabling Partial Reconfig
- -Dynamic Resources
  - -Floorplan
  - -Resource Utilization
  - -Power Report
- -Conclusions

# Partial Reconfig Adder

 With a method to now compute many products in parallel and sort them, a device was needed to accumulate the sum of products

- 2 Partition definitions were created:
  - Integer/Fixed Point Adder
  - Floating Point Adder



- Floating point needs much more logic due to needing to check the magnitude difference, then normalize the values

- -Design Objective
- -Intro to Vivado
- -Learn Verilog
- -Partial Reconfig Multipliers
- -Crossbar Data Switch
- -Partial Reconfig Adder

### -Matrix Accelerator

- -Asynchronous FIFO
- -Matrix Controller
- -Convolution Accelerator Top Wrapper
- -Enabling Partial Reconfig
- -Dynamic Resources
  - -Floorplan
  - -Resource Utilization
  - -Power Report
- -Conclusions

# Matrix Accelerator

- <sup>-</sup> The devices were then packaged into a single IP, matrixAcclerator
  - This device has a lot of I/O and no control logic
  - It must be packaged with a controller IP



### Block diagram of matrix accelerator



- -Design Objective
- -Intro to Vivado
- -Learn Verilog
- -Partial Reconfig Multipliers
- -Crossbar Data Switch
- -Partial Reconfig Adder
- -Matrix Accelerator

### -Asynchronous FIFO

- -Matrix Controller
- -Convolution Accelerator Top Wrapper
- -Enabling Partial Reconfig
- -Dynamic Resources
  - -Floorplan
  - -Resource Utilization
  - -Power Report
- -Conclusions

# Asynchronous FIFO

- The convolution accelerator needs much data input
  - Data Set (Image Values)
  - Filter Set (Filter Values)

 Since the program will not be able to load values and operate the FPGA properly, an asynchronous FIFO buffer was used to input a data set across the clock domains





- There was a helpful online project:
  - Crossing Clock Domains with an Asynchronous FIFO, Dan Gisselquist, 2018
  - https://zipcpu.com/blog/2018/07/06/afifo.html

- I attempted to write this IP from scratch, but the problem was difficult
- This write-up by Gisselquist was an extensive overview of the device problems, behavior, and similar work



- To verify this FIFO design was suitable, it was first tested in Vivado simulation
- Next, a bitstream and block diagram was generated to program the FPGA with the Python3 interface

- In the Python environment, the buffer would be filled with a random data set
- Next, the buffer data would be extracted and compared with original input
- The load/compare times were also tracked



- -Design Objective
- -Intro to Vivado
- -Learn Verilog
- -Partial Reconfig Multipliers
- -Crossbar Data Switch
- -Partial Reconfig Adder
- -Matrix Accelerator
- -Asynchronous FIFO

### -Matrix Controller

- -Convolution Accelerator Top Wrapper
- -Enabling Partial Reconfig
- -Dynamic Resources
  - -Floorplan
  - -Resource Utilization
  - -Power Report
- -Conclusions

# Matrix Controller

 Now with hardware to allow for external data input, a state machine controller is needed to complete computation

- The controller needs to:
  - Read data in the input buffer
  - Pipeline data into the matrix accelerator
  - Use matrix accelerator control signals to generate convolution sum
- The controller has three main states:
  - Reading data from the buffer
  - Multiplying the input values
  - Add the resulting products

- -Design Objective
- -Intro to Vivado
- -Learn Verilog
- -Partial Reconfig Multipliers
- -Crossbar Data Switch
- -Partial Reconfig Adder
- -Matrix Accelerator
- -Asynchronous FIFO
- -Matrix Controller

### -Convolution Accelerator Top Wrapper

- -Enabling Partial Reconfig
- -Dynamic Resources
  - -Floorplan
  - -Resource Utilization
  - -Power Report
- -Conclusions

# Convolution Accelerator Top Wrapper

- A top-level package was created to wrap the input buffer, matrix accelerator, and controller into one design
- Convolution Accelerator block diagram
- This device has three dynamic configurations: Integer, Floating Point, Fixed



 This package is currently being prototyped and fails the implementation phase due to timing issues

 Timing issues are generally caused by unstable signals or undesirable combinational logic delay



- -Design Objective
- -Intro to Vivado
- -Learn Verilog
- -Partial Reconfig Multipliers
- -Crossbar Data Switch
- -Partial Reconfig Adder
- -Matrix Accelerator
- -Asynchronous FIFO
- -Matrix Controller
- -Convolution Accelerator Top Wrapper

### -Enabling Partial Reconfig

- -Dynamic Resources
  - -Floorplan
  - -Resource Utilization
  - -Power Report
- -Conclusions

# Enabling Partial Reconfig

- Using Vivado's partial reconfiguration wizard, designs can become dynamically reconfigurable
- This allows for partitions of the FPGA to be reprogrammed during runtime
- When converting a project to partially reconfigurable, simulation is no longer available
  - It is recommended to flesh out much of a PR design while static, then create a new project for a dynamic version



- Backup project
- Enable Partial Reconfiguration
  Tools->Enable Partial Reconfiguration...
- Select a device in top to create a partition definition



- Add any needed partitions and modules
- <sup>-</sup> Create a configuration with modules set as needed





Hierarchy view of design wrapped together with partial reconfiguration enabled



- Each reconfigurable partition requires a dedicated pBlock to dictate the hardware available for reconfiguration
- This pBlock should contain only the dynamic module. Static modules will be placed and routed automatically
- This is a screenshot of the floorplan for a design with 8 pBlocks to enable 8 separate reconfigurable multiply compute partitions.



- -Design Objective
- -Intro to Vivado
- -Learn Verilog
- -Partial Reconfig Multipliers
- -Crossbar Data Switch
- -Partial Reconfig Adder
- -Matrix Accelerator
- -Asynchronous FIFO
- -Matrix Controller
- -Convolution Accelerator Top Wrapper
- -Enabling Partial Reconfig
- -Dynamic Resources

### -Floorplan

- -Resource Utilization
- -Power Report
- -Conclusions

# Dynamic Resources Floorplan

### Dynamic Resources (Floorplan)

Floating Point Configuration Floorplan



Fixed Point Configuration Floorplan



Integer Configuration Floorplan



- -Design Objective
- -Intro to Vivado
- -Learn Verilog
- -Partial Reconfig Multipliers
- -Crossbar Data Switch
- -Partial Reconfig Adder
- -Matrix Accelerator
- -Asynchronous FIFO
- -Matrix Controller
- -Convolution Accelerator Top Wrapper
- -Enabling Partial Reconfig
- -Dynamic Resources
  - -Floorplan

### -Resource Utilization

- -Power Report
- -Conclusions

### Dynamic Resources Resource Utilization

Floating Point Configuration Resource Utilization

| !!!!<br>•                           |                       |                             |                  |                         |                          |               |                  |  |  |
|-------------------------------------|-----------------------|-----------------------------|------------------|-------------------------|--------------------------|---------------|------------------|--|--|
| Name ^1                             | Slice LUTs<br>(51040) | Slice Registers<br>(102080) | Slice<br>(12760) | LUT as Logic<br>(51040) | LUT as Memory<br>(16864) | DSPs<br>(220) | BUFGCTRL<br>(32) |  |  |
| ∨ N matrixAccTopDevice              | 5199                  | 459                         | 1386             | 5175                    | 24                       | 3             | 3                |  |  |
| ■ controller (matrixControl3x3)     | 120                   | 117                         | 33               | 120                     | 0                        | 0             | 0                |  |  |
| ■ inputBuffer (aFIFO)               | 59                    | 64                          | 17               | 35                      | 24                       | 0             | 0                |  |  |
| > I matrixAccel (matrixAccelerator) | 5020                  | 278                         | 1336             | 5020                    | 0                        | 3             | 0                |  |  |
| > I processer (design_1_wrapper)    | 1                     | 0                           | 1                | 1                       | 0                        | 0             | 2                |  |  |

Fixed Point Configuration Resource Utilization

| Name 1                              | Slice LUTs<br>(51040) | Slice Registers<br>(102080) | Slice<br>(12760) | LUT as Logic<br>(51040) | LUT as Memory<br>(16864) | BUFGCTRL<br>(32) |
|-------------------------------------|-----------------------|-----------------------------|------------------|-------------------------|--------------------------|------------------|
| ∨ N matrixAccTopDevice              | 1177                  | 483                         | 369              | 1153                    | 24                       | 3                |
| controller (matrixControl3x3)       | 120                   | 117                         | 33               | 120                     | 0                        | 0                |
| ■ inputBuffer (aFIFO)               | 59                    | 64                          | 17               | 35                      | 24                       | 0                |
| > I matrixAccel (matrixAccelerator) | 998                   | 302                         | 319              | 998                     | 0                        | 0                |
| > I processer (design_1_wrapper)    | 1                     | 0                           | 1                | 1                       | 0                        | 2                |

Integer Configuration Resource Utilization

| Name 1                              | Slice LUTs<br>(51040) | Slice Registers<br>(102080) | Slice<br>(12760) | LUT as Logic<br>(51040) | LUT as Memory<br>(16864) | DSPs<br>(220) | BUFGCTRL<br>(32) |
|-------------------------------------|-----------------------|-----------------------------|------------------|-------------------------|--------------------------|---------------|------------------|
| ∨ N matrixAccTopDevice              | 381                   | 411                         | 133              | 357                     | 24                       | 3             | 3                |
| ■ controller (matrixControl3x3)     | 120                   | 117                         | 33               | 120                     | 0                        | 0             | 0                |
| ■ inputBuffer (aFIFO)               | 59                    | 64                          | 17               | 35                      | 24                       | 0             | 0                |
| > I matrixAccel (matrixAccelerator) | 202                   | 230                         | 83               | 202                     | 0                        | 3             | 0                |
| > I processer (design_1_wrapper)    | 1                     | 0                           | 1                | 1                       | 0                        | 0             | 2                |

- -Design Objective
- -Intro to Vivado
- -Learn Verilog
- -Partial Reconfig Multipliers
- -Crossbar Data Switch
- -Partial Reconfig Adder
- -Matrix Accelerator
- -Asynchronous FIFO
- -Matrix Controller
- -Convolution Accelerator Top Wrapper
- -Enabling Partial Reconfig
- -Dynamic Resources
  - -Floorplan
  - -Resource Utilization

### -Power Report

-Conclusions

# Dynamic Resources Power Report

#### Floating Point Configuration Power Report

vectorless analysis.

Total On-Chip Power: 1.541 W Design Power Budget: Not Specified

Power analysis from Implemented netlist. Activity derived from constraints files, simulation files or

Power Budget Margin: N/A Junction Temperature: 42.8°C

Thermal Margin: 42.2°C (3.5 W) Effective 9JA: 11.5°C/W

Power supplied to off-chip devices: 0 W Confidence level: Medium

Launch Power Constraint Advisor to find and fix

invalid switching activity



Fixed Point Configuration **Power Report**  Total On-Chip Power: 1.402 W **Design Power Budget:** Not Specified Power Budget Margin: N/A Junction Temperature: 41.2°C Thermal Margin: 43.8°C (3.7 W) Effective 9JA: 11.5°C/W Power supplied to off-chip devices: 0 W Confidence level: Medium

Power analysis from Implemented netlist. Activity

derived from constraints files, simulation files or

vectorless analysis.

Launch Power Constraint Advisor to find and fix invalid switching activity

1.269 W (91%) Dynamic: Clocks: 0.004 W (1%) 91% Signals: 0.005 W 0.004 W 1.256 W (97%)9% Device Static: 0.133 W (9%)

On-Chip Power

Integer Configuration Power Report Power analysis from Implemented netlist. Activity derived from constraints files, simulation files or vectorless analysis.

Total On-Chip Power: 1.4 W Design Power Budget: Not Specified Power Budget Margin: N/A **Junction Temperature:** 41.1°C

43.9°C (3.7 W) Thermal Margin: Effective 9JA: 11.5°C/W

Power supplied to off-chip devices:

Confidence level: Medium

Launch Power Constraint Advisor to find and fix invalid switching activity



- -Design Objective
- -Intro to Vivado
- -Learn Verilog
- -Partial Reconfig Multipliers
- -Crossbar Data Switch
- -Partial Reconfig Adder
- -Matrix Accelerator
- -Asynchronous FIFO
- -Matrix Controller
- -Convolution Accelerator Top Wrapper
- -Enabling Partial Reconfig
- -Dynamic Resources
  - -Floorplan
  - -Resource Utilization
  - -Power Report

### -Conclusions

### Conclusions

- While much of the development process for RTL has streamlined by Xilinx, many times development and debugging could be quite strenuous
  - Much of the development process is very well documented for users of Tcl but nothing else
    - This often led to scrolling through forum posting for information rather than being able to rely on the official documentation
- The Convolution Accelerator design needs to be refined
  - Due to the mentioned timing issues, the design would not function properly on the Pynq-Z2
  - The floating-point adder uses much more resources than any other device in the project

