Formal models of hardware peripherals

Jonathan Yao Håkansson

Niklas Rosencrantz

{jyh,nik}@kth.se

B.Sc. project in Computer Science

KTH Institute of Technology

# Terminology and definitions

HID - Human interface device t ex keyboard, pekskärm, pekdon

UART - Universal asynchronous receiver/transmitter

RS-232 - Recommended standard 232 (IEEE)

FPGA - Field-programmable gate array

Nios2 - A softcore CPU to which one can download a custom CPU design

uClinux - A Linux distribution suitable for embedded systems and FPGA

#### 1. Abstract

- 1.1. Model checking
- 1.2. Architecture of a UART
  - 1.2.1. Interface and Registers
  - 1.2.2. Asynchronous communication
  - 1.2.3. Physical layer

#### 2. Goals

- 3. Background
  - 3.1. Assessments and Measures
  - 3.2. Practical examples and problems
  - 3.3. False positives and negatives
    - 3.3.1. Software Programming Model UART Core

Example 3-3 Buffer overflow exploit

- 4. Specification and methodology
  - 4.1. Scope and limitations
  - 4.2. Milestones
  - 4.3. Introduction learning and preparations
  - 4.4. We formalize our theory and our model
  - 4.5. Choosing the appropriate tools
  - 4.6. Methods for model checking
  - 4.7. Results and conclusions
- 5. HDL for UART i/o
- 6. SMV roles program
  - 6.1. SMV roles with configuration program
- 7. SMV mutex program
- 8. References

#### 1. Abstract

Security and privacy are important concerns. Once somebody is insecure they will almost always stay insecure about that particular context and about that setting.

There are formal models to test software such as unit tests and integration tests and to guarantee data security. Hardware peripherals and their external connections are usually not part of such test and security models. The scope of our project is to build and verify formal models of a common external hardware peripheral that has been connected to the computer such as a typical UART RS-232 configuration.

Keywords: NuSMV, SMV, UART, RS232, model checking, formal verification

#### 1.1. Model checking

Model Checking is formally defined as  $M \models \phi$  where M is an automation model and  $\Phi$  is a logical formula. If  $\phi$  is a true statement about all possible behaviors of M then the model checker confirms it (formal verification). If  $\phi$  is a false statement about M the model checker constructs a counterexample that  $\Phi$  satisfies  $!\phi$ .

This means that we have a method for formally verifying finite-state systems. Specifications about the system are expressed as temporal logic formulas, and efficient symbolic algorithms are used to traverse the model defined by the system and check if the specification holds or not. Extremely large statecharts can often be traversed in minutes. The technique has been applied to several complex industrial systems such as the Futurebus+ and the PCI local bus protocols.

Since our goal is to guarantee that the UART does not leak a crypto key, we will identify which parameters and internal states affect which memory addresses are accessed by the UART and model it.

#### 1.2. Architecture of a UART

Now we should answer the following questions:

- What are the inputs of the UART component?
- What are the outputs?
- Is there internal state?
- How does the internal state change over time and, in particular, in one step?

We look at the specification, it should report the memory mapped registers (which are input/output and can affect the state of the UART). An additional input and output is the wire to which the UART <is connected. Our model might only represent some features or the hardware such as the minimal set of necessary features and what is common for all of moest UART.

#### 1.2.1. Interface and Registers

Our UART core provides an Avalon-MM slave interface to the internal register file. The user interface to the UART core consists of six, 16-bit registers: control, status, rxdata, txdata, divisor, and end of packet. A master peripheral, such as a microprocessor, accesses the registers to control the core and transfer data over the serial connection.

UART (Universal Asynchronous Receiver Transmitter) is a hardware peripheral (part of an SoC) that is memory mapped and available for use from the context of a program running on a microcontroller. It requires configuration before use, which is generally achieved by writing

values into a memory mapped configuration register. The UART can be used to send and receive arbitrary data asynchronously (no clock needed) over two signal wires, TX and RX, respectively.

Simply put, UART is used from the application context within an SoC to send and receive arbitrary data to/from an external device. JTAG is used to verify a circuit and test device logic. An RS-232 interface has the following characteristics:

- Uses a 9 pins connector "DB-9" (older PCs use 25 pins "DB-25").
- Allows bidirectional full-duplex communication (the PC can send and receive data at the same time).
- Can communicate at a maximum speed of roughly 10KBytes/s.

The case that we formalize is a connected UART RS-232 device in a security context. **DB-9 connector** 

You have probably seen a connector like this on the back of a PC.



The connector has 9 pins, the 3 relevant pins are:

- pin 2: RxD (receive data).
- pin 3: TxD (transmit data).
- pin 5: GND (ground).

Using these 3 pins, 2 connected components can send and receive data. It also is used for null modem connections.

Data is commonly sent by chunks of 8 bits (we call that a byte) and is "serialized": the LSB (data bit 0) is sent first, then bit 1, ... and the MSB (bit 7) last.

## 1.2.2. Asynchronous communication

The interface uses an asynchronous protocol i.e. no clock signal is transmitted along the data. The receiver has to have a way to "time" itself to the incoming data bits.

In the case of RS-232, that's done this way:

- 1. Both side of the cable agree in advance on the communication parameters (speed, format...). That's done manually before communication starts.
- 2. The transmitter sends "idle" (="1") when and as long as the line is idle.
- 3. The transmitter sends "start" (="0") before each byte transmitted, so that the receiver can figure out that a byte is coming.
- 4. The 8 bits of the byte data are sent.
- 5. The transmitter sends "stop" (="1") after each byte.

For example a byte 0x55 is transmitted as follows:



Byte 0x55 is 01010101 in binary.

Since it is transmitted LSB (bit-0) first, the line toggles like that: 1-0-1-0-1-0.

Here's another example:



Here the data is 0xC4.

The bits are harder to see. That illustrates how important it is for the receiver to know at which speed the data is sent.

#### 1.2.3. Physical layer

The signals on the wires use a positive/negative voltage scheme.

- "1" is sent using -10V (or between -5V and -15V).
- "0" is sent using +10V (or between 5V and 15V).

So an idle line carries something like -10V.

# 2. Goals

The main goal is to build a behavioral model of a real UART RS-232 peripheral: The altera\_avalon\_uart, and use model checking to check the assumptions so that a connected system can be trusted.

We arrange the following sub-goals to complete our main goal.

- 1. We introduce, describe and explain the background and explain the problem that we're going to solve: One problem is that device specifications of 600+ pages have no obvious formal proof and that hardware was not been developed less by security aspects and more by functional properties and performance.
  - A second problem is that the model we build might either become overly simplistic (like now) or too complicated to be feasible.
- 2. We build and formalize our model: Our goal is to build and proof-check a model of secure hardware peripherals. Our networks, operating systems and applications must interact with secure hardware peripherals such as input/output devices (UART, USB, network controllers), interrupt controllers and coprocessors (GPU, FPGA). The results are from both theoretical proofs anas well as checking the models that we build and verifying with real hardware peripherals. The theorems and models we use and build are simplified to enable us conclude intermediate results at the intermediate level. We should

- combine functional invariants, for example the invariant that our "protected" is always "protected" from unauthorized use, varying the inputs.
- 3. We do model checking: Using the appropriate selected tools we write the details of our theory and our model. We can use automatic theorem proving to prove our theory. We can also combine and compare the same scope by checking a formal model of the hardware peripherals and the connections, as exemplified by a simplified model of a connected UART RS-232.

A known problem with model checking is called the state explosion problem, which is the problem that the number of states in a system grows exponentially by the number of different parameters. It has been told that induction proofs and inductive and recursive techniques could be able to get around the state explosion problem by proving or checking only a small number of cases and then the proof or model is generalized for all possible cases similar to an inductive or recursive proof technique.

4. We document, discuss, report, draw relevant conclusion(s) and communicate the result(s): We document and elaborate about our findings. We will also present to result for an intended audience of intermediate level, less advanced than current research and more advanced than trivial.

## 3. Background

### 3.1. Scenario

A policy is an abstraction of how a security mechanism should be implemented. The mechanism then implements the policy.

### 3.2. Assessments and Measures

UART enables serial character bitstreams between a computer system or an FPGA and an external peripherals. The UART implements the RS-232 protocol timing, and provides adjustable baud rate, parity, stop, and data bits. The feature set is configurable, allowing designers to implement just the necessary functionality for a given system. The UART provides a memory-mapped interface that allows peripherals (such as a processor) to communicate with the UART by reading and writing control and data registers.



Figure: UART state machine

### TODO <add state diagram of transmitter> (jonis)

### TODO <add state diagram of receiver> (jonis)

We build and check such formal models that can achieve security with a hardware peripheral. We briefly compare model checking with theorem proving. We answer related questions and prioritize the known related problems and relations with software such as operating system and application programs. We describe the delegation of responsibilities in such configurations, what to protect and what the potential hardware and software vulnerabilities are.

# 3.3. Practical examples and problems

A main practical problem is that the operating system often will trust any random physical device that is physically connected to the computer. The operating system will automatically run a

program from a trusted physical device, and that program can install malware. Hence, we are not safe when connecting physical peripherals to a computer.

Some not experienced computer user could leave the UART interface open for root access and this is the case we can demo with a configuration between two computers.

An example of actual abuse done by hardware peripherals is the "BadUSB" which was a USB device that unauthorized emulated an authenticated user's keyboard and could issue unauthorized commands by impersonating an authorized user. We examine the ways of securing a computer system from such abuse and similar cases. USB is not similar to UART in practice, but there are similarities in principle and both are used for data in serial transmission.

There are also similar scopes for other kinds of external hardware such as network controllers (NIC) and hardware peripherals that have built-in processors (GPU, FPGA). We have limited our scope to the UART RS-232. Other external hardware security models will be different in details but there will still be similarities for several properties.

#### 3.4. False positives and negatives

Bruce Schneier, a famous expert in IT security, has specified a common and general IT security problem as follows:

"Any security expert can invent a cipher that he himself can't break."

Schneier's observation is that everybody can outsmart themselves and therefore you can also be intruded because intruders can get around your security solution in ways you didn't prepare for. We study the hardware security applications of this problem and the existing and proposed solutions. Recently there has also been reports in the news and media that important and vital Government departments and functions of the state have been intruded in this manner by injecting malware from external hardware peripheral, a hardware peripheral which mistakenly has been trusted.

The common data security patterns often use the placeholder actor names Alice, Bob, Carol, Eve, Mallory, Peggy, Victor, Trent etc for different roles and functions. Typically Alice and Bob are

the ones sending data and the other guys are actors with different functions. Will they ever be 100 % safe?

A common problem with theorem proving and model checking today is that theorems and models become increasingly complicated due to more functionalities, more performances and more possible combinations. Therefore it has been proposed that induction proofs can be used instead of checking and proving all possible combinations. In practice an induction proof means proving a security aspect for a base-case e.g. a 4-bit CPU and then proving it for example for a parallel connection for 2 parallel 4-bits CPU and then the property is proved for 8-bits and likewise for longer words by induction.

The practical problem definition is firstly proving the problem of unauthorized access to the example of a cryptographic key that should be for authorized owner or user only.

We first show that the cryptographic key is accessible and unsafe by policy and mechanism. Then we show that a formal model enforced by a mechanism can make the cryptographic key formally private and secure.

#### 3.4.1. Software Programming Model UART Core

We can select UART as a console when we build Linux.

```
■ @ developer@developer-Latitude-E7450: ~/altera170314/linux-socfpga
.config - Linux/nios2 4.8.0 Kernel Configuration
> Device Drivers > Character devices > Serial dri
     Arrow keys navigate the menu. <Enter> selects submenus ---> (or empty submenus ----). Highlighted
    letters are hotkeys. Pressing <Y> includes, <N> excludes, <M> modularizes features. Press <Esc>to exit, <?> for Help, </> for Search. Legend: [*] built-in [ ] excluded <M> module <> module
                                                                                                                          Press <Esc><Esc>
     capable
                                 Extended 8250/16550 serial driver options
                                    Support more than 4 legacy serial ports
Support for sharing serial interrupts
                                    Autodetect IRQ on standard ports (unsafe)
Support RSA serial ports
                         <M> Support for Synopsys DesignWare 8250 quirks
                         [*] Ralink RT288x/RT395x/RT3662/RT3883 serial port support
<> Devicetree based probing for 8250 ports (NEW)
                              *** Non-8250 serial port support **
                         [*] Serial console over KGDB NMI debugger port
                         <M> MAX3100 support
                         <*> MAX310X support
                         <M> Xilinx uartlite serial port support
                         <*> SCCNXP serial port support
                                Console on SCCNXP serial port
                         <M> SC16IS7xx serial support
                         [*] SC16IS7xx for I2C interface
[*] SC16IS7xx for spi interface
                         <M> Altera JTAG UART support
                         <*> Altera UART support
                                Maximum number of Altera UART ports
                         (4) Maximum number of Attera UART ports
(115200) Default baudrate for Altera UART ports
[1*] Altera UART console support
< > SPI protocol driver for Infineon 6x60 modem (EXPERIMENTAL)
< > Cadence (Xilinx Zynq) UART support (NEW)
                         <M> ARC UART driver support
                                Number of ARC UART ports
                         (1)
                         <M>> Freescale lpuart serial port support
                         < > Conexant Digicolor CX92xxx USART serial port support (NEW)
                                   <Select>
                                                    < Exit >
                                                                    < Help >
                                                                                                     < Load >
```

The following code demonstrates the simplest possible usage, printing a message to stdout using printf(). In this example, the system contains a UART core, and the HAL system library has been configured to use this device for stdout.

Example 3-1: Example: Printing Characters to a UART Core as stdout

```
#include <stdio.h>
int main ()
{
printf("Hello world.\n");
```

```
return 0;
}
```

The following code demonstrates reading characters from and sending messages to a UART device using the C standard library. In this example, the system contains a UART core named uart1 that is not necessarily configured as the stdout device. In this case, the program treats the device like any other node in the HAL file system.

Example 3-2: Example: Sending and Receiving Characters

```
/* A simple program that recognizes the characters 't' and 'v' */
#include <stdio.h>
#include <string.h>
int main ()
  char* msg = "Detected the character 't'.\n";
  FILE* fp;
  char prompt = 0;
   fp = fopen ("/dev/uart1", "r+"); //Open file for reading and writing
  if (fp)
       while (prompt != 'v')
       { // Loop until we receive a 'v'.
           prompt = getc(fp); // Get a character from the UART.
           if (prompt == 't')
           { // Print a message if character is 't'.
               fwrite (msg, strlen (msg), 1, fp);
           }
```

```
}
     fprintf(fp, "Closing the UART file.\n");
     fclose (fp);
  return 0;
3.5. Example 3-3 Buffer overflow exploit
#include <string.h>
#include <stdio.h>
void foo (char *bar)
  float My Float = 10.5; // Addr = 0x0023FF4C
  char c[28];
              // Addr = 0 \times 0023 FF30
  // Will print 10.500000
  printf("My Float value = %f\n", My Float);
   Memory map:
     @ : c allocated memory
     # : My Float allocated memory
         * C
                            *My Float
     0x0023FF30
                            0x0023FF4C
         foo("my string is too long !!!!! XXXXX");
  memcpy will put 0x1010C042 (little endian) in My Float value.
  memcpy(c, bar, strlen(bar)); // no bounds checking...
```

```
// Will print 96.031372
printf("My Float value = %f\n", My_Float);
}
int main (int argc, char **argv)
{
  foo("my string is too long !!!!! \x10\x10\xc0\x42");
  return 0;
}
```

# 4. Specification and methodology

We specify the problem and limit ourselves to a small and simplified model of an UART RS-232 consisting of the parts.

We used three programs to prove our model of UART and RS-232.

- Java Path Finder, JPF, is used to verify executable Java ByteCode programs. JPF was
  created by NASA AMES Research Center. Main focus of JPF uses and executes Java
  ByteCode and can store states, match restore program states. Main usage for JPF is
  Model Checking on concurrent programs. You can use JPF as model check of distributed
  application, model checking of user interfaces, low level program inspection, program
  instrumentation.
- 2. NuSMV is Computer program that is a tool for verification of finite state systems. This program are checking finite state machines and checks if specifications are correct against CTL called temporal logic. NuSMV is a BDD-based (Binary Decision Diagram) model checker that allows to check finite state systems against specifications in the temporal logic CTL. The software is freely available at http://nusmv.irst.itc.it/ where you will also be able to find a tutorial and manual. This program makes it able to have finite systems from completely synchronous to completely asynchronous. Data-types are

thought to be used as finite state machines and it have only datatypes as boolean, scalar, bit vectors, fixed arrays. NuSMV has following features Interaction, Analysis of invariants, Partitioning methods, LTL Model Checking, PSL Model Checking, SAT-Based Bounded Model Checking.

- 3. Spin-Model Checking are verification system that can be used as verification tool for asynchronous process systems. The Main focus of Spin is process interactions and provide abstract from internal sequence computations. Some formal methods that Spin have
- An intuitive program-like notation for design choices.
- A concise notation for general correctness requirements.
- A methodology for establishing logical consistency.
   Spin accepts a verification language PROMELA specified in syntax of Linear Temporal Logic.

We have evaluated these languages for the scope of our project. The most appropriate program to prove this problem is NuSMV because of finite state machines and after that the most likely think is JPF because of our wide java knowledge.

In our methodology there are various types of formal verification that we can do. One is theorem proving, which is a proof of a relationship between a specification and an implementation as a theorem in a logic, proved within the framework of a proof calculus. It is used for verifying arithmetic circuits.

A second way of formal verification is model checking which is checking the specification in the form of a logic formula, the truth of which is determined with respect to a semantic model provided by an implementation. Model checking is starting to be used to check small modules in industry.

Equivalence checking is a third way that checks the equivalence of a specification and an implementation. Equivalence checking is the most common industry use of formal verification.

We have chosen to not perform equivalence checking in this project and instead working primarily with building a sufficient model for our needs and then perform model checking using the appropriate tools.

# 4.1. Scope and limitations

We limit the scope of our project to the UART RS-232 and we build a simplified model that still is realistic without too many details. The RS-232 specification is relatively easy in comparison to modern advanced peripherals. Therefore we choose to build a simplified model that can still be useful for different purposes such as prototyping a security property or serve as a template for adding more details later.

The specific UART we've chosen is the one that is used in Altera FPGA, altera\_avalon\_uart. In Quartus the UART looks as follows.

|         |        | uart_external_connection       |    |
|---------|--------|--------------------------------|----|
| UART_RX | INPUT  | uart_external_connection_rxd n | xd |
| UART_TX | OUTPUT | uart_external_connection_txd b | xd |
|         |        | inet1                          |    |

UART (RS-232 Serial Port)

| Name        | altera_avalon_uart         |
|-------------|----------------------------|
| Version     | 16.1                       |
| Author      | Altera Corporation         |
| Description | no description             |
| Group       | Interface Protocols/Serial |

| User Guide            | https://documentation.altera.com/#/link/sfo14<br>00787952932/iga1401317331859 |  |
|-----------------------|-------------------------------------------------------------------------------|--|
| Release Notes         | https://documentation.altera.com/#/link/hco14<br>21698042087/hco1421697689300 |  |
| Parity                | Determines whether the UART core transmits characters with parity checking.   |  |
| Data bits             | Determines the widths of the txdata, rxdata, and endofpacket registers.       |  |
| Stop bits             | Use to terminates a receive transaction at the first stop bit.                |  |
| Synchronizer stages   | Synchronizer of stages                                                        |  |
| Include CTS/RTS       |                                                                               |  |
|                       | Include CTS/RTS pins and control register bits                                |  |
| Include end-of-packet | Include end-of-packet register                                                |  |
| Baud rate (bps)       | standard baud rates for RS-232 connections                                    |  |

The RS-232 settings are provided below for our connection from the PC that is used:

• Baud Rate: 115200

• Parity Check Bit: None

Data Bits: 8Stop Bits: 1

• Flow Control (CTS/RTS): Off

The RS-232 standard is used by many specialized and custom-built devices. This list includes some of the more common devices that are connected to the serial port on a PC. Some of these such as modems and serial mice are falling into disuse while others are readily available.

Serial ports are very common on most types of <u>microcontroller</u>, where they can be used to communicate with a PC or other serial devices.

- Dial-up modems
- Configuration and management of <u>networking</u> equipment such as <u>routers</u>, <u>switches</u>, <u>firewalls</u>, <u>load balancers</u>
- GPS receivers (typically NMEA 0183 at 4,800 bit/s)
- Bar code scanners and other point of sale devices
- <u>LED</u> and <u>LCD</u> text displays
- Satellite phones, low-speed satellite modems and other satellite based transceiver devices
- Flat-screen (LCD and Plasma) monitors to control screen functions by external computer, other AV components or remotes
- Test and measuring equipment such as digital <u>multimeters</u> and weighing systems
- Updating <u>firmware</u> on various consumer devices.
- Some CNC controllers
- <u>Uninterruptible power supply</u>
- Stenography or <u>Stenotype</u> machines.
- Software debuggers that run on a second computer.
- Industrial field buses
- Printers
- Computer terminal, teletype
- Older <u>digital cameras</u>
- Networking (Macintosh AppleTalk using RS-422 at 230.4 kbit/s)

- <u>Serial mouse</u>
- Older <u>GSM</u> mobile phones
- <u>IDE hard drive<sup>[13][14]</sup> repair<sup>[15][16]</sup></u>

In Quartus our UART looks like the following in QSys.



Our 32-bit system looks as follows in Quartus. The clock for the SDRAM is to the left and the RAM, MMU and CPU is to the right.



When building uClinux we selected the console on Altera UART:

Character devices --->

Serial drivers --->

- [] Altera JTAG UART console support
- [\*] Altera UART console support

Running embedded Linux with the above system system as a host with a regular UART connection demonstrates that a hacker can get root access just by physically connecting to the UART port with the above configuration. There is directly a root access (due to the configuration) and being root one can do anything (e.g. rm -rf / or similar damage or copy any secret data and get the crypto keys from the system).

```
developer@developer-Latitude-E7450: ~
Machine restart (c0000000)...
console [ttyAL0] enabled, bootconsole disabled
ttyJ0 at MMIO 0x8001440 (irq = 1) is a Altera JTAG UART
mousedev: PS/2 mouse device common for all mice
Freeing unused kernel memory: 2792k freed (0xc017e000 - 0xc0438000)
ifconfig: socket: Function not implemented
Welcome to
For further information check:
http://www.uclinux.org/
BusyBox v1.18.4 (2013-03-14 10:14:04 EDT) hush - the humble shell
Enter 'help' for a list of built-in commands.
root:/> help
Built-in commands:
           Run commands in a file
bg
           Resume a job in the background
break
           Exit from a loop
cd
           Change directory
```

We specifically build the formal model of the states of the UART and the states of the system that should be used for formal verification and model checking. Model checking is an examination of all the possible states of a design to determine if any of them violate a specified set of properties, similar to a mathematical proof that covers all possible cases. Model checking is done through mathematical analysis where properties such as assertions are checked against a specification.

It's theoretically possible to use model checking to fully verify the functionality of design, it is typically used for sub-blocks of a design

Equivalence checking is an alternative method of formal verification where one compares two different implementations of a design to see if they are functionally equivalent.

# 4.2. Milestones

# 4.3. Introduction learning and preparations

Read, learn and practice formal models, select and learn the tools to use and divide the work between the collaborators.

# 4.4. We formalize our theory and our model

Formalize the theories and build the model(s) using the tools at hand. A simplistic outline of our theorem, that we are going to add more details to, can look as follows.



The above theorem means in plain English that if the configuration is done properly and correctly, the UART can't manipulate any protected user processes such as web browser or a command-line interpreter. We are adding more detail and specifics to the theorem so that it can be useful without being overly simplistic and without being too complicated.

A simple overview of our model of hardware can be seen in the following figure.



Figure 2. Hardware model overview

The above was our simplified model of hardware host and the connected external hardware device to illustrate the problem being solved. We added more details to our view in our continued project so that our modelling became more detailed and realistic.

# 4.5. Choosing the appropriate tools

We chose the appropriate modelling tool NuSMV and also tried Java Path Finder and the Spin model checker to perform model checking of a simplified connected hardware consisting of an UART RS-232 peripheral connected to a computer system and its operating system. We handled the question of responsibility for security: Is the operating system or the hardware responsible?

Our main four problems and questions were (1) that our models were either overly simplistic or much too complicated. We worked on building models that were realistic simplifications without being overly simplistic.

Another problem (2) we to choose the right tools for model checking, which we finally decided to select NuSMV for reasons of wanting to learn a new tool and learning a new language, as well as the tool is well established.

A third problem (3) we had was to correctly identify whether it is hardware of software that should perform the protection mechanism. The responsibility of protecting a system might be the responsibility of the operating system and not the hardware.

Our fourth question (4) was to what extent our project should or could create a new model and a new solution or if we mainly must use existing models and existing solutions.

With the .sof file from Quartus and the uCLinux image we set up our environment:

```
$ nios2-download -g zImage
$ nios-terminal.exe 1
```

After the above procedures are done we have a development environment where two systems are connected via UART: One Altera DE2-115 which includes the UART connection and via a cable is connected to a peripheral system that tries to gain access via the RS-232 interface that UART enables.

# 4.6. Methods for model checking

One can use Java Path Finder, NuSMV or the Spin model checker for model checking.

### 4.7. Results and conclusions

We report and account for our results and conclusions. We document our tasks, our methodology and our findings in a relatively detailed report. We also will speak and answer questions with supervisors and members of other projects about our project and about our documentation.

We mention an overview of where the current technology is heading, some new ideas such as induction proof and recursive techniques instead of proving and instead of checking all possible cases.

We expect to conclude that a computer user or the data will not be 100 % safe or completely protected in principle. We hope to conclude a result what the best and safest usage of hardware peripherals is today and where the current development in our discipline is going.

#### 5. HDL for UART i/o

We used the following code to implement a custom computer with Nios 2 that includes the Altera Avalon UART with which we can connect an external peripheral with an RS-232 interface.

```
component qsys is
    port (
         clk_clk : in std_logic
                                                     := 'X';
    -- clk
          reset_reset_n : in std_logic := 'X';
    -- reset n
         sdram_wire_addr : out std_logic_vector(12 downto 0);
    -- addr
         sdram_wire_ba : out std_logic_vector(1 downto 0);
    -- ba
         sdram_wire_cas_n : out std_logic;
    -- cas n
          sdram_wire_cke : out std_logic;
    -- cke
        sdram_wire_cs_n : out std_logic;
    -- cs n
         sdram_wire_dq : inout std_logic_vector(31 downto 0) := (others
=> 'X'); -- dq
          sdram wire dqm : out std logic vector(3 downto 0);
    -- dam
          sdram_wire_ras_n : out std_logic;
    -- ras n
         sdram_wire_we_n : out std_logic;
    -- we n
          := 'X';
     -- rxd
```

### 6. SMV roles program

The following program checks whether user is root or a restricted user and proves that the system is nonsecure if a user is root.

### **6.1. SMV roles with configuration program**

The following program adds a variable configuration and proves that the system is secure for root access provided that th configuration is that the system is closed so that root privileges are not allowed from an open connection that was not checked to begin with.

```
MODULE main VAR
```

### 7. SMV mutex program

```
MODULE main

VAR

state1: {n1, t1, c1};

ASSIGN

init(state1) := n1;

next(state1) :=

case

  (state1 = n1) & (state2 = t2): t1;

  (state1 = n1) & (state2 = n2): t1;

  (state1 = n1) & (state2 = c2): t1;

  (state1 = t1) & (state2 = n2): c1;

  (state1 = t1) & (state2 = t2) & (turn = 1): c1;

  (state1 = c1): n1;
```

```
TRUE : state1;
Esac;
VAR
state2: {n2, t2, c2};
ASSIGN
init(state2) := n2;
next(state2) :=
case
   (state2 = n2) & (state1 = t1): t2;
   (state2 = n2) & (state1 = n1): t2;
   (state2 = n2) & (state1 = c1): t2;
  (state2 = t2) & (state1 = n1): c2;
  (state2 = t2) & (state1 = t1) & (turn = 2): c2;
  (state2 = c2): n2;
  TRUE : state2;
esac;
VAR
turn: {1, 2};
ASSIGN
init(turn) := 1;
next(turn) :=
case
  (state1 = n1) & (state2 = t2): 2;
  (state2 = n2) & (state1 = t1): 1;
  TRUE : turn;
esac;
SPEC
EF((state1 = c1) & (state2 = c2))
```

```
SPEC
AG((state1 = t1) -> AF (state1 = c1))
SPEC
AG((state2 = t2) -> AF (state2 = c2))
```

#### 8. References

- [1] UART RS-232 <a href="https://en.wikipedia.org/wiki/RS-232">https://en.wikipedia.org/wiki/RS-232</a>
- [2] RS-232 specification <a href="http://www-ug.eecg.toronto.edu/msl/nios\_devices/dev\_rs232uart.html">http://www-ug.eecg.toronto.edu/msl/nios\_devices/dev\_rs232uart.html</a>
- [3] https://www.raspberrypi.org/wp-content/uploads/2012/02/BCM2835-ARM-Peripherals.pdf
- [4] http://nusmv.fbk.eu/NuSMV/
- [5] <a href="http://spinroot.com/spin/Doc/ieee97.pdf">http://spinroot.com/spin/Doc/ieee97.pdf</a>
- [6] Swedish penalty code 8:8 (TWOC, unlawful dispossesion, "egenmäktigt förfarande") http://www.regeringen.se/49bb67/contentassets/72026f30527d40189d74aca6690a35d0/the-swedish-penal-code#page=31
- [7] Principles of Model checking by Baier and Katoen https://mitpress.mit.edu/books/principles-model-checking
- [8] Buffer overflow

http://www.csc.kth.se/utbildning/kth/kurser/DD2395/dasak06/dokument/F4/F4.pdf

- [9] Computer Security Dieter Gollmann
- [10] Ross Anderson, Security Engineering
- [7] Principles of Model checking by Baier and Katoen https://mitpress.mit.edu/books/principles-model-checking
- [8] Buffer overflow

http://www.csc.kth.se/utbildning/kth/kurser/DD2395/dasak06/dokument/F4/F4.pdf

- [9] Computer Security Dieter Gollmann
- [10] Ross Anderson, Security Engineering
- [11]

https://www.altera.com/content/dam/altera-www/global/en\_US/pdfs/literature/ug/ug\_embedded\_ip.pdf#page=68

- [12] <a href="http://users.ece.utexas.edu/~valvano/Volume1/E-Book/C11">http://users.ece.utexas.edu/~valvano/Volume1/E-Book/C11</a> SerialInterface.htm
- [13] <a href="http://chibios.sourceforge.net/docs/hal-stm32f4xx-rm/group-u-a-r-t.html">http://chibios.sourceforge.net/docs/hal-stm32f4xx-rm/group-u-a-r-t.html</a>
- [14] Model checking overview <a href="http://www.cs.cmu.edu/~modelcheck/tour.htm">http://www.cs.cmu.edu/~modelcheck/tour.htm</a>
- [15] DESIGN AND IMPLEMENTATION OF CUSTOMIZABLE <a href="http://www.ijraet.com/pdf17/31.pdf">http://www.ijraet.com/pdf17/31.pdf</a>
- [16] Texas Instrument <a href="http://www.ti.com/lit/ug/sprugp1/sprugp1.pdf">http://www.ti.com/lit/ug/sprugp1/sprugp1.pdf</a>
- [17] http://www.ijcst.org/Volume7/Issue4/p2 7 4.pdf
- [18] Security <a href="http://ijireeice.com/upload/2016/may-16/IJIREEICE%2071.pdf">http://ijireeice.com/upload/2016/may-16/IJIREEICE%2071.pdf</a>