# Project 3: CS61CPU

### Overview

Part A Deadline: Friday, October 16, 2020

Part B Deadline: Sunday, November 1, 2020

So you've (hopefully) dealt with CS61Classify. But, you might be wondering, how exactly do all those sw ra, 40(sp) instructions get executed? What's inside that mystery chip in your computer called the "CPU"? Welcome to Project 3!

In Part A (Tasks 1-3), you'll be wiring up the ALU and RegFile for a basic RISC-V CPU, as well as implementing the CPU datapath for executing addi instructions. In Part B (Tasks 4-5), you'll use these components (and others) to wire up a working CPU that runs actual RISC-V instructions!

## Tips and Guidelines

- Do not use the version of Logisim preinstalled on the Soda lab computers, as this will mess up your circuits! Use the logisim-evolution.jar provided in your project repository.
- You are only allowed to use Logisim's built-in blocks from the following libraries for all parts of this project: Wiring (except Transistor, Transmission Gate, POR, Pull Resistor, Power, Ground, POR, Do not connect), Gates, Plexers, Arithmetic (except Divider), Memory (except RAM, Random Generator) Note that the use of ROM is allowed.
- Save frequently and commit frequently! Try to save your code in Logisim every 5 minutes or so, and commit every time you produce a new feature, even if it is small.
- Sanity tests for most project tasks are included with the project starter code. More information is available under the Testing section of each task.
- See this video for a custom tests and debugging walkthrough video
- Do not move the input and output pins in your circuit, since this could knock the pins out of alignment (in other words, autograder tests will fail)! Check the harness circuits, as well as cpu.circ, to make sure your circuits fit in the testing harnesses.
- You may make new subcircuits, but they must be located in the files given in the starter code. You may not make new .circ files; the autograder will fail you if you do this!
- You must use unique names for each subcircuit across all .circ files. Failing to do this will result in reduced autograder points. You may not change the names of any circuits provided in the starter files.
- .circ files use the XML format, which makes it hard for Git to automerge. We recommend working on a single computer at a time; if you use multiple computers, make sure that you have pushed and pulled your code before switching devices.
- Your submission must be reasonably efficient: It should not take a very long time to run a single test.
- We recommend completing Lab 05 before starting on Part A of the project and Lab 06 before starting on Part B of this project. Both labs cover many Logisim basics that will be useful for the respective parts of the project.
- A Logisim library reference can be found by going to Help->Library Reference within Logisim.
- Some common sources of Logisim errors, for your debugging convenience:

# alt-text

## Part A: Getting Started

For this project, the computer you're working on needs be able to run Java and Python 3, which you should have set up in Project 2. This project specification will use python3 for sample commands; depending on your system, you may need to use python or py instead. We will be using Logisim Evolution, a Java-based GUI program, so we strongly recommend working on a laptop or desktop with Java installed and **a monitor directly attached**. Using window forwarding over a Hive SSH session is discouraged, and may lead to instability and general headaches.

Overview

Tips and Guidelines

Part A: Getting Started

Task 1: Arithmetic Logic Unit (ALU)

Task 2: Register File (RegFile)

Task 3: The addi Instruction

Part A: Submission

<u>Part B</u>

Task 4: More Instructions

Task 5: Custom Tests

Part B: Submission

**Frequently Asked Questions** 

**Grading** 

<u>Design Contest</u>

Please follow the directions in this Google Form to get a repository: <a href="https://docs.google.com/forms/d/e/1FAlpQLSf6m3CjVF1lxwM6l1dTRjeAtTqwk">https://docs.google.com/forms/d/e/1FAlpQLSf6m3CjVF1lxwM6l1dTRjeAtTqwk</a> 5974pOFvhdwCr0ZYrqDQ/viewform? <a href="https://docs.google.com/forms/d/e/1FAlpQLSf6m3CjVF1lxwM6l1dTRjeAtTqwk">usp=sf link</a>. After completing the form, clone your GitHub Classroom repository and add the starter code repository as a remote:

```
$ git clone YOUR_REPO_URL
$ cd YOUR_REPO_NAME
$ git remote add starter https://github.com/61c-teach/fa20-proj3-starter.git
$ git pull starter master
```

If we make changes to the starter code, you can update your repository with git pull starter master.

## Task 1: Arithmetic Logic Unit (ALU)

Your first task is to create an ALU that supports all the operations needed by the instructions in our ISA (which is described in further detail in the next section). Please note that we treat overflow as RISC-V does with unsigned instructions, meaning that we ignore overflow.

We have provided a skeleton of an ALU for you in alu.circ. It has three inputs:

| Input<br>Name | Bit<br>Width | Description                                                                                                        |  |
|---------------|--------------|--------------------------------------------------------------------------------------------------------------------|--|
| А             | 32           | Data to use for Input A in the ALU operation                                                                       |  |
| В             | 32           | Data to use for Input B in the ALU operation                                                                       |  |
| ALUSel        | 4            | Selects which operation the ALU should perform (see the list of operations with corresponding switch values below) |  |

... and one output:

| Output Name | Bit Width | Description                 |  |
|-------------|-----------|-----------------------------|--|
| Result      | 32        | Result of the ALU operation |  |

Below is the list of ALU operations for you to implement, along with their associated ALUSel values. All of them are required. You are allowed and encouraged to use built-in Logisim blocks to implement the arithmetic operations. Please note that mulh is no longer extra credit due to the addition of a signed multiplier in Logisim which makes implementation as simple as mulhu.

| Switch Value | Instruction                                      |
|--------------|--------------------------------------------------|
| 0            | add: Result = A + B                              |
| 1            | and: Result = A & B                              |
| 2            | Or: Result = A   B                               |
| 3            | XOr: Result = A ^ B                              |
| 4            | <pre>Srl: Result = (unsigned) A &gt;&gt; B</pre> |
| 5            | Sra: Result = (signed) A >> B                    |
| 6            | SII: Result = A << B                             |
| 7            | SIT: Result = (A < B (signed)) ? 1 : 0           |
| 8            | Unused                                           |
| 9            | Unused                                           |
| 10           | mul: Result = (signed) (A * B)[31:0]             |
| 11           | mulhu: Result = (A * B)[63:32]                   |
| 12           | sub: Result = A - B                              |
| 13           | bsel: Result = B                                 |
| 14           | mulh: Result = (signed) (A * B)[63:32]           |

When implementing mul and mulh, notice that the multiply block has a "Carry Out" output (the adder block also has this, but you will not need this).

You can make any modifications to alu.circ you want, but the outputs **must** obey the behavior specified above. If you create additional subcircuits, they must also be in alu.circ (you may not make new .circ files). Additionally, your ALU **must** be able to fit in the provided harness alu\_harness.circ. This means that you should take care not to move inputs or outputs. To verify that changes you made didn't break anything, you can open alu\_harness.circ and ensure there are no errors and that the circuit functions well.

#### Hints:

- add is already made for you; feel free to use a similar structure when implementing your other blocks.
- You can hover your cursor over an input/output on a block to get more detailed information about that input/output.
- If you want to know more details about each block, go to Help->Library Reference for more information on the block and its inputs and outputs.
- You might find bit splitters or extenders useful when implementing sra and srl.
- Use tunnels! They will make your wiring cleaner and easier to follow, and will reduce your chances of encountering crossed wires or unexpected errors.
- A multiplexer (MUX) might be useful when deciding which block output you want to output. In other words, consider simply processing the input in all blocks, and then outputing the one of your choice.

### **ALU Testing**

We've provided a group of ALU sanity tests in the tests/part\_a/alu directory. Running the test runner for this group will run the ALU tests and produce output in the tests/part\_a/alu/student\_output directory. As a reminder you can find a debugging walkthrough at this video.

```
$ python3 test_runner.py part_a alu
```

We've also provided binary\_to\_hex\_alu.py, which can interpret this output in a readable format for you. To use it, do the following:

```
$ cd tests/part_a/alu
$ python3 binary_to_hex_alu.py PATH_TO_OUTPUT_FILE
```

For example, to see reference\_output/alu-add-ref.out in readable format, you would do this:

```
$ cd tests/part_a/alu
$ python3 binary_to_hex_alu.py reference_output/alu-add-ref.out
```

If you want to see the difference between your output and the reference solution, put the readable outputs into new .out files and diff them. For example, for the alu-add test, you would do:

```
$ cd tests/part_a/alu
$ python3 binary_to_hex_alu.py reference_output/alu-add-ref.out > reference.out
$ python3 binary_to_hex_alu.py student_output/alu-add-student.out > student.out
$ diff reference.out student.out
```

## Task 2: Register File (RegFile)

As you learned in class, RISC-V architecture has 32 registers. For this project **we will implement all of them**. To aid in debugging **we have written the regfile to expose the 9 ports specified below**. Please make sure that the values of these register are attached to the proper outputs.

Your RegFile should be able to write to or read from these registers specified in a given RISC-V instruction without affecting any other registers. There is one notable exception: your RegFile should NOT write to x0, even if an instruction tries. Remember that the zero register should

ALWAYS have the value 0x0. You should NOT gate the clock at any point in your RegFile: the clock signal should ALWAYS connect directly to the clock input of the registers without passing through ANY combinational logic.

The exposed registers and their corresponding numbers are listed below.

| Register Number | Register Name |
|-----------------|---------------|
| x0              | x0            |
| x1              | ra            |
| x2              | sp            |
| x5              | t0            |
| x6              | t1            |
| x7              | t2            |
| x8              | s0            |
| x9              | s1            |
| x10             | a0            |

You are provided with the skeleton of a register file in regfile.circ. The register file circuit has six inputs:

| Input<br>Name               | Bit<br>Width | Description                                                                                                                                                                                                                               |  |
|-----------------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Clock                       | 1            | Input providing the clock. This signal can be sent into subcircuits or attached directly to the clock inputs of memory units in Logisim, but should not otherwise be gated (i.e., do not invert it, do not "and" it with anything, etc.). |  |
| RegWEn                      | 1            | Determines whether data is written to the register file on the next rising edge of the clock.                                                                                                                                             |  |
| Read<br>Register 1<br>(rs1) | 5            | Determines which register's value is sent to the Read Data 1 output, see below.                                                                                                                                                           |  |
| Read<br>Register 2<br>(rs2) | 5            | Determines which register's value is sent to the Read Data 2 output, see below.                                                                                                                                                           |  |
| Write<br>Register<br>(rd)   | 5            | Determines which register to set to the value of Write Data on the next rising edge of the clock, assuming that RegWEn is a 1.                                                                                                            |  |
| Write Data<br>(wb)          | 32           | Determines what data to write to the register identified by the Write Register input on the next rising edge of the clock, assuming that RegWEn is 1.                                                                                     |  |

The register file also has the following outputs:

| Output<br>Name | Bit<br>Width | Description                                                                    |  |
|----------------|--------------|--------------------------------------------------------------------------------|--|
| rs1            | 32           | Driven with the value of the register identified by the Read Register 1 input. |  |
| rs2            | 32           | Driven with the value of the register identified by the Read Register 2 input. |  |
| ra Value       | 32           | Always driven with the value of ra (This is a DEBUG/TEST output.)              |  |
| sp Value       | 32           | Always driven with the value of sp (This is a DEBUG/TEST output.)              |  |
| tø Value       | 32           | Always driven with the value of to (This is a DEBUG/TEST output.)              |  |
| t1 Value       | 32           | Always driven with the value of t1 (This is a DEBUG/TEST output.)              |  |
| t2 Value       | 32           | Always driven with the value of t2 (This is a DEBUG/TEST output.)              |  |
| sø Value       | 32           | Always driven with the value of so (This is a DEBUG/TEST output.)              |  |
| s1 Value       | 32           | Always driven with the value of s1 (This is a DEBUG/TEST output.)              |  |
| aø Value       | 32           | Always driven with the value of a0 (This is a DEBUG/TEST output.)              |  |

The test outputs at the top of your regfile.circ file are present for testing and debugging purposes. If you were implementing a real register file, you would omit those outputs. In our case, be sure they are included correctly-if they are not, you will not pass.

You can make any modifications to regfile.circ you want, but the outputs must obey the behavior specified above. If you create additional subcircuits, they must also be in regfile.circ (you may not make new .circ files). In addition, your regfile.circ that you submit **must** fit into the regfile\_harness.circ file we have provided for you. This means that you should take care not to move inputs or outputs. To verify changes you have made didn't break anything, you can open regfile\_harness.circ and ensure there are no errors and that the circuit functions well.

#### Hints:

- Take advantage of copy-paste! It might be a good idea to make one register completely and use it as a template for the others to avoid repetitive work.
- I would advise you not to use the enable input on your MUXes. In fact, you can turn that feature off. I would also advise you to also turn "three-state?" to off. Take a look at all the inputs to a Logisim register and see what they all do.
- Again, MUXes are your friend, but also DeMUXes.
- Think about what happens in the register file after a single instruction is executed. Which values change? Which values stay the same? Registers are clock-triggered-what does that mean?
- Keep in mind registers have an "enable" input available, as well as a clock input.
- What is the value of x0?

## RegFile Testing

We've provided a group of RegFile sanity tests in the tests/part\_a/regfile directory. Running the test runner for this group will run the ALU tests and produce output in the tests/part\_a/regfile/student\_output directory.

\$ python3 test\_runner.py part\_a regfile

We've also provided binary\_to\_hex\_regfile.py, which works like binary\_to\_hex\_alu.py from Task 1.

### Task 3: The addi Instruction

As your final task for Part A, you're going to implement a CPU that's capable of executing one instruction: addi! You're welcome to implement other instructions at this time, but you'll only be graded on whether or not addi executes correctly for Part A. In Part B, there will be more detailed instructions on how to implement the other instructions.

## Info: Memory

The Memory unit (located in mem.circ) is already fully implemented for you and attached to the outputs of your CPU in test\_harness.circ! The addi instruction does NOT use the Memory unit, so you leave those ouputs undriven for Part A. Note that the supplied memory is word-addressable but **byte** level write enabled. This means that the Write\_En signal is 4 bits wide and acts as a write mask for the input data. For example, if Write\_En is 1'b1000, only the most significant byte of the addressed word in memory will be overwritten. The ReadData port will always return the value in memory at the supplied address, regardless of Write\_En.

Here's a quick summary of its inputs and outputs:

| Signal<br>Name | Direction | Bit<br>Width | Description                                                             |
|----------------|-----------|--------------|-------------------------------------------------------------------------|
| WriteAddr      | Input     | 32           | Address to read/write to in Memory                                      |
| WriteData      | Input     | 32           | Value to be written to Memory                                           |
| Write_En       | Input     | 4            | The write mask for instructions that write to Memory and zero otherwise |
| CLK            | Input     | 1            | Driven by the clock input to the CPU                                    |
| ReadData       | Output    | 32           | Value of the data stored at the specified address                       |

### Info: Branch Comparator

The Branch Comparator unit (located in branch\_comp.circ) provided in the skeleton is unimplemented, but the addi instruction does NOT use the Branch Comparator unit, so you don't have to worry about it for Part A.

If you are interested, here's a quick summary of its inputs and outputs:

| Signal<br>Name | Direction | Bit<br>Width | Description                                                                                    |
|----------------|-----------|--------------|------------------------------------------------------------------------------------------------|
| rs1            | Input     | 32           | Value in the first register to be compared                                                     |
| rs2            | Input     | 32           | Value in the second register to be compared                                                    |
| BrUn           | Input     | 1            | Equal to one when an unsigned comparison is wanted, or zero when a signed comparison is wanted |
| BrEq           | Output    | 1            | Equal to one if the two values are equal                                                       |
| BrLt           | Output    | 1            | Equal to one if the value in rs1 is less than the value in rs2                                 |

### Info: Immediate Generator

The Immediate Generator ("Imm Gen") unit (located in imm\_gen.circ) provided in the skeleton is unimplemented. The addi instruction requires an immediate generator, but for now you can hard-wire it to construct the immediate for the addi instruction, without worrying about other immediate types.

To edit this subcircuit, edit the imm\_gen.circ file and not the imm\_gen in cpu.circ. Note that if you modify this circuit, you will need to close and open cpu.circ to load the changes in your CPU.

Here's a quick summary of its inputs and outputs:

| Signal Name | Direction | Bit Width | Description                                        |
|-------------|-----------|-----------|----------------------------------------------------|
| inst        | Input     | 32        | The instruction being executed                     |
| ImmSel      | Input     | 3         | Value determining how to reconstruct the immediate |
| imm         | Output    | 32        | Value of the immediate in the instruction          |

### Info: Processor

We have provided a skeleton for your processor in cpu.circ. You will be using your own implementations of the ALU and RegFile as you construct your datapath. You are responsible for constructing the entire datapath from scratch. For Part A, your completed processor should support the addi instruction using a two-stage pipeline, with IF in the first stage and ID, EX, MEM, and WB in the second stage. To start, however, we recommend you create a single-stage processor with no pipelining. Once that is working, you can modify your processor so that it has a 2-stage pipeline.

Your processor will sit in a processor harness test\_harness.circ that contains the Memory unit. That processor harness then sits in a testing harness run.circ that provides the instructions to the processor. Your process will output the address of an instruction, and accept the instruction at that address as an input. It will also output the data memory address, data memory write enable, and accept the data at that address as an input. Essentially, these two test harnesses are your data memory and instruction respectively. We recommend that you take some time to inspect test\_harness.circ and run.circ to see exactly what's going on. test\_harness.circ will be used in the tests provided to you for sanity checking, so make sure your CPU fits in the harness before testing and submitting your work! Your processor has 3 inputs that come from the harness:

| Input<br>Name | Bit<br>Width | Description                                                                                                |
|---------------|--------------|------------------------------------------------------------------------------------------------------------|
| READ_DATA     | 32           | Driven with the data at the data memory address identified by the WRITE_ADDRESS (see below).               |
| INSTRUCTION   | 7)           | Driven with the instruction at the instruction memory address identified by the FETCH_ADDRESS (see below). |

| Input<br>Name | Bit<br>Width | Description                                                                                                                                                                                                                                                                                           |
|---------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLOCK         | 1            | The input for the clock. As with the register file, this can be sent into subcircuits (e.g. the CLK input for your register file) or attached directly to the clock inputs of memory units in Logisim, but should not otherwise be gated (i.e., do not invert it, do not AND it with anything, etc.). |

Your processor must provide the following outputs to the first level harness:

| Output<br>Name                                                                                            | Bit<br>Width | Description                                                                                             |  |
|-----------------------------------------------------------------------------------------------------------|--------------|---------------------------------------------------------------------------------------------------------|--|
| ra 32                                                                                                     |              | Driven with the contents of ra (FOR TESTING)                                                            |  |
| sp                                                                                                        | 32           | Driven with the contents of sp (FOR TESTING)                                                            |  |
| t0                                                                                                        | 32           | Driven with the contents of to (FOR TESTING)                                                            |  |
| t1                                                                                                        | 32           | Driven with the contents of t1 (FOR TESTING)                                                            |  |
| t2                                                                                                        | 32           | Driven with the contents of t2 (FOR TESTING)                                                            |  |
| s0                                                                                                        | 32           | Driven with the contents of so (FOR TESTING)                                                            |  |
| s1                                                                                                        | 32           | Driven with the contents of s1 (FOR TESTING)                                                            |  |
| a0                                                                                                        | 32           | Driven with the contents of a0 (FOR TESTING)                                                            |  |
| tohost                                                                                                    | 32           | Driven with the contents of CSR 0x51E (FOR TESTING)                                                     |  |
| WRITE_ADDRESS                                                                                             | 32           | This output is used to select which address to read/write data from in data memory.                     |  |
| WRITE_DATA                                                                                                | 32           | This output is used to provide write data to data memory.                                               |  |
| WRITE_ENABLE                                                                                              | 4            | This output is used to provide the write enable mask to data memory.                                    |  |
| fetch_addr  This output is used to select which instruction is presen processor on the INSTRUCTION input. |              | This output is used to select which instruction is presented to the processor on the INSTRUCTION input. |  |

Just like with the ALU and RegFile, be careful **NOT** to move the input or output pins! See the "Testing" section for more information on the harness and tests.

## Info: Control Logic

The Control Logic unit (control\_logic.circ) provided in the skeleton is unimplemented. Designing your control logic unit will probably be your biggest challenge in Part B. For Part A, you can put a constant for each control signal, because addi is the only instruction you'll be implementing. As you implement addi, think about where you'll need to make additions in order to support other instructions.

To edit this subcircuit, edit the control\_logic.circ file and not the control\_logic in cpu.circ. Note that if you modify this circuit, you will need to close and open cpu.circ to load the changes in your CPU.

You are welcome to add more inputs or outputs to the existing starter circuit as your control logic demands. You may also use as many or as few of the supplied ports as needed. That being said, please do not change or remove any of the existing ports during this process.

## Single Stage CPU: A Guide

We know that trying to build a CPU with a blank slate might be intimidating, so we wrote the following guide to help you.

Recall the five stages of the CPU pipeline:

- 1. Instruction Fetch (IF)
- 2. Instruction Decode (ID)
- 3. Execute (EX)
- 4. Memory (MEM)
- 5. Write Back (WB)

This guide will help you work through each of these stages for the addi instruction. Each section will contain questions for you to think through and pointers to important details, but it won't tell you exactly how to implement the instruction.

You may need to read and understand each question before going to the next one, and you can see the answers by *clicking on the question*. During your implementation, feel free to place things in subcircuits as you see fit.

### Stage 1: Instruction Fetch

The main thing we are concerned about in this stage is: how do we get the current instruction? From lecture, we know that instructions are stored in the instruction memory, and each of these instructions can be accessed through an address.

- ▶ 1. Which file in the project holds your instruction memory? How does it connect to your `cpu.circ` file?
- ▶ 2. In your CPU, how would changing the address you output as `PROGRAM\_COUNTER` affect the instruction input?
- ▶ 3. How do you know what `PROGRAM\_COUNTER` should be?
- ▶ 4. For basic programs without any jumps or branches, how will the PC change from line to line?

In cpu.circ, we have provided a simple PC register implementation - ignoring jumps and branches. You will implement branches and jumps in Part B of the project, but for now we are only concerned with being able to run addi instructions.

Remember that we will eventually implement a 2-stage pipelined processor, so the IF stage is separate from the remaining stages. What circuitry separates the different stages of a pipeline? Specifically, what circuitry separates IF from the next stage? Will you need to add anything?

### Stage 2: Instruction Decode

Now that we have our instruction coming from the instruction input, we break it down in the Instruction Decode step according to the RISC-V instruction formats you have learned.

- ▶ 1. What type of instruction is addi? What are the different bit fields and which bits are needed for each?
- ▶ 2. In Logisim, what tool would you use to **split** out different groups of bits?
- 3. Implement the instruction field decode stage using the instruction input. You should use tunnels to label and group the bits.
- ▶ 4. Now we need to get the data from the corresponding registers, using the register file. Which instruction fields should be connected to the register file? Which inputs of the register file should it connect to?
- 5. Implement reading from the register file. You will have to bring in your RegFile from Part A. Remember to connect the clock!
- ▶ 6. What does the Immediate Generator need to do?

#### Stage 3: Execute

The Execute stage is where the computation of most instructions is performed. This is also where we will introduce the idea of using a Control Module.

- ▶ 1. For the add instruction, what should be your inputs to the ALU?
- ▶ 2. In the ALU, what is the purpose of ALU\_Sel?
- ▶ 3. Although it is possible for now to just put a constant as the ALUSel, why would this be infeasible as you implement more instructions?
- 4. Bring in your ALU and connect the ALU inputs correctly. Do you need to connect the clock? Why or why not?

## Stage 4: Memory

The memory stage is where the memory can be written to using store instructions and read from using load instructions. Because the addi instruction does not use memory, we will not spend too much time here.

At this point, we cannot connect most of the inputs, as we don't know where they should come from.

### Stage 5: Write Back

The write back stage is where the results of the operation is saved back to the registers.

- ▶ 1. Do `addi` instructions need to write back to a register?
- 2. Let's create the write back phase so that it is able to write both ALU and MEM outputs to the Register File. Later, when you implement branching/jumping, you may need to add more to this mux. However, at the moment, we need to choose between the ALU and MEM outputs, as only one wire can end up being an input to the register file. Bring a wire from both the ALU and `READ\_DATA`, and connect it to a MUX.
- ▶ 3. What should you use as the Select input to the MUX? What does the input depend on?
- ▶ 4. Now that we have the inputs to the MUX sorted out, we need to wire the output. Where should the output connect to?
- 5. There are two more inputs on the Register File which are important for writing data: RegWEn and rd. One of these will come from the Instruction Decode stage and the other one will be a new control signal that you need to design for Part B. Please finish off the Writeback stage by these inputs on the RegFile correctly.

If you have done all of the steps correctly, you should have a single-cycle processor that works for addi instructions.

Run python3 test\_runner.py part\_a addi\_single and see if it's working correctly!

### Pipelining Your CPU

Now it's time to implement pipelining in your CPU! For this project, you'll need to implement a 2-stage pipeline, which is still conceptually similar to the 5-stage pipeline covered in lecture and discussion (review those if you haven't already). The two stages you'll implement are:

- **1. Instruction Fetch:** An instruction is fetched from the instruction memory.
- **2. Execute:** The instruction is decoded, executed, and committed (written back). This is a combination of the remaining four stages of a normal five-stage RISC-V pipeline (ID, EX, MEM and WB).

Because all of the control and execution is handled in the Execute stage, **your processor should be more or less indistinguishable from a single-cycle implementation, barring the one-cycle startup latency.** However, we will be enforcing the two-stage pipeline design. Some things to consider:

- Will the IF and EX stages have the same or different PC values?
- Do you need to store the PC between the pipelining stages?

You might also notice a bootstrapping problem here: during the first cycle, the instruction register sitting between the pipeline stages won't contain an instruction loaded from memory. How do we deal with this? It happens that Logisim automatically sets registers to zero on reset; the instruction register will then contain a nop. We will allow you to depend on this behavior of Logisim. Remember to go to Simulate --> Reset Simulation (Cmd + R or Ctrl + R on Windows) to reset your processor.

After pipelining your processor, you should be able to pass python3 test\_runner.py part\_a addi\_pipelined test. Note that the single-stage test will now fail, which is expected behavior (why? look back at the reference outputs for each test, and think about the effects of pipelining on different stages).

## **Testing**

## Understanding the Tests

Each test is a copy of the run.circ file included with the starter code that has instructions loaded into its IMEM. When you run logisim-evolution from the command line, the clock ticks, the program counter is incremented, and the values in each of the outputs is printed to stdout.

Let's take as the one stage addi test as an example. It has 3 addi instructions (addi t0, x0, 5, addi t1, t0, 7, addi s0, t0, 9). Open tests/part\_a/addi\_pipelined/cpu-addi-pipelined.circ in Logisim Evolution, and take a closer look at the various parts of the test file. At the top, you'll see the place where your CPU is connected to the test outputs. With the starter code, you'll see all xxxx's, as you do below; when your CPU is working, this should not be the case. Your CPU takes in one input (instruction), and along with the values in each of the registers, it has one additional output: fetch\_addr, or the address of the instruction to be fetched from IMEM to be executed the next clock cycle.

Be careful that you don't move any of the inputs/outputs of your CPU around, or add any additional inputs/outputs. This will change the shape of the CPU subcircuit, and as a result the connections in the test files may no longer work properly.

Below the CPU, you'll see instruction memory. The hex for the 3 addi instructions (0x00500293, 0x00728313, 0x00928413) has been loaded into instruction memory. Instruction memory takes in one input (called fetch\_addr) and outputs the instruction at that address. fetch\_addr is a 32-bit value, but because Logisim Evolution caps the size of ROM units at 2^16B, we have to use a splitter to get only 14 bits from fetch\_addr (ignoring the bottommost two bits). Notice that fetch\_addr is a **byte address**, not a word address.

So what happens when the clock ticks? Each tick of the clock increments an input in the test file called Time\_Step. The clock will continue to tick until Time\_Step is equal to the halting constant for that test file (for this particular test file, the halting constant is 5). At that point, the Logisim Evolution command line will print the values in each of your outputs to stdout. Our tests will compare this output to the expected; if your output is different, you will fail the test.

#### addi Tests

We've included 2 tests for the addi instruction with the starter code: one for a single-cycle CPU and one for a pipelined CPU. You can run the pipelined tests with the following commands (replace pipelined with single for single-cycle tests):

```
$ python3 test_runner.py part_a addi_pipelined # For a pipelined CPU
```

You can see the .s (RISC-V) and .hex (machine code) files for the test in tests/part\_a/addi\_pipelined/inputs.

We've included a Python script to interpret your output: binary\_to\_hex\_cpu.py, which works like binary\_to\_hex\_alu.py and binary\_to\_hex\_regfile.py from the previous tasks. To use the script to see your CPU's output, run:

```
$ cd tests/part_a/addi_pipelined
$ python3 binary_to_hex_cpu.py student_output/CPU-addi-pipelined-student.out
```

or, to see the reference output, run:

```
$ cd tests/part_a/addi_pipelined
$ python3 binary_to_hex_cpu.py reference_output/CPU-addi-pipelined-ref.out
```

As a reminder you can find a debugging walkthrough at this video.

### Part A: Submission

At this point, if you've completed tasks 1-3, you've finished Part A of the project!

Double-check that you have not moved your input/output pins, and that your circuits fit in the provided testing harnesses. Make sure that you did not create any additional .circ files; the autograder will only be testing the circuit files you needed to edit in the starter code (alu.circ, branch\_comp.circ, control\_logic.circ, cpu.circ, imm\_gen.circ, and regfile.circ).

Your last bit of work before you submit is to write down how you implemented components for this part of the project readme.md. There is already a template for you to use and don't worry about going into too much detail, we just want you to reflect on

what you did in this part and explain the reasoning behind the design choices you made! You must also document the breakdown of labor between you and your partner! Tell us who did what in both implementation and design.

Submit your repo to the Project 3A assignment on Gradescope.

The autograder for Part A uses the same tests as the test files provided in the starter code.

The rest of this spec describes the tasks for Part B.

### Part B

### Task 4: More Instructions

In Task 3, you wired up a basic pipelined CPU capable of executing addi instructions. Now, you'll implement support for more instructions!

## The Instruction Set Architecture (ISA)

We will be grading your CPU implementation on **only** the instructions listed below. Your CPU must support these instructions, but feel free to implement any additional instructions you want as long as they don't affect your implementation of the required instructions. Implementing additional instructions will not affect your score.

| Instruction            | Туре | Opcode | Funct3 | Funct7/Immediate | Operation                                                  |
|------------------------|------|--------|--------|------------------|------------------------------------------------------------|
| add rd, rs1, rs2       |      | 0x33   | 0x0    | 0x00             | $R[rd] \leftarrow R[rs1] + R[rs2]$                         |
| mul rd, rs1, rs2       |      |        | 0x0    | 0x01             | $R[rd] \leftarrow (R[rs1] * R[rs2])[31:0]$                 |
| sub rd, rs1, rs2       |      |        | 0x0    | 0x20             | $R[rd] \leftarrow R[rs1] - R[rs2]$                         |
| sll rd, rs1, rs2       |      |        | 0x1    | 0x00             | $R[rd] \leftarrow R[rs1] << R[rs2]$                        |
| mulh rd, rs1, rs2      |      |        | 0x1    | 0x01             | R[rd] ← (R[rs1] * R [rs2])[63:32]                          |
| mulhu rd, rs1,<br>rs2  | R    |        | 0x3    | 0x01             | (unsigned) $R[rd] \leftarrow (R[rs1] * R[rs2])$<br>[63:32] |
| slt rd, rs1, rs2       | K    |        | 0x2    | 0x00             | R[rd] ← (R[rs1] < R[rs2]) ? 1 : 0<br>(signed)              |
| xor rd, rs1, rs2       |      |        | 0x4    | 0x00             | $R[rd] \leftarrow R[rs1] \land R[rs2]$                     |
| srl rd, rs1, rs2       |      |        | 0x5    | 0x00             | (unsigned) $R[rd] \leftarrow R[rs1] >> R[rs2]$             |
| sra rd, rs1, rs2       |      |        | 0x5    | 0x20             | (signed) $R[rd] \leftarrow R[rs1] >> R[rs2]$               |
| or rd, rs1, rs2        |      |        | 0x6    | 0x00             | $R[rd] \leftarrow R[rs1] \mid R[rs2]$                      |
| and rd, rs1, rs2       |      |        | 0x7    | 0x00             | $R[rd] \leftarrow R[rs1] \& R[rs2]$                        |
| lb rd, offset(rs1)     |      |        | 0x0    |                  | R[rd] ← SignExt(Mem(R[rs1] + offset, byte))                |
| lh rd, offset(rs1)     |      | 0x03   | 0x1    |                  | R[rd] ← SignExt(Mem(R[rs1] + offset, half))                |
| lw rd, offset(rs1)     |      |        | 0x2    |                  | $R[rd] \leftarrow Mem(R[rs1] + offset, word)$              |
| addi rd, rs1, imm      |      | 0x13   | 0x0    |                  | $R[rd] \leftarrow R[rs1] + imm$                            |
| slli rd, rs1, imm      |      |        | 0x1    | 0x00             | $R[rd] \leftarrow R[rs1] \ll imm$                          |
| slti rd, rs1, imm      |      |        | 0x2    |                  | $R[rd] \leftarrow (R[rs1] < imm)?1:0$                      |
| xori rd, rs1, imm      |      |        | 0x4    |                  | $R[rd] \leftarrow R[rs1] \land imm$                        |
| srli rd, rs1, imm      |      |        | 0x5    | 0x00             | $R[rd] \leftarrow R[rs1] >> imm$                           |
| srai rd, rs1, imm      |      |        | 0x5    | 0x20             | $R[rd] \leftarrow R[rs1] >> imm$                           |
| ori rd, rs1, imm       |      |        | 0x6    |                  | $R[rd] \leftarrow R[rs1] \mid imm$                         |
| andi rd, rs1, imm      |      |        | 0x7    |                  | $R[rd] \leftarrow R[rs1] \& imm$                           |
| sb rs2, offset(rs1)    |      | 0x23   | 0x0    |                  | $Mem(R[rs1] + offset) \leftarrow R[rs2][7:0]$              |
| sh rs2, offset(rs1)    |      |        | 0x1    |                  | $Mem(R[rs1] + offset) \leftarrow R[rs2][15:0]$             |
| sw rs2,<br>offset(rs1) |      | 7,23   | 0x2    |                  | Mem(R[rs1] + offset) ← R[rs2]                              |

| beq rs1, rs2,<br>offset  |    | 0x63 | 0x0 | if(R[rs1] == R[rs2])<br>PC ← PC + {offset, 1b0}                      |
|--------------------------|----|------|-----|----------------------------------------------------------------------|
| bne rs1, rs2,<br>offset  |    |      | 0x1 | if(R[rs1] != R[rs2])<br>PC ← PC + {offset, 1b0}                      |
| blt rs1, rs2, offset     |    |      | 0x4 | if(R[rs1] < R[rs2] (signed))<br>PC ← PC + {offset, 1b0}              |
| bge rs1, rs2,<br>offset  | SB |      | 0x5 | if(R[rs1] >= R[rs2] (signed)) $PC \leftarrow PC + \{offset, 1b0\}$   |
| bltu rs1, rs2,<br>offset |    |      | 0x6 | if(R[rs1] < R[rs2] (unsigned)) $PC \leftarrow PC + \{offset, 1b0\}$  |
| bgeu rs1, rs2,<br>offset |    |      | 0x7 | if(R[rs1] >= R[rs2] (unsigned)) $PC \leftarrow PC + \{offset, 1b0\}$ |
| auipc rd, offset         | U  | 0x17 |     | R[rd] ← PC + {offset, 12b0}                                          |
| lui rd, offset           | U  | 0x37 |     | R[rd] ← {offset, 12b0}                                               |
| jal rd, imm              | UJ | 0x6f |     | R[rd] ← PC + 4<br>PC ← PC + {imm, 1b0}                               |
| jalr rd, rs1, imm        | I  | 0x67 | 0x0 | $R[rd] \leftarrow PC + 4$ $PC \leftarrow R[rs1] + \{imm\}$           |
| csrw rd, csr, rs1        | I  | 0x73 | 0x1 | CSR[csr] ← R[rs1]                                                    |
| csrwi rd, csr,<br>uimm   | I  | 0x73 | 0x5 | CSR[csr] ← {uimm}                                                    |

### Info: Memory

The Memory unit (located in mem.circ) is already fully implemented for you and attached to the outputs of your CPU in test\_harness.circ! You **must not** add mem.circ into your CPU, doing so will cause the autograder to fail and you will not receive a score.

Note that the address you give to memory is a byte address, but memory returns an entire word of memory. The memory unit ignores the bottom two bits of the address you provide to it, and treats its input as a **word address** rather than a **byte address**. For example, if you input the 32-bit address 0x0000\_1007, it wil be treated as the word address 0x0000\_1004, and you will get as output the 4 bytes at addresses 0x0000\_1004, 0x0000\_1005, 0x0000\_1006, and 0x0000\_1007.

Note that for the 1w, 1h, sh, sw instructions, the RISC-V ISA supports unaligned accesses, but implementing them is complicated. We'll only be implementing *aligned* memory accesses in this project. This means that operations will only be defined when they do not exceed the boundaries of a contiguous word in memory. An example of such an operation is any 1w or sw that operates on an address that is a multiple of 4. Since the address is a multiple of 4 and we load 4 bytes in a word, the total memory fetched does not exceed the boundaries of a contiguous word in memory. You **must not** implement unaligned accesses; you would likely need to use stalling, which would result in your output not matching our expected output (bad for your score).

Remember that the memory is also **byte** level write enabled. This means that the Write\_En signal is 4 bits wide and acts as a write mask for the input data. For example, if Write\_En is 1'b1000, only the most significant byte of the addressed word in memory will be overwritten. The ReadData port will always return the value in memory at the supplied address, regardless of Write\_En.

Again, here's a quick summary of its inputs and outputs:

| Signal<br>Name | Direction | Bit<br>Width | Description                                                             |
|----------------|-----------|--------------|-------------------------------------------------------------------------|
| WriteAddr      | Input     | 32           | Address to read/write to in Memory                                      |
| WriteData      | Input     | 32           | Value to be written to Memory                                           |
| Write_En       | Input     | 4            | The write mask for instructions that write to Memory and zero otherwise |
| CLK            | Input     | 1            | Driven by the clock input to the CPU                                    |
| ReadData       | Output    | 32           | Value of the data stored at the specified address                       |

### Info: Branch Comparator

The Branch Comparator unit (located in branch\_comp.circ) compares two values and outputs control signals that will be used to make branching decisions. You will need to implement logic for this circuit.

To edit this subcircuit, edit the branch\_comp.circ file and not the branch\_comp in cpu.circ. Note that if you modify this circuit, you will need to close and open cpu.circ to load the changes in your CPU.

Again, here's a quick summary of its inputs and outputs:

| Signal<br>Name | Direction | Bit<br>Width | Description                                                                                    |
|----------------|-----------|--------------|------------------------------------------------------------------------------------------------|
| rs1            | Input     | 32           | Value in the first register to be compared                                                     |
| rs2            | Input     | 32           | Value in the second register to be compared                                                    |
| BrUn           | Input     | 1            | Equal to one when an unsigned comparison is wanted, or zero when a signed comparison is wanted |
| BrEq           | Output    | 1            | Equal to one if the two values are equal                                                       |
| BrLt           | Output    | 1            | Equal to one if the value in rs1 is less than the value in rs2                                 |

### Info: Immediate Generator

The Immediate Generator ("Imm Gen") unit (located in imm\_gen.circ) extracts the appropriate immediate from I, S, B, U, and J type instructions. Remember that in RISC-V, all immediates that leave the immediate generator are 32-bits and sign-extended! See the table below for how each immediate should be formatted:



To edit this subcircuit, edit the imm\_gen.circ file and not the imm\_gen in cpu.circ. Note that if you modify this circuit, you will need to close and open cpu.circ to load the changes in your CPU.

Again, here's a quick summary of its inputs and outputs:

| Signal Name | Direction | Bit Width | Description                                        |
|-------------|-----------|-----------|----------------------------------------------------|
| inst        | Input     | 32        | The instruction being executed                     |
| ImmSel      | Input 3   |           | Value determining how to reconstruct the immediate |
| imm         | Output    | 32        | Value of the immediate in the instruction          |

## Info: Control Logic

The Control Logic unit (control\_logic.circ) provided in the skeleton is based on the control logic unit in the 5-stage CPU used in lecture and discussion. In order to correctly identify each instruction, control signals play a very important part in this project. However, figuring out all of the control signals may seem intimidating. We suggest taking a look at the lecture slides and discussion worksheets to get started. Try walking through the datapath with different types of instructions; when you see a MUX or other component, think about what selector/enable value you will need for that instruction.

You are welcome to add more inputs or outputs to the existing starter circuit as your control logic demands. You may also use as many or as few of the supplied ports as needed. That being said, please do not change or remove any of the existing ports during this process.

There are a two major approaches to implementing the control logic so that it can extract the opcode/funct3/funct7 from an instruction and set the control signals appropriately.

The recommended method is **hard-wired control**, as discussed in lecture, which is usually the preferred approach for RISC architectures like MIPS and RISC-V. Hard-wired control uses "AND", "OR", and "NOT" gates (along with the various components we've learned can be built from these gates, like MUXes and DEMUXes) to produce the appropriate control signals. An **instruction decoder** takes in an instruction and outputs all of the control signals for that instruction.

The other way to do it is to use **ROM control**. Every instruction implemented by a processor maps to an address in a Read-Only Memory (ROM) unit. At that address in the ROM is the control word for that instruction. An **address decoder** takes in an instruction and outputs the address of the control word for that instruction. This approach is common in CISC architectures like Intel's x86-64, and, in real life, offers some flexibility because it can be re-programmed by changing the contents of the ROM.

To edit this subcircuit, edit the control\_logic.circ file and not the control\_logic in cpu.circ. Note that if you modify this circuit, you will need to close and open cpu.circ to load the changes in your CPU.

### Info: Control Status Register (CSR)

In order to run the testbenches that determine your project grades as well as the winners for the **Design Contest**, there are a few more instructions that need to be added. A Control Status Register (CSR) holds additional information about the results of machine instructions, and it usually is stored independently of the register file and the memory. In your processor, you will be writing outputs to one of the CSRs that will be monitored by more complex testbenches.

Note that Venus does not support CSRs, so you will not be able to generate custom tests for these instructions. We will provide a robust sanity check for your CSR in the Part B autograder that will test all functionality of CSR needed.

Below are the **2 CSR instructions** that you will need to implement. Note that while there are  $2^{12}$  possible CSR addresses, we will only use one of them (tohost = 0x51E). Note that the immediate forms use a 5-bit zero-extended immediate (uimm) encoded in the rs1 field.

- 1. csrw tohost, t2 (short for csrrw x0,csr,rs1 where csr=0x51E)
- 2. csrwi tohost, 1 (short for csrrwi x0,csr,uimm where csr=0x51E)



The Control Status Register unit skeleton (csr.circ) is provided with the starter code. In this unit, you will need to implement the tohost CSR register along with the write logic. **Please do not change the given connections as it will interfere with the testbench results!** 

If you want to learn more about CSR, you can refer to Chapter 9 of the RISC-V specification.

Here's a quick summary of its inputs and outputs:

| Signal Name | Direction    | Bit Width | Description                                |
|-------------|--------------|-----------|--------------------------------------------|
| CSR_address | Input        | 12        | Input CSR register address                 |
| CSR_din     | SR_din Input |           | Value to write into specified CSR register |
| CSR_WE      | Input        | 1         | Write enable                               |
| clk         | Input        | 1         | Clock input                                |
| tohost      | Output       | 32        | Output of the tohost register              |

### Info: Processor

The main CPU circuit (located in cpu.circ) implements the main datapath and connects all the subcircuits (ALU, Branch Comparator, Control Logic, Immediate Generator, Memory, and RegFile) together. In Part A, you implemented a simple two-stage pipeline in your CPU. Since Part B requires support for branch and jump instructions, you'll need to handle control hazards that occur when branching.

The instruction immediately after a branch or jump is not executed if a branch is taken. This makes your task a bit more complex. By the time you have figured out that a branch or jump is in the execute stage, you have already accessed the instruction memory and pulled out (possibly) the wrong instruction. You will therefore need to "kill" instruction that is being fetched if the instruction under execution is a jump or a taken branch.

Instruction kills for this project MUST be accomplished by MUXing a nop into the instruction stream and sending the nop into the Execute stage instead of using the fetched instruction. Notice that 0x00000013, or addi x0, x0, 0 is a nop instruction; other nop instructions will work too. You should kill if a branch is taken (do not kill otherwise). Do kill on every type of jump.

Do not solve this issue by calculating branch offsets in the IF stage. If we test your output against the reference every cycle, and the reference returns a nop, while it may be a conceptually correct solution, this will cause you to fail our tests.

Because all of the control and execution is handled in the Execute stage, **your processor should be more or less indistinguishable from a single-cycle implementation, barring the one-cycle startup latency and the branch/jump delays.** However, we will be enforcing the two-stage pipeline design. Some things to consider:

- Will the IF and EX stages have the same or different PC values?
- Do you need to store the PC between the pipelining stages?
- To MUX a nop into the instruction stream, do you place it *before* or *after* the instruction register?
- What address should be requested next while the EX stage executes a nop? Is this different than normal?

You might also notice a bootstrapping problem here: during the first cycle, the instruction register sitting between the pipeline stages won't contain an instruction loaded from memory. How do we deal with this? It happens that Logisim automatically sets registers to zero on reset; the instruction register will then contain a nop. We will allow you to depend on this behavior of Logisim. Remember to go to Simulate --> Reset Simulation (Ctrl+R) to reset your processor.

### CPU Testing: Pipelined Sanity Tests

We've provided a group of basic sanity tests for your pipelined CPU in tests/part\_b/pipelined.

\$ python3 test\_runner.py part\_b pipelined

You can see the .s (RISC-V) and .hex (machine code) files for the test in tests/part\_b/pipelined/inputs.

We've also provided binary\_to\_hex\_cpu.py, which works like binary\_to\_hex\_cpu.py from Task 3.

## Task 5: Custom Tests

The autograder tests fall into 3 main categories: **unit tests**, **integration tests**, and **edge case tests**. For Part B, we won't be revealing all the autograder tests, but you should be able to recreate a very close approximation of them on your own in order to test your CPU.

**Unit tests**: a unit test exercises your datapath with a single instruction, to make sure that each individual instruction has been implemented and is working as expected. You should write a different unit test for every single instruction that you need to implement, and make sure that you test the spectrum of possibilities for that instruction thoroughly. For example, a unit test slt should contain cases where rs1 < rs2, rs1 > rs2, and where rs1 == rs2.

**Integration tests**: After you've passed your unit tests, move onto tests that use multiple functions in combination. Try out various simple RISC-V programs that run a single function; your CPU should be able to handle them, if working properly. Feel free to try to use riscv-gcc to compile C programs to RISC-V, but be aware of the limited instruction set we're working with (you don't have any ecall instructions, for example). We'd recommend that you instead try to write simple functions on your own based on what you've seen in labs, discussions, projects, and exams.

**Edge case tests**: edge case tests try inputs that you normally wouldn't expect, which may trigger bugs in certain situations. What edge cases should you look for? A small hint from us: our 2 main classes of edge cases come from memory operations and branch/jump operations (some of the test names are "mem-full" and "br-jump-edge"). Think about all the different ways these operations could go wrong.

## **Creating Custom Tests**

We've included a script (create-test.py) that uses Venus to help you generate test circuits from RISC-V assembly! As a reminder you can find a debugging walkthrough at <a href="this video">this video</a>. The process for generating a custom test is as follows:

- 1. Come up the RISC-V assembly instructions for the test, and save them in a file ending in .s in the tests/part\_b/custom/inputs folder. The name of this file will be the name of your test. Note that your test **must** end in .s, and it **must** be located in the tests/part\_b/custom/inputs folder. Repeat if you have more tests.
  - e.g. tests/part\_b/custom/inputs/sll-slli.s, tests/part\_b/custom/inputs/slt.s
- 2. Repeat step 1 if you have more tests.
- 3. To generate test circuits for your tests, run the create-test.py script:

```
$ cd tests/part_b/custom
$ python3 create-test.py inputs/sll-slli.s inputs/slt.s
```

This should generate a couple new files:

```
tests/part_b/custom:
```

- <TEST\_NAME>.circ # The new circuit for your test
- inputs/<TEST\_NAME>.s # The test file you wrote
- inputs/<TEST\_NAME>.hex # The machine code of the test file you wrote
- reference\_outputs/<TEST\_NAME>-ref.out # The reference output for your test
- 4. Now you can run your tests!

```
$ python3 test_runner.py part_b custom
```

If you want to inspect the circuit running your test, you can simulate it by opening up the CPU<test name here>.circ file, right-clicking on the CPU, selecting 'view main', and using Cmd + T

(Ctrl + T on Windows) to manually tick the clock through each cycle. If you don't remember how
to simulate your circuit, please refer back to the Logisim lab. We highly encourage you to poke
your circuit while simulating the test to observe how your circuit reacts to various inputs
(perhaps this can give you ideas for new tests to write).

If you wish to simulate your code only for a certain number of cycles, you can do that by using the -n flag:

```
$ python3 create_test.py -n <NUMBER_OF_CYCLES> <TEST_NAME>.s
```

If you would like to decode your output, use the provided <code>binary\_to\_hex\_cpu.py</code>. Note that because you're implementing a 2-stage pipelined processor and the first instruction writes on the rising edge of the second clock cycle, the effects of your instructions will have a 2 instruction delay. For example, let's say you wrote a test with one instruction: <code>addi t0</code>, <code>x0</code>, <code>1</code>. If you inspect the reference output, you'll see that <code>t0</code> isn't changed until the third cycle.

## Test Coverage

**Test coverage**: a metric measuring how much of a given codebase is being tested by tests. For the purposes of this project, you will be graded on how much of the required ISA your tests cover.

The autograder for Part B will examine the coverage of tests located in the tests/part\_b/custom/inputs folder. When you submit Part B to the autograder, the autograder will output a message about the percentage coverage of your tests against our staff suite of tests and notify you if any of your tests raised a syntax error.

#### Hints:

- If you make many short test files rather than one large one, it will be easier to figure out which test and which line causes your Syntax Error (and to figure out where your CPU is failing). We'd recommend that for unit testing, where you have one .s file testing each instruction.
- Make sure you test every single instruction in the ISA, including the ones that are covered by the sanity tests; feel free to use the sanity tests as a model or even incorporate them as part of your test suite.
- Make sure you check that all registers are working.
- Make sure you don't have any "dummy" tests; if a test doesn't lead to a change in state or register value, it is not a meaningful test.

• Make sure that you accumulate outputs into the special registers we output to the testharness, other registers will not be checked against. These registers are: x0, ra, sp, t0, t1, t2, s0, s1, and a0.

### Part B: Submission

At this point, if you've completed tasks 4-5, you've finished Part B of the project. Congratulations on your shiny new CPU!

Your last bit of work before you submit is to write down how you implemented your CPU inside the readme.md. There is already a template for you to use and don't worry about going into too much detail, we just want you to reflect on what you did in this project and explain the reasoning behind the design choices you made (especially in your control logic)! You must also document the breakdown of labor between you and your partner! Tell us who did what in both implementation and design.

Double-check that you have not moved your input/output pins, and that your circuits fit in the provided testing harnesses. Make sure that you did not create any additional .circ files; the autograder will only be testing the circuit files you needed to edit in the starter code (branch\_comp.circ, control\_logic.circ, cpu.circ, imm\_gen.circ). Also make sure your custom .s tests are located in the right folder.

The autograder for Part B uses the sanity tests provided in the starter code, as well as hidden unit, integration, and edge case tests as specified in Task 5. Additionally, the autograder will be checking your custom tests for test coverage.

Note: If you fail on any of the provided autograder sanity tests, course staff will **not** help you debug your CPU **unless** you have recreated a similar test that also fails.

## Frequently Asked Questions

- **Q**: I have pipelined my CPU, but the autograder said it detected a single-cycle one, what is the problem?
  - **A**: If you're certain that you correctly pipelined, then it means that Logisim crashed when attempting to open your circuit. Generally this is caused by import issues, meaning you used a circuit that isn't in the correct place. Remember that you shouldn't be creating any new circ files and your ALU and RegFile files will be replaced with the staff solution, so don't use any subcircuits you created in those files in your CPU.
- Q: I want to add more inputs and outputs to one of my circuits. Is this allowed?
  A: This is allowed, however beware of messing up your circuit appearance. This can cause pins to move to the wrong place and make you fail all the sanity tests. You can check you circuit appearance by right-clicking on your circuit and selecting "Edit Circuit Appearance" to move the new pins around if necessary, though this is not recommended. WARNING: If you fail autograder tests because of added inputs/outputs we will not allow you to fix and resubmit after the deadline. If you want to add extra logic or controls to your CPU we recommend making a control subcircuit in cpu.circ.
- **Q**: Are we allowed to use all the Logisim main library blocks? Where can I find information on them?
  - A: You are only allowed to use the following libraries: Wiring (except Transistor, Transmission Gate, POR, Pull Resistor, Power, Ground, POR, Do not connect), Gates, Plexers, Arithmetic (except Divider), Memory (except RAM, Random Generator) Note that the use of ROM is allowed. Help can be found in the Logisim menus
- Q: I failed a sanity check in the autograder, can I get help figuring out what's wrong?
   A Course staff will be unable to help debug issues directly from the autograder. Instead, we encourage you to use the custom test generator to generate new test that replicates the operation described in the sanity test description and then bringing failed results from that test to OH.
- Q: My autograder failed to run, how do I fix this?
   A Please check that you have followed all the rules with regards to allowed blocks and

circuit naming. Also please check that you do not have any splitters where an output of the splitter is mapped to by 0 pins (in this case you should be using a smaller splitter anyway). If you have made all these checks and fixes and are still having problems, please post on Piazza.

## Grading

The grading breakdown for Project 3 is as follows:

- Part A (20%)
  - ALU (8%)
  - o RegFile (8%)
  - o Pipelined addi (4%)
- Part B (80%)
  - o Sanity and Visible (Basic) Unit Tests (20%)
  - Test Coverage (10%)
  - Hidden Unit, Integration, and Edge Case Tests (50%)

For Part B we have provided a visible set of **basic** unit tests in the autograder. These tests are meant to help reduce your stress by providing some guidance in the early stages of testing. You should still rigorously test your designs, **passing the visible tests does not guarantee that you will pass any of the hidden tests.** 

## **Design Contest**

This year, thanks to support from an industry partner, Project 3 will be part of a course wide design contest! The method in which your Project 3 submission will be scored is based on the gate equivalence and longest path of your submitted circuit. In both contests, a lower score is better.

Note that while all submitted designs will show a score, only designs that pass 100% of visible and hidden tests will be eligible for the contest. This means that it is in your best interest to test throughly!

### Gate equivalence

The first contest score you will receive is for gate equivalence. To calculate this, we will take your submitted circuit, and convert it to the number of NAND2 gates, NOT gates, and flip-flops required to implement your design. You will then be assigned a score based on the formula: score = 2 \* (# of NOTs) + 2 \* (# of NAND2s) + 8 \* (# of FFs). This score is a proxy for the power consumption and area utilization of your design. The weights in our formula are derived from the number of transistors needed to replicate each type of gate or flip-flop.

A table of some common logic elements and their corresponding gate equivalents are shown below. You can assume that the gate equivalents scale roughly linearly with the total input bitwidth (i.e. a 2-input 32-bit adder has roughly 32 times the number of gates of a 2-input 1-bit adder). An exception to this rule is the multiplier, which scales roughly linearly with the **square** of the total input bitwidth.

| Gate Name          | Number of NAND2<br>Gates | Number of NOT<br>Gates | Number of FFs |
|--------------------|--------------------------|------------------------|---------------|
| 2-input AND        | 1                        | 1                      | 0             |
| 2-input OR         | 1                        | 2                      | 0             |
| 2-input NOR        | 1                        | 3                      | 0             |
| 32-bit ADDER       | 366                      | 195                    | 0             |
| 32-bit SUBTRACTOR  | 456                      | 255                    | 0             |
| 32-bit COMPARATOR  | 222                      | 127                    | 0             |
| 32-bit MULTIPLIER  | 10849                    | 4467                   | 0             |
| 32-bit NEGATOR     | 145                      | 84                     | 0             |
| 32-bit SHIFTER     | 418                      | 36                     | 0             |
| 2-input 32-bit MUX | 128                      | 33                     | 0             |

| Gate Name                   | Number of NAND2<br>Gates | Number of NOT<br>Gates | Number of FFs |
|-----------------------------|--------------------------|------------------------|---------------|
| ROM (per non-zero<br>entry) | 5.8 (average)            | 4.6 (average)          | 0             |
| 32-bit Register FF          | 97                       | 1                      | 32            |

## Longest Path

The second contests score you will receive is for the longest path in your design. We will follow a similar process to gate equivalent but instead calculate the longest path between any two flop-flops in your design. This score is a proxy for the fastest clock frequency at which your design could run.

### Tips

- Simplify when possible! For example, a shifter that shifts by a fixed amount can be replicated using a splitter, which costs 0 gates!
- A majority of your savings will come from optimizing your control logic.
- Reduce, reuse, recycle! Use the output of a computation as many times as possible rather than performing the computation each time the value is needed.
- Break apart independent computations into their own paths. If you place all your logic between two flip-flops in a single path, this is very inefficient in terms of your longest path.

CS 61C Calendar Staff Policies Piazza OH Queue Venus Resources Semesters Back to top