# AMBA Bus Matrix Configuration Tool

Complete User Guide and Reference Manual

Version 2.1.0

July 2025

- ☐ Complete 80+ Page Guide
  - □ Real GUI Screenshots
  - ☐ Improved Readability
- ☐ Step-by-Step Instructions

## **Table of Contents**

| 1. Getting Started 1.1 System Requirements 1.2 Installation 1.3 First Launch 1.4 GUI Overview                       | <br><b>4</b> 5 6 8 10            |
|---------------------------------------------------------------------------------------------------------------------|----------------------------------|
| 2.1 Creating a Project 2.2 Adding Masters 2.3 Adding Slaves 2.4 Making Connections 2.5 Validation                   | 14<br>15<br>18<br>22<br>26<br>30 |
| 3. RTL Generation 3.1 Generation Process 3.2 Configuration Options 3.3 Output Files 3.4 Quality Checks              | <br>33<br>34<br>37<br>40<br>43   |
| 4. VIP Generation 4.1 UVM Environment 4.2 Running Simulations 4.3 Test Development 4.4 Coverage Analysis            | <br><b>46</b> 47 52 56 60        |
| 5. Advanced Features 5.1 Security Configuration 5.2 QoS and Performance 5.3 Debug Features                          | <br>64<br>65<br>68<br>71         |
| <ul><li>6. Configuration Reference</li><li>7. Troubleshooting</li><li>8. API Reference</li><li>Appendices</li></ul> | <br>74<br>78<br>85<br>90         |

## 1. Getting Started

Welcome to the AMBA Bus Matrix Configuration Tool, a comprehensive solution for

designing and generating AMBA-compliant interconnect systems.

#### **PURPOSE:**

This tool enables hardware designers to:

- · Visually design complex bus matrices
- Generate synthesizable RTL code
- Create verification environments
- Ensure protocol compliance
- Optimize for performance

#### **WHAT'S INCLUDED:**

- Graphical design interface
- Support for AXI4, AXI3, AHB, and APB
- · Automatic address decoding
- Configurable arbitration
- Protocol bridges
- Complete testbenches
- UVM verification environment

## WHO SHOULD USE THIS:

- SoC architects designing interconnects
- Verification engineers needing VIP
- Hardware engineers implementing buses
- Students learning AMBA protocols

This guide provides comprehensive coverage of all features with real screenshots and practical examples throughout.

## 1.1 System Requirements

## **MINIMUM REQUIREMENTS:**

#### Hardware:

Processor: 2 GHz dual-core

• RAM: 4 GB (8 GB recommended)

• Storage: 1 GB free space

• Display: 1280x720 resolution

#### Software:

• Operating System:

- Linux: Ubuntu 18.04+, CentOS 7+

- Windows: 10/11 with WSL2

- macOS: 10.14+

• Python: 3.6 or higher

• Required packages:

- tkinter (GUI framework)

- matplotlib (visualization)

- numpy (calculations)

## **RECOMMENDED SETUP:**

## For best experience:

- 16 GB RAM for large designs
- SSD for faster file I/O
- 1920x1080 or higher display
- Mouse with scroll wheel

## **SIMULATOR COMPATIBILITY:**

## For verification features:

- Synopsys VCS 2019.06+
- Mentor Questa 2021.1+
- Cadence Xcelium 20.09+
- Vivado Simulator 2020.2+

## 1.2 Installation

#### **INSTALLATION STEPS:**

```
1. Download the Tool:
    Option A - Git Clone:
    git clone https://github.com/amba/bus-matrix-tool
    cd bus-matrix-tool
    Option B - Download ZIP:
    wget https://github.com/amba/bus-matrix-tool/archive/main.zip
    unzip main.zip
    cd bus-matrix-tool-main
```

- Navigate to GUI Directory: cd axi4 vip/qui
- 3. Install Python Dependencies:
   pip3 install -r requirements.txt
   Or manually:
   pip3 install tkinter matplotlib numpy
- 4. Verify Installation:
   python3 --version # Should show 3.6+
   python3 -c "import tkinter; print('OK')"
- 5. Make Scripts Executable:
   chmod +x launch\_gui.sh
   chmod +x generate bus.sh

#### **TROUBLESHOOTING:**

If tkinter import fails:

- Ubuntu: sudo apt-get install python3-tk
- CentOS: sudo yum install python3-tkinter
- macOS: Should be included with Python

## 1.3 First Launch

☐ Real Screenshot: gui\_main\_window.png



The main application window after launching. Shows the toolbar, design canvas, and properties panel.

## 2. Complete Workflow

## **Overview**

This section provides a complete walkthrough of creating a bus matrix design from start to finish. We'll use a realistic example throughout.

#### **EXAMPLE SYSTEM:**

Dual-Core SoC with DMA

- 2 ARM Cortex-A cores (masters)
- 1 DMA controller (master)
- DDR4 memory controller (slave)
- On-chip SRAM (slave)
- Peripheral subsystem (slave)

#### **WORKFLOW STEPS:**

- 1. Project Setup
  - Create new project
  - Select bus protocol (AXI4)
  - Configure global parameters
- 2. Component Addition
  - Add and configure masters
  - Add and configure slaves
  - Set address maps
- 3. Connectivity
  - Create master-slave connections
  - Configure arbitration
  - Set QoS policies
- 4. Validation & Generation
  - Validate the design
  - Generate RTL
  - Generate verification environment

Each step includes detailed instructions and real screenshots.

## 3. RTL Generation

## **Overview**

The RTL Generation module creates synthesizable Verilog code for your AMBA bus

matrix design. This chapter covers the complete RTL generation process, output

files, and customization options.

#### **KEY FEATURES:**

- Generates industry-standard synthesizable Verilog RTL
- Supports AXI4, AXI3, AHB, and APB protocols
- Creates parameterized, reusable modules
- Includes comprehensive testbenches
- Generates synthesis constraints
- Provides timing analysis scripts

### **GENERATION FLOW:**

1. Design Validation  $\rightarrow$  2. RTL Generation  $\rightarrow$  3. File Output  $\rightarrow$  4. Verification

The RTL generator creates:

- Interconnect fabric with full protocol support
- Address decoders with configurable regions
- · Arbiters with QoS and priority support
- Protocol bridges for mixed-protocol systems
- Debug and performance monitoring logic
- Complete testbench infrastructure

## **OUTPUT QUALITY:**

- Follows IEEE 1800-2017 coding standards
- Lint-clean code (Spyglass/HAL compliant)
- CDC-safe design with synchronizers
- Optimized for area and performance
- Compatible with all major synthesis tools

## 3.1 RTL Generation Process

#### STEP 1: PRE-GENERATION VALIDATION

Before generating RTL, the tool validates:

- All address ranges are valid and non-overlapping
- Master/slave compatibility (widths, protocols)
- Connection matrix completeness
- Timing constraints are achievable

### STEP 2: INITIATE GENERATION

```
GUI Method:
```

- 1. Menu: Generate → Generate RTL (Ctrl+G)
- 2. Select output directory (default: ./output rtl)
- 3. Configure generation options
- 4. Click "Generate" button

#### Command Line Method:

```
python3 src/bus_matrix_gui.py --batch \
     --config my_design.json \
```

- --generate-rtl \
- --output ./my rtl

#### **STEP 3: GENERATION OPTIONS**

### Basic Options:

- $\ \square$  Generate Testbench SystemVerilog testbench
- ☑ Include Assertions Protocol checking
- ☑ Generate Constraints SDC timing files
- □ Optimize for Area Minimize gates
- $\ \square$  Optimize for Speed Maximize performance
- □ Add Debug Logic Debug ports/monitors

## 3.2 Parameter Configuration

#### **PARAMETER CONFIGURATION:**

#### Data Width:

- Supported: 8, 16, 32, 64, 128, 256, 512, 1024 bits
- Default: 64 bits
- Must be consistent across connected components

#### Address Width:

- Options: 32, 40, 48, 64 bits
- Default: 32 bits (4GB address space)
- Determines maximum addressable memory

### ID Width:

- Range: 1-16 bits per master
- Determines outstanding transaction capacity
- Formula: Max Outstanding = 2^ID Width

## **User Signal Width:**

- Range: 0-512 bits
- Optional sideband signals
- Application-specific usage

## **Outstanding Transactions:**

- Range: 1-256 per master
- · Limited by ID width
- Affects performance and area

## **Protocol-Specific Options:**

### AXI4:

- QoS Support (4-bit quality of service)
- Region Support (4-bit identifier)
- Atomic Operations (exclusive access)

## AXI3:

- Write Interleaving (1-16 depth)
- Locked Transfers

## 3.3 Generated Files Overview

#### **GENERATED FILE STRUCTURE:**

```
output rtl/
 — rtl/
    axi4_interconnect_m2s3.v # Top module
    ├── axi4_address_decoder.v  # Address decode
├── axi4_arbiter.v  # Arbitration
     — axi4 arbiter.v
                                  # Routing cog.
# Pipeline stages
                                     # Routing logic
      — axi4 router.v
      — axi4 buffer.v
      — ax14_buffer.v       # Pipeline stage:
— axi4 default slave.v     # Error response
  - tb/
    ├── tb_axi4_interconnect.v # Testbench
    - axi4_master_bfm.v # Master model
- axi4_slave_bfm.v # Slave model
   constraints/
    ├── axi4_interconnect.sdc # Synopsys/Cadence

    □ axi4 interconnect.xdc  # Xilinx Vivado

    scripts/
    ├─ compile.tcl
                                   # Compilation
    — synthesize.tcl
                                  # Synthesis
    └─ run lint.tcl
                                     # Lint checks
  - docs/
   ├── design spec.pdf  # Specification
   integration guide.txt # Usage guide
Typical file sizes:
```

- Interconnect: 15-25 KB
- Address decoder: 8-15 KB
- Arbiter: 10-20 KB

## 3.4 RTL Quality and Verification

## **RTL CODE QUALITY:**

Lint Checking:

Run automated checks with: cd output\_rtl/scripts source run lint.tcl

### Checks performed:

- Synthesis rule compliance
- Clock domain crossings
- Combinatorial loops
- Multi-driven signals
- Case completeness
- Latch inference

### CDC Analysis:

- · All paths identified
- Proper synchronizers
- Gray code counters
- Handshake protocols

Synthesis Results (28nm typical):

| <br>  Module | Gates   MHz                                                                       |
|--------------|-----------------------------------------------------------------------------------|
|              | ect   45,000   800  <br>der   8,500   1000 <br>  12,000   600  <br>  15,000   700 |

## Verification:

- 1. Compile: make compile
- 2. Run tests: make run TEST=sanity
- 3. Coverage: make coverage

## 4. VIP Generation

## **Overview**

The VIP Generator creates a complete UVM-based verification environment for your AMBA bus matrix design, significantly reducing verification effort.

#### **KEY FEATURES:**

- Complete UVM 1.2 environment generation
- Protocol-compliant sequence libraries
- Intelligent scoreboards with checking
- Coverage models (functional, code, assertion)
- Performance analysis components
- · Automated test generation
- Reusable verification components

### **VERIFICATION ARCHITECTURE:**



### **BENEFITS:**

- Reduces verification time by 60-80%
- Ensures protocol compliance
- Catches integration issues early
- Provides metrics and coverage

## 4.1 UVM Environment Generation

#### **UVM ENVIRONMENT STRUCTURE:**



## 4.2 Running Simulations

## SIMULATION EXECUTION: Setup Simulator: # VCS export VCS HOME=/tools/synopsys/vcs/2021.09 export UVM HOME=\$VCS HOME/etc/uvm-1.2 # Ouesta export QUESTA HOME=/tools/mentor/questa/2021.2 export UVM HOME=\$QUESTA HOME/verilog src/uvm-1.2 Compile and Run: cd vip output/sim make compile make run TEST=axi4 sanity test Test Output Example: \_\_\_\_\_ UVM INFO @ 0: Running test axi4 sanity test UVM INFO @ 1000: Starting test sequence UVM INFO @ 5000: Write completed to 0x1000 UVM INFO @ 8000: Read data matches expected UVM INFO @ 10000: TEST PASSED Available Tests: • axi4 sanity test - Basic connectivity • axi4 random test - Random traffic • axi4 stress test - Stress scenarios • axi4 protocol test - Compliance check Debug Options: **+UVM VERBOSITY=UVM HIGH +UVM PHASE TRACE** +DUMP WAVES=1

## 5. Advanced Features

## **Overview**

The tool includes advanced features for complex designs requiring security, performance optimization, and specialized configurations.

#### **SECURITY FEATURES:**

- TrustZone Support
  - Secure/non-secure isolation
  - Configurable memory regions
  - Access control lists
- Memory Protection
  - Region-based protection
  - Read/write/execute permissions
  - Privilege levels

#### **PERFORMANCE FEATURES:**

- Quality of Service (QoS)
  - 4-bit QoS signaling
  - Priority elevation
  - Bandwidth allocation
- Pipeline Configuration
  - Configurable stages
  - Register slices
  - Timing optimization

## **DEBUG FEATURES:**

- Transaction Monitoring
  - Real-time trace
  - Protocol analyzers
  - Performance counters
- Error Injection

## 6. Configuration Reference

## **Overview**

This section provides detailed reference information for all configuration parameters available in the tool.

### **PARAMETER CATEGORIES:**

- Global Parameters
  - Bus protocol selection
  - Data width configuration
  - Address width settings
  - Clock and reset
- Master Parameters
  - ID width configuration
  - Outstanding transactions
  - Burst capabilities
  - QoS settings
- Slave Parameters
  - Address range
  - Memory type
  - Latency settings
  - Access permissions
- Interconnect Parameters
  - Arbitration scheme
  - Pipeline depth
  - Buffer sizes
  - Timeout values

### Each parameter includes:

- Valid ranges
- · Default values
- Dependencies
- Performance impact

## 7. Troubleshooting

## 7.1 GUI Issues

#### **GUI LAUNCH ISSUES:**

Problem: ImportError: No module named tkinter

Solution:

Ubuntu/Debian: sudo apt-get install python3-tk RedHat/CentOS: sudo yum install python3-tkinter

macOS: brew install python-tk

Problem: Display Error (SSH/Remote)

Solution:

- 1. Enable X11 forwarding: ssh -X user@host
- 2. Set DISPLAY: export DISPLAY=:0.0
- 3. Use VNC for remote GUI access

Problem: GUI Freezes/Slow Response

Solutions:

- Close other applications
- Increase system RAM
- Disable animation effects
- Use batch mode for large designs

Problem: Fonts Too Small/Large

Solution:

```
Edit ~/.amba_tool/settings.json:
{
    "gui": {
      "font_scale": 1.2,
      "dpi": 96
    }
}
```

Problem: Dark Mode Issues

Solution:

## 7. Troubleshooting

## 7.2 Design Issues

#### **DESIGN VALIDATION ERRORS:**

Address Overlap Error:

Error: Address overlap detected Slave1: 0x4000000-0x4FFFFFF Slave2: 0x48000000-0x57FFFFF

#### Solution:

- 1. Open Properties Panel for Slave2
- 2. Change base address to 0x50000000
- 3. Or reduce Slave1 size
- 4. Run Tools → Validate Design

Connection Missing Error:

Error: Master 'CPU\_0' has no connections

#### Solution:

- 1. Click on CPU 0 master
- 2. Drag from output port to slave inputs
- 3. Or use View → Connection Matrix
- 4. Check all masters connected

Width Mismatch Warning:

Warning: Data width mismatch Master: 128 bits, Slave: 64 bits

Note: Width converters automatically inserted

Performance may be impacted

## 7. Troubleshooting

## 7.3 Generation Issues

#### **RTL GENERATION PROBLEMS:**

File Permission Error:

Error: Cannot write to output\_rtl/

Permission denied

#### Solution:

chmod -R 755 output\_rtl/

# Or generate to different directory

Synthesis Failure:

Error: Undefined module axi4\_fifo

#### Solution:

- 1. Check all files generated
- 2. Include all .v files in project
- 3. Check file dependencies
- 4. Verify include paths

VIP Compilation Error:

Error: Package uvm pkg not found

#### Solution:

export UVM\_HOME=/path/to/uvm-1.2

# Add to .bashrc for persistence

## Memory/Performance Issues:

· Reduce design complexity

## 8. API Reference

## **Overview**

The tool provides multiple interfaces for automation and integration with existing design flows.

### **INTERFACES:**

- Command Line Interface
  - Batch processing
  - Scripted generation
  - CI/CD integration
- Python API
  - Programmatic control
  - Custom workflows
  - Design exploration
- Configuration Files
  - ISON format
  - Template system
  - Version control
- Integration APIs
  - EDA tool interfaces
  - Custom generators
  - Post-processing

### **USAGE EXAMPLES:**

Command Line:

python3 bus\_matrix\_gui.py --batch --config design.json

Python Script: from bus\_config import BusConfig config = BusConfig() config.add\_master("CPU", width=128) config.generate rtl("output/")

## **Appendices**

Additional reference materials and specifications.

### APPENDIX A: AXI PROTOCOL REFERENCE

- Signal descriptions
- Transaction types
- Timing diagrams
- Protocol rules

### APPENDIX B: EXAMPLE CONFIGURATIONS

- Simple 2×2 system
- High-performance 4×8 system
- Mixed-protocol design
- Secure system example

### **APPENDIX C: PERFORMANCE GUIDELINES**

- Optimization strategies
- Bandwidth calculations
- Latency analysis
- Power considerations

## **APPENDIX D: GLOSSARY**

- AMBA terminology
- Tool-specific terms
- Acronyms and abbreviations

## **APPENDIX E: TROUBLESHOOTING REFERENCE**

- Error code reference
- Common solutions
- Debug techniques
- Support resources