Logic Design

Final Exam

2018. 12. 3

ID:

Name:

# Problem 1 (K-map, 5pt)

The logic under has 4-input and 1-ouput named A, B, C, D and F respectively. Find minimum Sum of Product form of output F.

| A | В | C | D | F |
|---|---|---|---|---|
| 0 | 0 | 0 | 0 | 1 |
| 0 | 0 | 0 | 1 | 0 |
| 0 | 0 | 1 | 0 | X |
| 0 | 0 | 1 | 1 | 1 |
| 0 | 1 | 0 | 0 | X |
| 0 | 1 | 0 | 1 | 0 |
| 0 | 1 | 1 | 0 | 1 |
| 0 | 1 | 1 | 1 | 1 |
| 1 | 0 | 0 | 0 | 1 |
| 1 | 0 | 0 | 1 | 0 |
| 1 | 0 | 1 | 0 | 1 |
| 1 | 0 | 1 | 1 | 1 |
| 1 | 1 | 0 | 0 | X |
| 1 | 1 | 0 | 1 | 0 |
| 1 | 1 | 1 | 0 | 0 |
| 1 | 1 | 1 | 1 | X |

## Answer)



# Problem 2 (QM method, 10pt)

Use the Quine-McCluskey method to find the minimum sum-of-products form for the following Karnaugh map.



- 2.1 Show your process of deriving the prime implicants
- 2.2 Select a minimum set (minimum # of literal) of prime implicants

## ANS)

## 2.1.

| СС | ol1  | cc   | ol2  | col3     |      |
|----|------|------|------|----------|------|
| 0  | 0000 | 0,2  | 00-0 | 0,2,8,10 | -0-0 |
| 1  | 0001 | 0,8  | -000 | 0,1,2,3  | 00   |
| 2  | 0010 | 0,1  | 000- | 2,3,6,7  | 0-1- |
| 8  | 1000 | 2,6  | 0-10 |          |      |
| 3  | 0011 | 2,3  | 001- |          |      |
| 6  | 0110 | 2,10 | -010 |          |      |
| 10 | 1010 | 8,10 | 10-0 |          |      |
| 7  | 0111 | 1,3  | 00-1 |          |      |
| 15 | 1111 | 6,7  | 011- |          |      |
|    |      | 3,7  | 0-11 |          |      |
|    |      | 7,15 | -111 |          |      |

PI: BCD, A'B', A'C, B'D'

## 2.2.

|          |      |      | 0 | 2 | 6 | 7 | 8 | 15 |
|----------|------|------|---|---|---|---|---|----|
| 0,2,8,10 | -0-0 | B'D' | Χ | Χ |   |   | Χ |    |
| 0,1,2,3  | 00   | A'B' | Χ | Χ |   |   |   |    |
| 2,3,6,7  | 0-1- | A'C  |   | Χ | Χ | Χ |   |    |
| 7,15     | -111 | BCD  |   |   |   | Χ |   | Χ  |

Minimum literal set of PI: BCD + A'C + B'D'

## Problem 3. (State minimization, 10pt)

Given the state diagram in figure below, obtain an equivalent reduced-state diagram containing a minimum number of states. Optimize the number of states in implication chart method. Put your final answer in the form of a state diagram rather than a state table. Make it clear which states have been combined.



## ANS)

| 2 | <b>≯</b> *≤      |                  |              |                    |                                                                                     |
|---|------------------|------------------|--------------|--------------------|-------------------------------------------------------------------------------------|
| 3 | >*2<br>>*5       | >>2<br>>+5       |              |                    |                                                                                     |
| 4 |                  | >>2              | 2 2          |                    |                                                                                     |
|   | <b>≥</b> ⁵≤      | <b>≥</b> 45≤     | 5 5          |                    |                                                                                     |
| 5 | <u></u> >>6<     | _>}6<            | <u>~</u> 26< | <u>~2-6</u> <      |                                                                                     |
|   | <u>&gt;</u> 24<  | <b></b>          | _>\$•4<      | _>\$-4<            |                                                                                     |
| 6 | <b>&gt;≯</b> €<  | >3-6<            | >≥4<         | ≥2-6<              | <b>&gt;6</b> €<                                                                     |
|   | <u>&gt;</u> ≥45< | <b>&gt;≯</b> \$< |              | <b>&gt;&gt;</b> ⁵≤ | $\nearrow \!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!$ |
|   | 1                | 2                | 3            | 4                  | 5                                                                                   |

## → S3 and S4 can be combined



### Problem 4 (Sequential Logic design, 35pt)

Design a digital lock which takes 3 serial bits as input and gives an output '1' when one of the patterns 010 and 100 is entered as the input. After receiving the 3 serial bits as input and giving the corresponding output (1 for unlock and 0 for lock), the lock will be reset. Assume that the following state transition diagram is given.



- 4.1. Draw a state transition table for the given state diagram
- 4.2. Minimize the number of states with implication chart method
- 4.3. Draw a state diagram after state minimization
- 4.4. Draw a state transition table of the new state diagram in 4.3.
- 4.5. Draw K-maps for the output and state bits for the state transition table in 4.4.
- 4.6. Obtain the two-level SoP (sum-of-products) logic representation which minimize the number of literals
- 4.7. Draw a circuit schematics of the entire sequential circuit for this digital lock system ONLY with D flip-flops, NAND and INV gates

### ANS)

**(1)** 

| Innut Coguence | Present | Next State |     | Output |     |
|----------------|---------|------------|-----|--------|-----|
| Input Sequence | State   | X=0        | X=1 | X=0    | X=1 |
| Reset          | S0      | S1         | S2  | 0      | 0   |
| 0              | S1      | S3         | S4  | 0      | 0   |
| 1              | S2      | S5         | S6  | 0      | 0   |
| 00             | S3      | S0         | S0  | 0      | 0   |
| 01             | S4      | S0         | S0  | 1      | 0   |
| 10             | S5      | S0         | S0  | 1      | 0   |
| 11             | S6      | S0         | S0  | 0      | 0   |

**(2)** 



(3)



**(4)** 

| Input Sequence | Present | Present Next State |            | Output |     |
|----------------|---------|--------------------|------------|--------|-----|
| input sequence | State   | X=0                | X=1        | X=0    | X=1 |
| Reset          | S0      | <b>S1</b>          | S2         | 0      | 0   |
| 0              | S1      | <b>S</b> 3         | S4         | 0      | 0   |
| 1              | S2      | <b>S</b> 4         | <b>S</b> 3 | 0      | 0   |
| 00 or 11       | S3      | S0                 | S0         | 0      | 0   |
| 01 or 10       | S4      | S0                 | S0         | 1      | 0   |

| Innut Coguence | Present | Next State |     | Output |     |
|----------------|---------|------------|-----|--------|-----|
| Input Sequence | State   | X=0        | X=1 | X=0    | X=1 |
| Reset          | 000     | 001        | 010 | 0      | 0   |
| 0              | 001     | 011        | 100 | 0      | 0   |
| 1              | 010     | 100        | 011 | 0      | 0   |
| 00 or 11       | 011     | 000        | 000 | 0      | 0   |
| 01 or 10       | 100     | 000        | 000 | 1      | 0   |

| Pı | esent Sta | te | v | Next State |    |    | OUTPUT |
|----|-----------|----|---|------------|----|----|--------|
| P2 | P1        | P0 | X | N2         | N1 | N0 | OUIPUI |
| 0  | 0         | 0  | 0 | 0          | 0  | 1  | 0      |
| 0  | 0         | 0  | 1 | 0          | 1  | 0  | 0      |
| 0  | 0         | 1  | 0 | 0          | 1  | 1  | 0      |
| 0  | 0         | 1  | 1 | 1          | 0  | 0  | 0      |
| 0  | 1         | 0  | 0 | 1          | 0  | 0  | 0      |
| 0  | 1         | 0  | 1 | 0          | 1  | 1  | 0      |
| 0  | 1         | 1  | 0 | 0          | 0  | 0  | 0      |
| 0  | 1         | 1  | 1 | 0          | 0  | 0  | 0      |
| 1  | 0         | 0  | 0 | 0          | 0  | 0  | 1      |
| 1  | 0         | 0  | 1 | 0          | 0  | 0  | 0      |
| 1  | 0         | 1  | Х | Х          | Х  | Х  | Х      |
| 1  | 1         | х  | х | х          | х  | х  | х      |

# **N2**

| POX<br>P2P1 | 00 | 01 | 11 | 10 |
|-------------|----|----|----|----|
| 00          | 0  | 0  | 1  | 0  |
| 01          | 1  | 0  | 0  | 0  |
| 11          | X  | X  | X  | X  |
| 10          | 0  | 0  | x  | Х  |

# **N**1

| P2P1<br>POX | 00 | 01 | 11 | 10 |
|-------------|----|----|----|----|
| 00          | 0  | 1  | 0  | 1  |
| 01          | 0  | 1  | 0  | 0  |
| 11          | X  | Х  | х  | х  |
| 10          | 0  | 0  | Х  | х  |

# N0

| P2P1<br>POX | 00 | 01 | 11 | 10 |
|-------------|----|----|----|----|
| 00          | 1  | 0  | 0  | 1  |
| 01          | 0  | 1  | 0  | 0  |
| 11          | Х  | X  | X  | X  |
| 10          | 0  | 0  | X  | Х  |

# **OUTPUT**

| P2P1<br>POX | 00 | 01 | 11 | 10 |
|-------------|----|----|----|----|
| 00          | 0  | 0  | 0  | 0  |
| 01          | 0  | 0  | 0  | 0  |
| 11          | X  | X  | X  | х  |
| 10          | 1  | 0  | X  | х  |

**(6)** 

N2 = P1'P0X + P1P0'X' N1 = P2'P0'X + P1'P0X' N0 = P2'P1'X' + P1P0'X OUTPUT = P2X'



## Problem 5 (Design Problem, 15pt)

The following figure is block diagram of serial line transmitter and receiver (RS232 protocol). The data will be sent serially, and the circuit works when the clocks on the two ends are completely asynchronous.



Suppose we are going to transmit one byte of data (8'b1101\_0011) using RS232 protocol.

Draw timing diagram of signals on sender side (TxD, AckS, bitCounter) and receiver side (CharRcvd, Rcvd, bitCounter, cycleCounter).

### ■ Sender module

```
module Sender (ClkS, ResetS, Send, CharToSend, AckS, TxD);
          ClkS, ResetS, Send;
input
input
          [7:0] CharToSend;
output
          AckS, TxD;
          TxD;
                       // register alias for RS232 line
reg
reg [7:0] charToSend; // holds character to be sent over
                       // the serial line
reg [3:0] bitCounter; // keeps count of which bit is
                       // being sent
reg
          go;
always @(posedge ClkS) begin
   if (ResetS) begin TxD <= 1; go <= 0; end
   else begin
       if (Send) begin
           // load character sent from keypad and hold
           // it just in case
           charToSend <= CharToSend;</pre>
           bitCounter <= 0; go <= 1;</pre>
       end
       else begin
           bitCounter <= bitCounter + 1;</pre>
           if (go) begin
               if (bitCounter == 0) TxD <= 0;</pre>
               else if (bitCounter > 0 && bitCounter <= 8)
               TxD <= charToSend[8 - bitCounter];</pre>
               else if (bitCounter > 8) begin
                  TxD <= 1;
                  go <= 0;
               end
           end
       end
   end
end
assign AckS = go;
endmodule
```

| CIKS_                 |           | $\Box$       |             |            |           |                 |          |          | u        |               |  |
|-----------------------|-----------|--------------|-------------|------------|-----------|-----------------|----------|----------|----------|---------------|--|
| TxD<br>AckS           | 0<br>1    | ch[7]<br>1   | 1           | [5]<br>1   | [4]<br>1  | [3]<br>1        | [2]<br>1 | [1]<br>1 | [0]<br>1 | <b>1</b><br>0 |  |
| Bc<br>빨간 <sup>신</sup> | 0<br> 은 s | 1<br>tarting | 2<br>g/fini | 3<br>sh si | 4<br>gnal | <b>5</b><br>N므로 | 6<br>필수  | 7        | 8        | 9             |  |
|                       |           |              |             |            |           |                 |          |          |          |               |  |

### ■ Receiver module

```
module Receiver (ClkR, ResetR, RxD, AckR, CharRcvd, Rcvd);
input ClkR, ResetR, RxD, AckR;
output [7:0] CharRcvd;
output Rcvd;
                                  // keep count of number of bits received
reg [4:0] bitCounter;
reg [1:0] cycleCounter;
                                 // used to divide input clock by 4
reg [8:0] characterReceived;
                                 // start bit plus 8 data bits
                                  // flag indicating a character is arriving
// finite state machine to receive characters
always @(posedge ClkR) begin
    if (ResetR) begin go <= 0; Rcvd <= 0; end
    else begin
       if (!go && !Rcvd && !AckR && RxD);
       if (!go && !Rcvd && !AckR && !RxD) begin
           go <=1; bitCounter <= 0; cycleCounter <= 0;</pre>
       if (go) begin // every four cycles . . .
           if (cycleCounter == 0) begin
               characterReceived[8 - bitCounter] <= RxD;</pre>
               if (bitCounter < 8)</pre>
                  bitCounter <= bitCounter + 1;</pre>
              else begin
                   go <= 0;
                   Rcvd <= 1;
               end
           cycleCounter <= cycleCounter + 1;</pre>
       end
       if (AckR) Rcvd <= 0;
   end
end
assign CharRcvd[7:0] = characterReceived[7:0];
endmodule
```

```
RxD 10000ch[7]
                                    [0]
             [6]
                  [5]
                                [1]
                                       1111
                         [3]
                            [2]
RxD가 1이다가 0으로 떨어지는 순간 receiving이 시작됨
         1111 22223333 4444555566667777 88889999
bitcnt 0
[8:7] [8:6] [8:5] [8:4] [8:3] [8:2] [8:1] [8:0]
c.Rcv [8]
characterReceived 신호, 이건 앤적어
C.Rcv xxxx [7]
             [7:6] [7:5] [7:4] [7:3][7:2] [7:1] [7:0]
<u>c.Rcv, C.Rcv</u> 두 개는 모두 위 범위 외 bit는 모두
     <sup>|</sup>11111<sup>|</sup> 계속 1~~
                                    ~~110
Go
      계속0~~
Rcvd
                                     ~~01
```

### Problem 6 (Sequential Logic Design, 25pt)

Design an automobile surveillance system with the following specification:

### - Input/Output

### **Inputs**

- User lock: signal for locking the door, set to high when the user locks the door
- User unlock: signal for unlocking the door, set to high when the user unlocks the door
- Trespass: signal for trespassing, set to high when someone breaks into the car

### Outputs

- Light: enables light alarm
- **Horn:** enables horn alarm
- The surveillance system uses an external timer
- Input/output for the external timer

#### Input

■ Call(N): input signal for starting the timer. Timer rings after N seconds. Any format of N is okay. (i.e. Call(1), Call(15), Call(99), etc.)

### Output

- Ring: set to high when the timer expires (After N seconds)
- The surveillance system sequences the following stages:

## OPEN $\rightarrow$ SET $\rightarrow$ WATCH $\rightarrow$ ALARM

- OPEN: Surveillance off mode when the doors are unlocked. Whenever User\_unlock signal is set in any other stages, the system enters this stage. Light and Horn are both off.
- SET: Surveillance is activated by the user. The system makes a transition from OPEN stage to SET stage when User\_lock signal is set. Light and Horn are set for 1 second to indicate the surveillance system is active. After 1 second, the system advances to WATCH stage.
- WATCH: Surveillance is active. When **Trespass** is set (someone breaks into the car), the state changes to ALARM stage.
- ALARM: Light and Horn are set to high for 60 seconds. Whenever User\_unlock signal is asserted in this stage, Light and Horn are turned off and the state changes to OPEN stage. If Light and Horn are high for 60 seconds without any input, the state stays in ALARM stage with Light on, Horn off.
- 6.1. Draw a state transition diagram for the surveillance system
- 6.2. Draw a state transition table
- 6.3. Obtain the two-level SoP (sum-of-products) logic representation for next states and outputs (Light, Horn)
- 6.4. Draw a circuit schematic diagram for next states and outputs (Light, Horn)



| Present<br>State | unlock | lock | R | τ | Next<br>State |
|------------------|--------|------|---|---|---------------|
| OPEN             |        | 1    |   |   | SET           |
| SET              | 1      |      |   |   | OPEN          |
| SET              |        |      | 0 |   | SET           |
| SET              |        |      | 1 |   | WATCH         |
| WATCH            | 1      |      |   |   | OPEN          |
| WATCH            |        |      |   | 1 | ALARM         |
| ALARM            | 1      |      |   |   | OPEN          |

| Present<br>State | unlock | lock | R | τ | Next<br>State |
|------------------|--------|------|---|---|---------------|
| 00               |        | 1    |   |   | 01            |
| 01               | 1      |      |   |   | 00            |
| 01               |        |      | 0 |   | 01            |
| 01               |        |      | 1 |   | 10            |
| 10               | 1      |      |   |   | 00            |
| 10               |        |      |   | 1 | 11            |
| 11               | 1      |      |   |   | 00            |

N1 = P1 U' + P0 U' R N0 = P1' P0' + P0' U' + U' R'