

# **My First Nios II Software Tutorial**



101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com

Document Date:

November 2007

Copyright © 2007 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other produce names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published in-

Printed on recycled paper

formation and before placing orders for products or services.



I.S. EN ISO 9001

# **Contents**



| How to Contact Altera                       | V    |
|---------------------------------------------|------|
| Typographic Conventions                     | v    |
| Introduction                                | 1–1  |
| Software and Hardware Requirements          | 1–1  |
| Nios II Build Flows                         | 1–3  |
| Nios II IDE Build Flow                      | 1–5  |
| Download Hardware Design to the Target FPGA | 1–5  |
| Create the hello_world Example Project      | 1-8  |
| Build and Run the Program                   | 1–11 |
| Edit and Re-Run the Program                 | 1–15 |
| Debugging the Application                   | 1–16 |
| Nios II Software Build Flow                 | 1–17 |
| Create a New Software Project               | 1–17 |
| Run the hello_world Application             |      |
| Edit and Re-Run the Program                 | 1–21 |
| Debugging the Application                   | 1–22 |
| Why the LED Blinks                          | 1–23 |
| Next Steps                                  | 1–24 |
|                                             |      |

Altera Corporation iii



# **About this Tutorial**

This tutorial provides comprehensive information that will help you understand how to create an Altera® FPGA design and run it on your development board.

# How to Contact Altera

For the most up-to-date information about Altera products, refer to the following table.

| Information Type           | Contact (1)                                     |
|----------------------------|-------------------------------------------------|
| Technical support          | www.altera.com/mysupport/                       |
| Technical training         | www.altera.com/training/<br>custrain@altera.com |
| Product literature         | www.altera.com/literature/                      |
| Altera literature services | literature@altera.com                           |
| FTP site                   | ftp.altera.com                                  |

#### Note to table:

(1) You can also contact your local Altera sales office or sales representative.

# Typographic Conventions

This document uses the typographic conventions shown below.

| Visual Cue                                  | Meaning                                                                                                                                                                                                                                                                |
|---------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bold Type with Initial<br>Capital Letters   | Command names, dialog box titles, checkbox options, and dialog box options are shown in bold, initial capital letters. Example: <b>Save As</b> dialog box.                                                                                                             |
| bold type                                   | External timing parameters, directory names, project names, disk drive names, filenames, filename extensions, and software utility names are shown in bold type. Examples: f <sub>MAX</sub> , \qdesigns directory, d: drive, chiptrip.gdf file.                        |
| Italic Type with Initial Capital<br>Letters | Document titles are shown in italic type with initial capital letters. Example: AN 75: High-Speed Board Design.                                                                                                                                                        |
| Italic type                                 | Internal timing parameters and variables are shown in italic type.  Examples: $t_{PIA}$ , $n + 1$ .  Variable names are enclosed in angle brackets (< >) and shown in italic type.  Example: $\langle file\ name \rangle$ , $\langle project\ name \rangle$ .pof file. |

| Visual Cue                          | Meaning                                                                                                                                                                                                                                                                                                                 |
|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Initial Capital Letters             | Keyboard keys and menu names are shown with initial capital letters. Examples: Delete key, the Options menu.                                                                                                                                                                                                            |
| "Subheading Title"                  | References to sections within a document and titles of on-line help topics are shown in quotation marks. Example: "Typographic Conventions."                                                                                                                                                                            |
| Courier type                        | Signal and port names are shown in lowercase Courier type. Examples: data1, tdi, input. Active-low signals are denoted by suffix n, e.g., resetn.                                                                                                                                                                       |
|                                     | Anything that must be typed exactly as it appears is shown in Courier type. For example: c:\qdesigns\tutorial\chiptrip.gdf. Also, sections of an actual file, such as a Report File, references to parts of files (e.g., the AHDL keyword SUBDESIGN), as well as logic function names (e.g., TRI) are shown in Courier. |
| 1., 2., 3., and<br>a., b., c., etc. | Numbered steps are used in a list of items when the sequence of the items is important, such as the steps listed in a procedure.                                                                                                                                                                                        |
| •••                                 | Bullets are used in a list of items when the sequence of the items is not important.                                                                                                                                                                                                                                    |
| ✓                                   | The checkmark indicates a procedure that consists of one step only.                                                                                                                                                                                                                                                     |
|                                     | The hand points to information that requires special attention.                                                                                                                                                                                                                                                         |
| CAUTION                             | The caution indicates required information that needs special consideration and understanding and should be read prior to starting or continuing with the procedure or process.                                                                                                                                         |
| WARNING                             | The warning indicates information that should be read prior to starting or continuing the procedure or processes                                                                                                                                                                                                        |
| 4                                   | The angled arrow indicates you should press the Enter key.                                                                                                                                                                                                                                                              |
| •••                                 | The feet direct you to more information on a particular topic.                                                                                                                                                                                                                                                          |

vi Altera Corporation



# 1. My First Nios II Software Design

May 2007

### Introduction

The Nios® II processor core is a soft-core central processing unit (CPU) that you program (along with other hardware components that comprise the Nios II system) onto an Altera® field programmable gate array (FPGA). This tutorial introduces you to the basic software development flow for the Nios II processor. You will use a simple pre-generated Nios II standard hardware system and create a software program to run on it.

The example Nios II standard hardware system provides the following necessary components:

- Nios II processor core
- Off-chip memory interface to store and run the software
- Universal serial bus (USB) serial link for communication between PC host and target hardware
- LED peripheral I/O (PIO)

#### **Software and Hardware Requirements**

This section assumes that you have already installed the Quartus® II design software, the Nios II Embedded Design Suite, and your development kit CD-ROM software. Figure 1–1 shows an example of the default installation directories.

This document describes how to use the Nios II tools with different development kits. Table 1–1 describes the kit-specific information, which is referenced throughout the text.

| Table 1–1. Project Directories and Filenames |                                   |                                                  |  |  |
|----------------------------------------------|-----------------------------------|--------------------------------------------------|--|--|
| Kit                                          |                                   | Description                                      |  |  |
| Cyclone® III<br>Starter Kit                  | Kit Name                          | cycloneIII_3c25_start                            |  |  |
|                                              | Nios II Standard Design Directory | <kit name="">_niosII_standard</kit>              |  |  |
|                                              | Device                            | EP3C25                                           |  |  |
|                                              | FPGA Programming Files            | <kit name="">_niosll_standard.sof</kit>          |  |  |
|                                              | SOPC File                         | <kit name="">_niosll_standard.sopc</kit>         |  |  |
|                                              | PTF File                          | <kit name="">_niosll_standard.ptf</kit>          |  |  |
| Nios II Embedded                             | Kit Name                          | cycloneIII_3c25_niosII_eval                      |  |  |
| Evaluation Kit                               | Nios II Standard Design Directory | standard                                         |  |  |
|                                              | Device                            | EP3C25                                           |  |  |
|                                              | FPGA Programming Files            | cyclonelll_embedded_evaluation_kit_standard.sof  |  |  |
|                                              | SOPC File                         | cyclonelll_embedded_evaluation_kit_standard.sopc |  |  |
|                                              | PTF File                          | cyclonelll_embedded_evaluation_kit_standard.ptf  |  |  |
| Cyclone III                                  | Kit Name                          | cycloneIII_3c120_dev                             |  |  |
| Development Kit                              | Nios II Standard Design Directory | <kit name="">_niosll_standard</kit>              |  |  |
|                                              | Device                            | EP3C120                                          |  |  |
|                                              | FPGA Programming Files            | <kit name="">_niosll_standard.sof</kit>          |  |  |
|                                              | SOPC File                         | <kit name="">_niosll_standard.sopc</kit>         |  |  |
|                                              | PTF File                          | <kit name="">_niosll_standard.ptf</kit>          |  |  |
| Stratix® III                                 | Kit Name                          | stratixIII_3c120_dev                             |  |  |
| Development Kit                              | Nios II Standard Design Directory | <kit name="">_niosll_standard</kit>              |  |  |
|                                              | Device                            | EP3SL150                                         |  |  |
|                                              | FPGA Programming Files            | <kit name="">_niosll_standard.sof</kit>          |  |  |
|                                              | SOPC File                         | <kit name="">_niosll_standard.sopc</kit>         |  |  |
|                                              | PTF File                          | <kit name="">_niosll_standard.ptf</kit>          |  |  |
| Arria™ GX                                    | Kit Name                          | ArriaGX                                          |  |  |
| Development Kit                              | Nios II Standard Design Directory | <kit name="">_PCle_Nios_Standard</kit>           |  |  |
|                                              | Device                            | EP1AGX60                                         |  |  |
|                                              | FPGA Programming Files            | Nios_Standard_time_limited.sof                   |  |  |
|                                              | SOPC File                         | Arria_GX_Standard.sopc                           |  |  |
|                                              | PTF File                          | Arria_GX_Standard.ptf                            |  |  |



<installation directory> represents \altera\<version
number>\kits\<kit name>.

Figure 1–1. Default Development Kit Installation Directory Example



#### **Nios II Build Flows**

The Nios II Embedded Design Suite provides two build flows: the Nios II Integrated Development Environment (IDE) build flow and the Nios II software build flow. See Figure 1–2.

Figure 1-2. Nios II Build Flows



The Nios II IDE build flow is an easy-to-use graphical user interface (GUI) that automates build and make file management. The Nios II IDE integrates a text editor, debugger, the Nios II flash programmer, the Quartus II Programmer, and the Nios II C2H compiler GUI. The included example software application templates make it easy for new software programmers to get started quickly.

The Nios II Software build flow provides full control over build options using command-line tools. This flow allows you to create complex, custom board support packages that may include software (graphics libraries, stacks, file systems, etc.), custom device drivers, and custom build options. You can use scripts to automate the build process and to perform regression testing.



The two software build flows are not interchangeable: once you have begun a software project in a particular flow, you cannot switch to the other flow unless you re-create the project.

This tutorial describes how to use both flows. If you want to use the Nios II IDE build flow, go to the next section. To use the Nios II software build flow, go to "Nios II Software Build Flow" on page 1–17.



The Cyclone III, Stratix III, and Arria GX development kit standard designs do not support the software build flow. This flow will be supported in a future releases of these kit example designs.

## Nios II IDE Build Flow

In this section you will use the Nios II IDE to compile a simple C language software program to run on the Nios II standard system configured onto the FPGA on your development board. You will create a new software project, build it, and run it on the target hardware. You will also edit the project, re-build it, and set up a debug session.



For a complete tutorial on using the Nios II IDE to develop programs, see the software development tutorial, which is available in the IDE help.

#### **Download Hardware Design to the Target FPGA**

The software that you build will be executed by a Nios II processor-based system in an FPGA. Therefore, the first step is to configure the FPGA on your development board with the pre-generated Nios II standard hardware system. Download the FPGA configuration file, the SRAM Object File (.sof), by performing the following steps:

- Connect the board to the host computer via the USB download cable.
- 2. Apply power to the board.
- Start the Nios II IDE. On Windows computers, choose All Programs > Altera > Nios II EDS < version > Nios II IDE < version > in the Windows Start menu.
- 4. After the welcome page appears, click **Workbench**.
- 5. Choose Tools > Quartus II Programmer.
- Click Auto Detect. The device on your board (see Table 1–1 on page 1–2) should be detected.
- 7. Click the top row to highlight it. See Figure 1–3.

Figure 1–3. Quartus II Programmer



- 8. Click Change File.
- 9. Browse to the *<installation directory>\<Nios II Standard Design Directory>* directory
- 10. Select the programming file *<FPGA programming file>.sof*.
- 11. Click **OK**.
- 12. Click **Hardware Setup** in the top, left corner of the Quartus II Programmer window. The **Hardware Setup** dialog box appears.
- 13. Select **USB-Blaster** from the **Currently selected hardware** drop-down list box. See Figure 1–4.



If the appropriate download cable does not appear in the list, you must first install a driver for the cable. Refer to Quartus II Help for information on how to install the driver.

Figure 1-4. Hardware Setup Window



- 14. Click Close.
- 15. Turn on the **Program/Configure** option for the programming file (see Figure 1–5 for an example).
- 16. Click Start.

Figure 1–5. Quartus II Programmer



The **Progress** meter sweeps to 100% as the Quartus II software configures the FPGA. When configuration is complete, the FPGA is configured with the Nios II system but it does not yet have a C program in memory to execute.

#### Create the hello\_world Example Project

In this section you will create a new Nios II C/C++ application project from an installed example. To begin, perform the following steps in the Nios II IDE:

- 1. Open a new workspace in the standard hardware project so that the software resides under its own hardware project:
  - a. Choose **File > Switch Workspace**.
  - b. Click Browse.
  - Navigate to the <installation directory>\<Nios II Standard Design Directory> directory.

- Click Make New Folder. d.
- Type eclipse workspace. e.
- f. Click **OK** to exit the workspace launcher.
- Click OK. The Nios II IDE should re-launch in the new workspace.
- 2. Choose File > New.
- Choose Nios II C/C++ Application to open the New Project 3. wizard.
- 4. To associate the software project with the hardware system, perfom the following steps:



Every Nios II software project needs a system description of the corresponding Nios II hardware system. For the Nios II IDE, this system description is contained in a PTF file.

- Click Browse under Select Target Hardware. The Select Target Hardware dialog box opens.
- Browse to the *<installation directory>\<Nios II Standard Design* Directory> directory.
- Select the file *PFT file*>.**ptf** as shown in Table 1–1 on page 1–2.
- Click **Open**. Youare returned to the New Project wizard, which as the SOPC Builder System and CPU boxes filled in.
- Scroll in the **Select Project Template** list to find and select **Hello** World. The Name box automatically updates to hello\_world\_0. See Figure 1–6 for an example.

New Project Nios II C/C++ Application Click Finish to create application with a default system library as C:\altera\72\kits\cycloneIII\_3c25\_niosII\_eval\examples\standard\software\hello\_worl Name: hello\_world\_0 Specify Location Select Target Hardware. SOPC Builder System PTF File: C:\altera\72\kits\cycloneIII\_3c25\_niosII\_eval\ V Browse... cpu Select Project Template Hello World Description Hello World Small Prints 'Hello from Nios II' Host File System Details Memory Test MicroC/OS-II Message Hello World prints 'Hello from Nios II' to STDOUT. MicroC/OS-II Tutorial Simple Socket Server This example runs with or without the MicroC/OS-II RTOS Tightly Coupled Memor and requires an STDOUT device in your system's Web Server hardware. Zip File System ?

Next >

Figure 1-6. Nios II IDE New Project Wizard Example

Click Finish. The Nios II IDE creates the new project, hello\_world\_0, and returns to the Nios II C/C++ perspective. See Figure 1-7.

Cancel



Figure 1-7. Nios II IDE C++ Project Perspective for hello world 0

Whenever you create a new project, the Nios II IDE creates two new projects in the **Nios II C/C++ Projects** tab:

- hello\_world\_0 is the C/C++ application project. This project contains all source and header files for your application.
- hello\_world\_0\_syslib is a system library that encapsulates the details of the Nios II system hardware.

#### **Build and Run the Program**

In this section you will build and run the program to execute the compiled code.

To build the program, right-click the hello\_world\_0 project in the Nios II C/C++ Projects tab and choose Build Project. The Build Project dialog box appears, and the IDE begins compiling the project. When compilation completes, the message "Build completed" appears in the Console tab. Completion time varies, depending on your system.

When you build the system library for the first time, the Nios II IDE automatically generates files useful for software development, including:

- IP device drivers, including SOPC component device drivers for the Nios II hardware system
- NewLib C library, which is a richly featured C library for the Nios II processor
- Nios II software packages
  - Nios II hardware abstraction layer (HAL)
  - NicheStack TCP/IP network stack, Nios II edition
  - Nios II host file system
  - Nios II read only zip file system
  - Micrium's Micro-C OS-II realtime operating system (RTOS)
- system.h, which is a header file that encapsulates your hardware system
- alt\_sys\_init.c, which is an initialization file that initializes the devices in the system
- Hello\_world\_0.elf, which is an executable and linked format file for the application located in the hello\_world\_0 folder under Debug.

Figure 1–8 shows the Nios II IDE when the build has completed.



Figure 1-8. Nios II IDE hello world 0 Build Completed

To download the program into the FPGA on the development board, right-click the hello\_world\_0 project and choose Run As > Nios II Hardware. The IDE downloads the program to the FPGA on the target board and starts execution. When the target hardware begins executing the program, the message "Hello from Nios II!" displays in the Nios II IDE Console tab. See Figure 1–9.

Figure 1-9. Hello World O Program Output



Now that you have created, compiled, and run your first software program, you can perform some additional operations, such as configuring the system properties, editing and re-building the application, and debugging the source.

#### **Edit and Re-Run the Program**

You can modify the **hello\_world\_0.c** program file in the IDE, build it, and re-run the program to observe your changes executing on the target board. In this section you will add code that makes LED 1 blink.



For more information how LED1 blinks, refer to "Why the LED Blinks" on page 1–23. Perform the following steps:

In the hello\_world\_0.c file, add the text shown in blue in the example below.

```
#include <stdio.h>
#include "system.h"
#include "altera avalon pio regs.h"
int main()
 printf("Hello from Nios II!\n");
 int count = 0;
 int delay;
 while(1)
   IOWR ALTERA AVALON PIO DATA (LED PIO BASE, count & 0x01);
   delav = 0;
   while(delay < 2000000)
       delay++;
   count++;
 return 0;
```

- 2. Save the file.
- Recompile the file by right-clicking **hello\_world\_0** in the **Nios II** C/C++ Projects tab and choosing Run As > Nios II Hardware.



You do not need to build the project manually; the Nios II IDE automatically re-builds the program before downloading it to the FPGA.

Orient your development board so that you can observe LED 1 blinking.



For more information on running and debugging programs on target hardware, go to the software development tutorial, which is available in the Nios II IDE help.

#### **Debugging the Application**

Before you can debug a project in the Nios II IDE, you must create a debug configuration that specifies how to run the software. To set up a debug configuration, perform the following steps:

 In the Nios II C/C++ Projects tab, right-click hello\_world\_0 and choose Debug As > Nios II Hardware.

The debug configuration manager shows the message "Specify an SOPC Builder system PTF file."

- 2. Point the debugger to the system PTF file, which contains information about the target system. Click **Browse**.
- Go to the <installation directory>\<Nios II Standard Design Directory> directory.
- 4. Choose <*PTF file*>.ptf.
- 5. Click Open.
- Click Apply.
- 7. Click Debug.
- If the Confirm Perspective Switch dialog box appears, click Yes.

After a moment, the main () function appears in the editor. A blue arrow next to the first line of code indicates that execution stopped at that line.

9. Choose **Run > Resume** to resume execution.

When debugging a project in the Nios II IDE, you can pause, stop, or single step the program, set breakpoints, examine variables, and perform many other common debugging tasks.



For more information about debugging software projects in the Nios II IDE, refer to "Nios II Integrated Development Environment" in the Nios II Software Developer's Handbook or Nios II IDE help .

# **Nios II Software Build Flow**

The Nios II software build flow is for software programmers who prefer to use the Nios II Command Shell and a few commands. In this section, you use the Nios II software build tools to create an application and a board support package (BSP). A BSP is analogous to a Nios II IDE system library and it contains your hardware system details (in the **system.h** file) as well as device drivers, software packages (if any), operating system (if any), linker files, etc. In this section you will customize the BSP, and build and run the hello\_world application on the target hardware. You can use your favorite text editor to make changes to the application. To debug the program, you will import the project into the Nios II IDE and use its debugging capabilities.

#### Create a New Software Project

To create a software project using the Nios II Software Build Flow, you will need to perform the following steps:

- Open the Nios II command shell by choosing All Programs > Altera > Nios II EDS < version > > Nios II Command Shell in the Windows Start menu.
- Create a new working directory named **workdir** in a location of your choice and change into it.
- 3. Type the following commands at the SOPC Builder prompt:

```
mkdir workdir ←
cd workdir ←
```

Copy the standard project to the new directory using the following command:

```
cp -R <installation directory>/<Nios II Standard Design Directory> . ←
```

Ensure the working directory and all subdirectories are writable using the following command:

```
chmod -R +w . ←
```

Review the directory structure of the standard project that you copied (see Figure 1–10).

The standard project contains all the Quartus II project files and the SOPC files for the Nios II standard hardware system you will use in this tutorial. Pre-packaged example applications for the standard project reside in the <Nios II Standard Design

*Directory*>**/software\_examples/app** directory. All pre-packaged board support packages reside in the <*Nios II Standard Design Directory*>**/software\_examples/bsp** directory.

You will use the hello\_world example application for this tutorial. The hello\_world folder contains a script named create-this-app. By default the create-this-app script associates the application with a default BSP, which in this case is hal\_default.



Figure 1-10. Nios II Standard Project Directory Structure

7. Type the following commands at the SOPC Builder prompt to create and build the hello\_world application with the create-this-app script:

```
cd <Nios II Standard Design Directory>/software_examples/app/
    hello_world ←
./create-this-app ←
```



A good way to familiarize yourself with using the Nios II software build flow command set is to open and study the provided **create-this-app** script. You will observe that the script:

- Copies the application source code into the **app** directory.
- Runs a command (nios2-app-generate-makefile) to create the application makefile (named Makefile).
- Runs make to create the executable file (hello\_world.elf).
- Finds a compatible BSP by looking in workdir/<Nios II Standard Design Directory>/software\_example/bsp. In this case it selects the hal\_default BSP.

Invokes the create-this-bsp script, which generates the BSP in the **workdir/**<*Nios II Standard Design Directory>*/software\_example/bsp/hal\_default directory.

#### Run the hello\_world Application

To run the **hello\_world** application, perform the following steps:

- Configure the FPGA with the Nios II standard system using the SOF.
  - Navigate to **workdir**/<*Nios II Standard Design Directory>* where the SOF for the Nios II standard Quartus II project is located.
  - Type the following command at the SOPC Builder prompt:

```
nios2-configure-sof ←
```

The nios2-configure-sof script runs the Quartus II Programmer to download the SOF. The board is configured and ready to run the executable.

- Launch another Nios II command shell. If possible, orient both shell windows so that the are visible simultaneously on your desktop.
- When the executable is downloaded, the Nios II processor communicates via the Joint Test Action Group (JTAG) UART. In the second command shell, start the Nios II terminal application to connect to the Nios II processor on the board via the JTAG UART port by typing the following command at the SOPC Builder prompt:

```
nios2-terminal ←
```

The Nios II terminal will capture and display all communication from the Nios II processor.

- Return to the first command shell and navigate to the workdir/<Nios II Standard Design Directory>/software\_examples/app/hello\_world directory.
- Download and run the **hello\_world** application by typing the following command at the SOPC Builder prompt:

```
nios2-download -g hello world.elf ←
```

As in the Nios II IDE build example, the message "Hello from Nios II!" appears in the Nios II terminal.

SOPC Builder 7.2 \_ | □ | > SOPC Builder]\$ SOPC Builder]\$ [SOPC Builder]\$ SOPC Builder1\$ Store MilderlS nios2-download -g hello world.elf Being cable "USB-Blatter UUSB-8]", device 1, instance 8x88 Rusing target processor: OK Initializing CPU cache (if present) N Ownloaded 70KB in 0.9s (77.7KB/s) erified OK tarting processor at address 0x050001C8 - | D | > [SOPC Builder]\$ [SOPC Builder]\$ /cygdrive/c/alte [SOPC Builder]\$ [SOPC Builder]\$ /cygdrive/c/alte [SOPC Builder]\$ [SOPC Builder]\$ /cygdrive/c/alto [SOPC Builder]\$ [SOPC Builder]\$ Acydove (Alter 7/2) 1002 dd (examples) ISOPC Builder 15 nios2-terminal nios2-terminal: connected to hardware target using JTAG UART on cable nios2-terminal: 'USB-Blaster (USB-B)'', device 1, instance 0 nios2-terminal: (Use the IDE stop button or Ctrl-C to terminate) lello from Nios II!

Figure 1–11. Hello World Program Output in the Nios II Terminal

Now that you have successfully run your first software program, you can perform some additional operations, such as configuring your application, editing it, and debugging it.

#### **Edit and Re-Run the Program**

In this section you will add code that causes LED 1 on the development board to blink. For information on how LED 1 blinks, go to "Why the LED Blinks" on page 1–23. Perform the following steps to add the code:

Using a text editor, add the code shown in blue in the following example to hello\_world.c:

```
#include <stdio.h>
#include "system.h"
#include "altera_avalon_pio_regs.h"
int main()
 printf("Hello from Nios II!\n");
 int count = 0;
 int delay;
 while(1)
   IOWR ALTERA AVALON PIO DATA(LED PIO BASE, count & 0x01);
   delav = 0;
   while(delay < 2000000)
       delay++;
   count++;
 return 0;
```

- In one command shell, save and rebuild the edited hello\_world\_0 project using the command make \(\bigselow\).
- Download the program to the FPGA on the development board by typing the following command at the SOPC Builder prompt:

```
nios2-download -g hello world 0.elf ←
```

- In the second command shell, run the Nios II terminal by typing nios2-terminal ←
- When the target hardware executes the program, the message "Hello from Nios II!" displays in the Nios II terminal.
- Orient the development board so that you can observe the LED 1 blinking.

#### **Debugging the Application**

You use the Nios II IDE to debug a Nios II software build flow program. First, you import the program into the Nios II IDE. Next, the IDE uses the project's makefiles to build the project. To import the **hello\_world** application, perform the following steps:

- Launch the Nios II IDE by choosing All Programs > Altera > Nios II EDS < version > Nios II IDE < version > in the Windows Start menu.
- 2. Choose **File > Import.**
- In the Import dialog box, expand the Altera Nios II folder, and select Existing Nios II Software build tools or folder into workspace.
- Click Next.
- 5. Click **Browse**.
- Navigate to the workdir/<Nios II Standard Design Directory>/software\_examples/ app/hello\_world directory. Click Open.
- 7. Click **OK**. The wizard fills the project name and path. The project name is the directory name.
- 8. Click **Finish**. The wizard imports the project, creating a new C/C++ application project in the workspace.
- Repeat steps 2 through 6, but instead import the hal\_default folder from workdir/<Nios II Standard Design Directory>/software\_examples/bsp/hal\_default into the Nios II IDE.

Before you can debug a project in the Nios II IDE, you must set up a debug session. To set up a debug session, perform the steps given in "Debugging the Application" on page 1–16.

When debugging a project in the Nios II IDE, you can pause, stop, or single step the program, set breakpoints, examine variables, and perform many other common debugging tasks.



For more information on creating and configuring projects using the Nios II software build flow, refer to the "Nios II Software Build Tools" chapter in the *Nios II Software Developer's Handbook*.

### Why the LED **Blinks**

The Nios II system description header file, system.h, contains the software definitions, names, locations, base addresses, and settings for all of the components in the Nios II hardware system. The **system.h** file is located in the hello\_world\_0\_syslib\Debug\system\_description directory.

If you look at the **system.h** file for the Nios II project example used in this tutorial, you will notice the **led\_pio** function. This function controls the LED. The Nios II microprocessor controls the PIO ports (and thereby the LED) by reading and writing to the register map. For the PIO, there are four registers: data, direction, interrupt mask, and edgecapture. To turn the LED on and off, the application needs to writes to the PIO data register.

The PIO core has an associated software file, altera\_avalon\_pio\_regs.h. This file defines the core's register map, providing symbolic constants to access the low-level hardware. The altera\_avalon\_pio\_regs.h file is located in \altera\\\cersion\\ip\\sopc\_builder\_ip\altera\_avalon\_pio.

When you include the altera\_avalon\_pio\_regs.h file, several useful functions that manipulate the PIO core registers are available to your program. In particular, the IOWR ALTERA AVALON PIO DATA (base, data) function can be used to write to the PIO data register and thereby turn the LED on and off.

The PIO is just one of many SOPC peripherals that you can use in a system. To learn about the PIO core and other embedded peripheral cores, refer to Quartus II Version < version> Handbook Volume 5: Embedded Peripherals.

When developing your own designs, you can use the software functions and resources that are provided with the Nios II HAL. Refer to the *Nios II* Software Developer's Handbook for extensive documentation on developing your own Nios II processor-based software applications.

## **Next Steps**

The following documents provide next steps to further your understanding of the Nios II processor:

- Developing Software for Nios II—These short, online software tutorials walk you through the basics of developing software for the Nios II processor. You can access these tutorials from the Training link on the Embedded Processing web page at www.altera.com/embedded.
- Nios II Software Developer's Handbook—This handbook provides a complete reference on developing software for the Nios II processor.
- Software Development Tutorial—This tutorial teaches how to use the Nios II IDE to develop, run, and debug new Nios II C/C++ application projects. This tutorial is available in the Nios II IDE help.
- Nios II IDE Help—The Nios II IDE help provides complete reference on features of the IDE. To open the help, click Help > Help Contents and click the Nios II IDE Help book in the Contents pane.
- Nios II Processor Reference Handbook—This handbook provides a complete reference for the Nios II processor hardware.
- Quartus II <version> Handbook Volume 5: Embedded Peripherals—This olume contains details on the peripherals provided with the Nios II Embedded Design Suite.
- Quartus II < version > Handbook Volume 4: SOPC Builder—This volume provides a complete reference on using SOPC Builder, including building memory subsystems and creating custom components.

For a complete list of all documents available for the Nios II processor, visit the Nios II literature page at www.altera.com/nios2.